makefiles.txt 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. Linux Kernel Makefiles
  2. This document describes the Linux kernel Makefiles.
  3. === Table of Contents
  4. === 1 Overview
  5. === 2 Who does what
  6. === 3 The kbuild files
  7. --- 3.1 Goal definitions
  8. --- 3.2 Built-in object goals - obj-y
  9. --- 3.3 Loadable module goals - obj-m
  10. --- 3.4 Objects which export symbols
  11. --- 3.5 Library file goals - lib-y
  12. --- 3.6 Descending down in directories
  13. --- 3.7 Compilation flags
  14. --- 3.8 Command line dependency
  15. --- 3.9 Dependency tracking
  16. --- 3.10 Special Rules
  17. --- 3.11 $(CC) support functions
  18. --- 3.12 $(LD) support functions
  19. === 4 Host Program support
  20. --- 4.1 Simple Host Program
  21. --- 4.2 Composite Host Programs
  22. --- 4.3 Defining shared libraries
  23. --- 4.4 Using C++ for host programs
  24. --- 4.5 Controlling compiler options for host programs
  25. --- 4.6 When host programs are actually built
  26. --- 4.7 Using hostprogs-$(CONFIG_FOO)
  27. === 5 Kbuild clean infrastructure
  28. === 6 Architecture Makefiles
  29. --- 6.1 Set variables to tweak the build to the architecture
  30. --- 6.2 Add prerequisites to archprepare:
  31. --- 6.3 List directories to visit when descending
  32. --- 6.4 Architecture-specific boot images
  33. --- 6.5 Building non-kbuild targets
  34. --- 6.6 Commands useful for building a boot image
  35. --- 6.7 Custom kbuild commands
  36. --- 6.8 Preprocessing linker scripts
  37. === 7 Kbuild syntax for exported headers
  38. --- 7.1 header-y
  39. --- 7.2 objhdr-y
  40. --- 7.3 destination-y
  41. --- 7.4 unifdef-y (deprecated)
  42. === 8 Kbuild Variables
  43. === 9 Makefile language
  44. === 10 Credits
  45. === 11 TODO
  46. === 1 Overview
  47. The Makefiles have five parts:
  48. Makefile the top Makefile.
  49. .config the kernel configuration file.
  50. arch/$(ARCH)/Makefile the arch Makefile.
  51. scripts/Makefile.* common rules etc. for all kbuild Makefiles.
  52. kbuild Makefiles there are about 500 of these.
  53. The top Makefile reads the .config file, which comes from the kernel
  54. configuration process.
  55. The top Makefile is responsible for building two major products: vmlinux
  56. (the resident kernel image) and modules (any module files).
  57. It builds these goals by recursively descending into the subdirectories of
  58. the kernel source tree.
  59. The list of subdirectories which are visited depends upon the kernel
  60. configuration. The top Makefile textually includes an arch Makefile
  61. with the name arch/$(ARCH)/Makefile. The arch Makefile supplies
  62. architecture-specific information to the top Makefile.
  63. Each subdirectory has a kbuild Makefile which carries out the commands
  64. passed down from above. The kbuild Makefile uses information from the
  65. .config file to construct various file lists used by kbuild to build
  66. any built-in or modular targets.
  67. scripts/Makefile.* contains all the definitions/rules etc. that
  68. are used to build the kernel based on the kbuild makefiles.
  69. === 2 Who does what
  70. People have four different relationships with the kernel Makefiles.
  71. *Users* are people who build kernels. These people type commands such as
  72. "make menuconfig" or "make". They usually do not read or edit
  73. any kernel Makefiles (or any other source files).
  74. *Normal developers* are people who work on features such as device
  75. drivers, file systems, and network protocols. These people need to
  76. maintain the kbuild Makefiles for the subsystem they are
  77. working on. In order to do this effectively, they need some overall
  78. knowledge about the kernel Makefiles, plus detailed knowledge about the
  79. public interface for kbuild.
  80. *Arch developers* are people who work on an entire architecture, such
  81. as sparc or ia64. Arch developers need to know about the arch Makefile
  82. as well as kbuild Makefiles.
  83. *Kbuild developers* are people who work on the kernel build system itself.
  84. These people need to know about all aspects of the kernel Makefiles.
  85. This document is aimed towards normal developers and arch developers.
  86. === 3 The kbuild files
  87. Most Makefiles within the kernel are kbuild Makefiles that use the
  88. kbuild infrastructure. This chapter introduces the syntax used in the
  89. kbuild makefiles.
  90. The preferred name for the kbuild files are 'Makefile' but 'Kbuild' can
  91. be used and if both a 'Makefile' and a 'Kbuild' file exists, then the 'Kbuild'
  92. file will be used.
  93. Section 3.1 "Goal definitions" is a quick intro, further chapters provide
  94. more details, with real examples.
  95. --- 3.1 Goal definitions
  96. Goal definitions are the main part (heart) of the kbuild Makefile.
  97. These lines define the files to be built, any special compilation
  98. options, and any subdirectories to be entered recursively.
  99. The most simple kbuild makefile contains one line:
  100. Example:
  101. obj-y += foo.o
  102. This tells kbuild that there is one object in that directory, named
  103. foo.o. foo.o will be built from foo.c or foo.S.
  104. If foo.o shall be built as a module, the variable obj-m is used.
  105. Therefore the following pattern is often used:
  106. Example:
  107. obj-$(CONFIG_FOO) += foo.o
  108. $(CONFIG_FOO) evaluates to either y (for built-in) or m (for module).
  109. If CONFIG_FOO is neither y nor m, then the file will not be compiled
  110. nor linked.
  111. --- 3.2 Built-in object goals - obj-y
  112. The kbuild Makefile specifies object files for vmlinux
  113. in the $(obj-y) lists. These lists depend on the kernel
  114. configuration.
  115. Kbuild compiles all the $(obj-y) files. It then calls
  116. "$(LD) -r" to merge these files into one built-in.o file.
  117. built-in.o is later linked into vmlinux by the parent Makefile.
  118. The order of files in $(obj-y) is significant. Duplicates in
  119. the lists are allowed: the first instance will be linked into
  120. built-in.o and succeeding instances will be ignored.
  121. Link order is significant, because certain functions
  122. (module_init() / __initcall) will be called during boot in the
  123. order they appear. So keep in mind that changing the link
  124. order may e.g. change the order in which your SCSI
  125. controllers are detected, and thus your disks are renumbered.
  126. Example:
  127. #drivers/isdn/i4l/Makefile
  128. # Makefile for the kernel ISDN subsystem and device drivers.
  129. # Each configuration option enables a list of files.
  130. obj-$(CONFIG_ISDN) += isdn.o
  131. obj-$(CONFIG_ISDN_PPP_BSDCOMP) += isdn_bsdcomp.o
  132. --- 3.3 Loadable module goals - obj-m
  133. $(obj-m) specify object files which are built as loadable
  134. kernel modules.
  135. A module may be built from one source file or several source
  136. files. In the case of one source file, the kbuild makefile
  137. simply adds the file to $(obj-m).
  138. Example:
  139. #drivers/isdn/i4l/Makefile
  140. obj-$(CONFIG_ISDN_PPP_BSDCOMP) += isdn_bsdcomp.o
  141. Note: In this example $(CONFIG_ISDN_PPP_BSDCOMP) evaluates to 'm'
  142. If a kernel module is built from several source files, you specify
  143. that you want to build a module in the same way as above.
  144. Kbuild needs to know which the parts that you want to build your
  145. module from, so you have to tell it by setting an
  146. $(<module_name>-objs) variable.
  147. Example:
  148. #drivers/isdn/i4l/Makefile
  149. obj-$(CONFIG_ISDN) += isdn.o
  150. isdn-objs := isdn_net_lib.o isdn_v110.o isdn_common.o
  151. In this example, the module name will be isdn.o. Kbuild will
  152. compile the objects listed in $(isdn-objs) and then run
  153. "$(LD) -r" on the list of these files to generate isdn.o.
  154. Kbuild recognises objects used for composite objects by the suffix
  155. -objs, and the suffix -y. This allows the Makefiles to use
  156. the value of a CONFIG_ symbol to determine if an object is part
  157. of a composite object.
  158. Example:
  159. #fs/ext2/Makefile
  160. obj-$(CONFIG_EXT2_FS) += ext2.o
  161. ext2-y := balloc.o bitmap.o
  162. ext2-$(CONFIG_EXT2_FS_XATTR) += xattr.o
  163. In this example, xattr.o is only part of the composite object
  164. ext2.o if $(CONFIG_EXT2_FS_XATTR) evaluates to 'y'.
  165. Note: Of course, when you are building objects into the kernel,
  166. the syntax above will also work. So, if you have CONFIG_EXT2_FS=y,
  167. kbuild will build an ext2.o file for you out of the individual
  168. parts and then link this into built-in.o, as you would expect.
  169. --- 3.4 Objects which export symbols
  170. No special notation is required in the makefiles for
  171. modules exporting symbols.
  172. --- 3.5 Library file goals - lib-y
  173. Objects listed with obj-* are used for modules, or
  174. combined in a built-in.o for that specific directory.
  175. There is also the possibility to list objects that will
  176. be included in a library, lib.a.
  177. All objects listed with lib-y are combined in a single
  178. library for that directory.
  179. Objects that are listed in obj-y and additionally listed in
  180. lib-y will not be included in the library, since they will
  181. be accessible anyway.
  182. For consistency, objects listed in lib-m will be included in lib.a.
  183. Note that the same kbuild makefile may list files to be built-in
  184. and to be part of a library. Therefore the same directory
  185. may contain both a built-in.o and a lib.a file.
  186. Example:
  187. #arch/i386/lib/Makefile
  188. lib-y := checksum.o delay.o
  189. This will create a library lib.a based on checksum.o and delay.o.
  190. For kbuild to actually recognize that there is a lib.a being built,
  191. the directory shall be listed in libs-y.
  192. See also "6.3 List directories to visit when descending".
  193. Use of lib-y is normally restricted to lib/ and arch/*/lib.
  194. --- 3.6 Descending down in directories
  195. A Makefile is only responsible for building objects in its own
  196. directory. Files in subdirectories should be taken care of by
  197. Makefiles in these subdirs. The build system will automatically
  198. invoke make recursively in subdirectories, provided you let it know of
  199. them.
  200. To do so, obj-y and obj-m are used.
  201. ext2 lives in a separate directory, and the Makefile present in fs/
  202. tells kbuild to descend down using the following assignment.
  203. Example:
  204. #fs/Makefile
  205. obj-$(CONFIG_EXT2_FS) += ext2/
  206. If CONFIG_EXT2_FS is set to either 'y' (built-in) or 'm' (modular)
  207. the corresponding obj- variable will be set, and kbuild will descend
  208. down in the ext2 directory.
  209. Kbuild only uses this information to decide that it needs to visit
  210. the directory, it is the Makefile in the subdirectory that
  211. specifies what is modules and what is built-in.
  212. It is good practice to use a CONFIG_ variable when assigning directory
  213. names. This allows kbuild to totally skip the directory if the
  214. corresponding CONFIG_ option is neither 'y' nor 'm'.
  215. --- 3.7 Compilation flags
  216. ccflags-y, asflags-y and ldflags-y
  217. The three flags listed above applies only to the kbuild makefile
  218. where they are assigned. They are used for all the normal
  219. cc, as and ld invocation happenign during a recursive build.
  220. Note: Flags with the same behaviour were previously named:
  221. EXTRA_CFLAGS, EXTRA_AFLAGS and EXTRA_LDFLAGS.
  222. They are yet supported but their use are deprecated.
  223. ccflags-y specifies options for compiling C files with $(CC).
  224. Example:
  225. # drivers/sound/emu10k1/Makefile
  226. ccflags-y += -I$(obj)
  227. ccflags-$(DEBUG) += -DEMU10K1_DEBUG
  228. This variable is necessary because the top Makefile owns the
  229. variable $(KBUILD_CFLAGS) and uses it for compilation flags for the
  230. entire tree.
  231. asflags-y is a similar string for per-directory options
  232. when compiling assembly language source.
  233. Example:
  234. #arch/x86_64/kernel/Makefile
  235. asflags-y := -traditional
  236. ldflags-y is a string for per-directory options to $(LD).
  237. Example:
  238. #arch/m68k/fpsp040/Makefile
  239. ldflags-y := -x
  240. subdir-ccflags-y, subdir-asflags-y
  241. The two flags listed above are similar to ccflags-y and as-falgs-y.
  242. The difference is that the subdir- variants has effect for the kbuild
  243. file where tey are present and all subdirectories.
  244. Options specified using subdir-* are added to the commandline before
  245. the options specified using the non-subdir variants.
  246. Example:
  247. subdir-ccflags-y := -Werror
  248. CFLAGS_$@, AFLAGS_$@
  249. CFLAGS_$@ and AFLAGS_$@ only apply to commands in current
  250. kbuild makefile.
  251. $(CFLAGS_$@) specifies per-file options for $(CC). The $@
  252. part has a literal value which specifies the file that it is for.
  253. Example:
  254. # drivers/scsi/Makefile
  255. CFLAGS_aha152x.o = -DAHA152X_STAT -DAUTOCONF
  256. CFLAGS_gdth.o = # -DDEBUG_GDTH=2 -D__SERIAL__ -D__COM2__ \
  257. -DGDTH_STATISTICS
  258. CFLAGS_seagate.o = -DARBITRATE -DPARITY -DSEAGATE_USE_ASM
  259. These three lines specify compilation flags for aha152x.o,
  260. gdth.o, and seagate.o
  261. $(AFLAGS_$@) is a similar feature for source files in assembly
  262. languages.
  263. Example:
  264. # arch/arm/kernel/Makefile
  265. AFLAGS_head-armv.o := -DTEXTADDR=$(TEXTADDR) -traditional
  266. AFLAGS_head-armo.o := -DTEXTADDR=$(TEXTADDR) -traditional
  267. --- 3.9 Dependency tracking
  268. Kbuild tracks dependencies on the following:
  269. 1) All prerequisite files (both *.c and *.h)
  270. 2) CONFIG_ options used in all prerequisite files
  271. 3) Command-line used to compile target
  272. Thus, if you change an option to $(CC) all affected files will
  273. be re-compiled.
  274. --- 3.10 Special Rules
  275. Special rules are used when the kbuild infrastructure does
  276. not provide the required support. A typical example is
  277. header files generated during the build process.
  278. Another example are the architecture-specific Makefiles which
  279. need special rules to prepare boot images etc.
  280. Special rules are written as normal Make rules.
  281. Kbuild is not executing in the directory where the Makefile is
  282. located, so all special rules shall provide a relative
  283. path to prerequisite files and target files.
  284. Two variables are used when defining special rules:
  285. $(src)
  286. $(src) is a relative path which points to the directory
  287. where the Makefile is located. Always use $(src) when
  288. referring to files located in the src tree.
  289. $(obj)
  290. $(obj) is a relative path which points to the directory
  291. where the target is saved. Always use $(obj) when
  292. referring to generated files.
  293. Example:
  294. #drivers/scsi/Makefile
  295. $(obj)/53c8xx_d.h: $(src)/53c7,8xx.scr $(src)/script_asm.pl
  296. $(CPP) -DCHIP=810 - < $< | ... $(src)/script_asm.pl
  297. This is a special rule, following the normal syntax
  298. required by make.
  299. The target file depends on two prerequisite files. References
  300. to the target file are prefixed with $(obj), references
  301. to prerequisites are referenced with $(src) (because they are not
  302. generated files).
  303. $(kecho)
  304. echoing information to user in a rule is often a good practice
  305. but when execution "make -s" one does not expect to see any output
  306. except for warnings/errors.
  307. To support this kbuild define $(kecho) which will echo out the
  308. text following $(kecho) to stdout except if "make -s" is used.
  309. Example:
  310. #arch/blackfin/boot/Makefile
  311. $(obj)/vmImage: $(obj)/vmlinux.gz
  312. $(call if_changed,uimage)
  313. @$(kecho) 'Kernel: $@ is ready'
  314. --- 3.11 $(CC) support functions
  315. The kernel may be built with several different versions of
  316. $(CC), each supporting a unique set of features and options.
  317. kbuild provide basic support to check for valid options for $(CC).
  318. $(CC) is usually the gcc compiler, but other alternatives are
  319. available.
  320. as-option
  321. as-option is used to check if $(CC) -- when used to compile
  322. assembler (*.S) files -- supports the given option. An optional
  323. second option may be specified if the first option is not supported.
  324. Example:
  325. #arch/sh/Makefile
  326. cflags-y += $(call as-option,-Wa$(comma)-isa=$(isa-y),)
  327. In the above example, cflags-y will be assigned the option
  328. -Wa$(comma)-isa=$(isa-y) if it is supported by $(CC).
  329. The second argument is optional, and if supplied will be used
  330. if first argument is not supported.
  331. cc-ldoption
  332. cc-ldoption is used to check if $(CC) when used to link object files
  333. supports the given option. An optional second option may be
  334. specified if first option are not supported.
  335. Example:
  336. #arch/i386/kernel/Makefile
  337. vsyscall-flags += $(call cc-ldoption, -Wl$(comma)--hash-style=sysv)
  338. In the above example, vsyscall-flags will be assigned the option
  339. -Wl$(comma)--hash-style=sysv if it is supported by $(CC).
  340. The second argument is optional, and if supplied will be used
  341. if first argument is not supported.
  342. as-instr
  343. as-instr checks if the assembler reports a specific instruction
  344. and then outputs either option1 or option2
  345. C escapes are supported in the test instruction
  346. Note: as-instr-option uses KBUILD_AFLAGS for $(AS) options
  347. cc-option
  348. cc-option is used to check if $(CC) supports a given option, and not
  349. supported to use an optional second option.
  350. Example:
  351. #arch/i386/Makefile
  352. cflags-y += $(call cc-option,-march=pentium-mmx,-march=i586)
  353. In the above example, cflags-y will be assigned the option
  354. -march=pentium-mmx if supported by $(CC), otherwise -march=i586.
  355. The second argument to cc-option is optional, and if omitted,
  356. cflags-y will be assigned no value if first option is not supported.
  357. Note: cc-option uses KBUILD_CFLAGS for $(CC) options
  358. cc-option-yn
  359. cc-option-yn is used to check if gcc supports a given option
  360. and return 'y' if supported, otherwise 'n'.
  361. Example:
  362. #arch/ppc/Makefile
  363. biarch := $(call cc-option-yn, -m32)
  364. aflags-$(biarch) += -a32
  365. cflags-$(biarch) += -m32
  366. In the above example, $(biarch) is set to y if $(CC) supports the -m32
  367. option. When $(biarch) equals 'y', the expanded variables $(aflags-y)
  368. and $(cflags-y) will be assigned the values -a32 and -m32,
  369. respectively.
  370. Note: cc-option-yn uses KBUILD_CFLAGS for $(CC) options
  371. cc-option-align
  372. gcc versions >= 3.0 changed the type of options used to specify
  373. alignment of functions, loops etc. $(cc-option-align), when used
  374. as prefix to the align options, will select the right prefix:
  375. gcc < 3.00
  376. cc-option-align = -malign
  377. gcc >= 3.00
  378. cc-option-align = -falign
  379. Example:
  380. KBUILD_CFLAGS += $(cc-option-align)-functions=4
  381. In the above example, the option -falign-functions=4 is used for
  382. gcc >= 3.00. For gcc < 3.00, -malign-functions=4 is used.
  383. Note: cc-option-align uses KBUILD_CFLAGS for $(CC) options
  384. cc-version
  385. cc-version returns a numerical version of the $(CC) compiler version.
  386. The format is <major><minor> where both are two digits. So for example
  387. gcc 3.41 would return 0341.
  388. cc-version is useful when a specific $(CC) version is faulty in one
  389. area, for example -mregparm=3 was broken in some gcc versions
  390. even though the option was accepted by gcc.
  391. Example:
  392. #arch/i386/Makefile
  393. cflags-y += $(shell \
  394. if [ $(call cc-version) -ge 0300 ] ; then \
  395. echo "-mregparm=3"; fi ;)
  396. In the above example, -mregparm=3 is only used for gcc version greater
  397. than or equal to gcc 3.0.
  398. cc-ifversion
  399. cc-ifversion tests the version of $(CC) and equals last argument if
  400. version expression is true.
  401. Example:
  402. #fs/reiserfs/Makefile
  403. ccflags-y := $(call cc-ifversion, -lt, 0402, -O1)
  404. In this example, ccflags-y will be assigned the value -O1 if the
  405. $(CC) version is less than 4.2.
  406. cc-ifversion takes all the shell operators:
  407. -eq, -ne, -lt, -le, -gt, and -ge
  408. The third parameter may be a text as in this example, but it may also
  409. be an expanded variable or a macro.
  410. cc-fullversion
  411. cc-fullversion is useful when the exact version of gcc is needed.
  412. One typical use-case is when a specific GCC version is broken.
  413. cc-fullversion points out a more specific version than cc-version does.
  414. Example:
  415. #arch/powerpc/Makefile
  416. $(Q)if test "$(call cc-fullversion)" = "040200" ; then \
  417. echo -n '*** GCC-4.2.0 cannot compile the 64-bit powerpc ' ; \
  418. false ; \
  419. fi
  420. In this example for a specific GCC version the build will error out explaining
  421. to the user why it stops.
  422. cc-cross-prefix
  423. cc-cross-prefix is used to check if there exists a $(CC) in path with
  424. one of the listed prefixes. The first prefix where there exist a
  425. prefix$(CC) in the PATH is returned - and if no prefix$(CC) is found
  426. then nothing is returned.
  427. Additional prefixes are separated by a single space in the
  428. call of cc-cross-prefix.
  429. This functionality is useful for architecture Makefiles that try
  430. to set CROSS_COMPILE to well-known values but may have several
  431. values to select between.
  432. It is recommended only to try to set CROSS_COMPILE if it is a cross
  433. build (host arch is different from target arch). And if CROSS_COMPILE
  434. is already set then leave it with the old value.
  435. Example:
  436. #arch/m68k/Makefile
  437. ifneq ($(SUBARCH),$(ARCH))
  438. ifeq ($(CROSS_COMPILE),)
  439. CROSS_COMPILE := $(call cc-cross-prefix, m68k-linux-gnu-)
  440. endif
  441. endif
  442. --- 3.12 $(LD) support functions
  443. ld-option
  444. ld-option is used to check if $(LD) supports the supplied option.
  445. ld-option takes two options as arguments.
  446. The second argument is an optional option that can be used if the
  447. first option is not supported by $(LD).
  448. Example:
  449. #Makefile
  450. LDFLAGS_vmlinux += $(call really-ld-option, -X)
  451. === 4 Host Program support
  452. Kbuild supports building executables on the host for use during the
  453. compilation stage.
  454. Two steps are required in order to use a host executable.
  455. The first step is to tell kbuild that a host program exists. This is
  456. done utilising the variable hostprogs-y.
  457. The second step is to add an explicit dependency to the executable.
  458. This can be done in two ways. Either add the dependency in a rule,
  459. or utilise the variable $(always).
  460. Both possibilities are described in the following.
  461. --- 4.1 Simple Host Program
  462. In some cases there is a need to compile and run a program on the
  463. computer where the build is running.
  464. The following line tells kbuild that the program bin2hex shall be
  465. built on the build host.
  466. Example:
  467. hostprogs-y := bin2hex
  468. Kbuild assumes in the above example that bin2hex is made from a single
  469. c-source file named bin2hex.c located in the same directory as
  470. the Makefile.
  471. --- 4.2 Composite Host Programs
  472. Host programs can be made up based on composite objects.
  473. The syntax used to define composite objects for host programs is
  474. similar to the syntax used for kernel objects.
  475. $(<executable>-objs) lists all objects used to link the final
  476. executable.
  477. Example:
  478. #scripts/lxdialog/Makefile
  479. hostprogs-y := lxdialog
  480. lxdialog-objs := checklist.o lxdialog.o
  481. Objects with extension .o are compiled from the corresponding .c
  482. files. In the above example, checklist.c is compiled to checklist.o
  483. and lxdialog.c is compiled to lxdialog.o.
  484. Finally, the two .o files are linked to the executable, lxdialog.
  485. Note: The syntax <executable>-y is not permitted for host-programs.
  486. --- 4.3 Defining shared libraries
  487. Objects with extension .so are considered shared libraries, and
  488. will be compiled as position independent objects.
  489. Kbuild provides support for shared libraries, but the usage
  490. shall be restricted.
  491. In the following example the libkconfig.so shared library is used
  492. to link the executable conf.
  493. Example:
  494. #scripts/kconfig/Makefile
  495. hostprogs-y := conf
  496. conf-objs := conf.o libkconfig.so
  497. libkconfig-objs := expr.o type.o
  498. Shared libraries always require a corresponding -objs line, and
  499. in the example above the shared library libkconfig is composed by
  500. the two objects expr.o and type.o.
  501. expr.o and type.o will be built as position independent code and
  502. linked as a shared library libkconfig.so. C++ is not supported for
  503. shared libraries.
  504. --- 4.4 Using C++ for host programs
  505. kbuild offers support for host programs written in C++. This was
  506. introduced solely to support kconfig, and is not recommended
  507. for general use.
  508. Example:
  509. #scripts/kconfig/Makefile
  510. hostprogs-y := qconf
  511. qconf-cxxobjs := qconf.o
  512. In the example above the executable is composed of the C++ file
  513. qconf.cc - identified by $(qconf-cxxobjs).
  514. If qconf is composed by a mixture of .c and .cc files, then an
  515. additional line can be used to identify this.
  516. Example:
  517. #scripts/kconfig/Makefile
  518. hostprogs-y := qconf
  519. qconf-cxxobjs := qconf.o
  520. qconf-objs := check.o
  521. --- 4.5 Controlling compiler options for host programs
  522. When compiling host programs, it is possible to set specific flags.
  523. The programs will always be compiled utilising $(HOSTCC) passed
  524. the options specified in $(HOSTCFLAGS).
  525. To set flags that will take effect for all host programs created
  526. in that Makefile, use the variable HOST_EXTRACFLAGS.
  527. Example:
  528. #scripts/lxdialog/Makefile
  529. HOST_EXTRACFLAGS += -I/usr/include/ncurses
  530. To set specific flags for a single file the following construction
  531. is used:
  532. Example:
  533. #arch/ppc64/boot/Makefile
  534. HOSTCFLAGS_piggyback.o := -DKERNELBASE=$(KERNELBASE)
  535. It is also possible to specify additional options to the linker.
  536. Example:
  537. #scripts/kconfig/Makefile
  538. HOSTLOADLIBES_qconf := -L$(QTDIR)/lib
  539. When linking qconf, it will be passed the extra option
  540. "-L$(QTDIR)/lib".
  541. --- 4.6 When host programs are actually built
  542. Kbuild will only build host-programs when they are referenced
  543. as a prerequisite.
  544. This is possible in two ways:
  545. (1) List the prerequisite explicitly in a special rule.
  546. Example:
  547. #drivers/pci/Makefile
  548. hostprogs-y := gen-devlist
  549. $(obj)/devlist.h: $(src)/pci.ids $(obj)/gen-devlist
  550. ( cd $(obj); ./gen-devlist ) < $<
  551. The target $(obj)/devlist.h will not be built before
  552. $(obj)/gen-devlist is updated. Note that references to
  553. the host programs in special rules must be prefixed with $(obj).
  554. (2) Use $(always)
  555. When there is no suitable special rule, and the host program
  556. shall be built when a makefile is entered, the $(always)
  557. variable shall be used.
  558. Example:
  559. #scripts/lxdialog/Makefile
  560. hostprogs-y := lxdialog
  561. always := $(hostprogs-y)
  562. This will tell kbuild to build lxdialog even if not referenced in
  563. any rule.
  564. --- 4.7 Using hostprogs-$(CONFIG_FOO)
  565. A typical pattern in a Kbuild file looks like this:
  566. Example:
  567. #scripts/Makefile
  568. hostprogs-$(CONFIG_KALLSYMS) += kallsyms
  569. Kbuild knows about both 'y' for built-in and 'm' for module.
  570. So if a config symbol evaluate to 'm', kbuild will still build
  571. the binary. In other words, Kbuild handles hostprogs-m exactly
  572. like hostprogs-y. But only hostprogs-y is recommended to be used
  573. when no CONFIG symbols are involved.
  574. === 5 Kbuild clean infrastructure
  575. "make clean" deletes most generated files in the obj tree where the kernel
  576. is compiled. This includes generated files such as host programs.
  577. Kbuild knows targets listed in $(hostprogs-y), $(hostprogs-m), $(always),
  578. $(extra-y) and $(targets). They are all deleted during "make clean".
  579. Files matching the patterns "*.[oas]", "*.ko", plus some additional files
  580. generated by kbuild are deleted all over the kernel src tree when
  581. "make clean" is executed.
  582. Additional files can be specified in kbuild makefiles by use of $(clean-files).
  583. Example:
  584. #drivers/pci/Makefile
  585. clean-files := devlist.h classlist.h
  586. When executing "make clean", the two files "devlist.h classlist.h" will
  587. be deleted. Kbuild will assume files to be in same relative directory as the
  588. Makefile except if an absolute path is specified (path starting with '/').
  589. To delete a directory hierarchy use:
  590. Example:
  591. #scripts/package/Makefile
  592. clean-dirs := $(objtree)/debian/
  593. This will delete the directory debian, including all subdirectories.
  594. Kbuild will assume the directories to be in the same relative path as the
  595. Makefile if no absolute path is specified (path does not start with '/').
  596. Usually kbuild descends down in subdirectories due to "obj-* := dir/",
  597. but in the architecture makefiles where the kbuild infrastructure
  598. is not sufficient this sometimes needs to be explicit.
  599. Example:
  600. #arch/i386/boot/Makefile
  601. subdir- := compressed/
  602. The above assignment instructs kbuild to descend down in the
  603. directory compressed/ when "make clean" is executed.
  604. To support the clean infrastructure in the Makefiles that builds the
  605. final bootimage there is an optional target named archclean:
  606. Example:
  607. #arch/i386/Makefile
  608. archclean:
  609. $(Q)$(MAKE) $(clean)=arch/i386/boot
  610. When "make clean" is executed, make will descend down in arch/i386/boot,
  611. and clean as usual. The Makefile located in arch/i386/boot/ may use
  612. the subdir- trick to descend further down.
  613. Note 1: arch/$(ARCH)/Makefile cannot use "subdir-", because that file is
  614. included in the top level makefile, and the kbuild infrastructure
  615. is not operational at that point.
  616. Note 2: All directories listed in core-y, libs-y, drivers-y and net-y will
  617. be visited during "make clean".
  618. === 6 Architecture Makefiles
  619. The top level Makefile sets up the environment and does the preparation,
  620. before starting to descend down in the individual directories.
  621. The top level makefile contains the generic part, whereas
  622. arch/$(ARCH)/Makefile contains what is required to set up kbuild
  623. for said architecture.
  624. To do so, arch/$(ARCH)/Makefile sets up a number of variables and defines
  625. a few targets.
  626. When kbuild executes, the following steps are followed (roughly):
  627. 1) Configuration of the kernel => produce .config
  628. 2) Store kernel version in include/linux/version.h
  629. 3) Symlink include/asm to include/asm-$(ARCH)
  630. 4) Updating all other prerequisites to the target prepare:
  631. - Additional prerequisites are specified in arch/$(ARCH)/Makefile
  632. 5) Recursively descend down in all directories listed in
  633. init-* core* drivers-* net-* libs-* and build all targets.
  634. - The values of the above variables are expanded in arch/$(ARCH)/Makefile.
  635. 6) All object files are then linked and the resulting file vmlinux is
  636. located at the root of the obj tree.
  637. The very first objects linked are listed in head-y, assigned by
  638. arch/$(ARCH)/Makefile.
  639. 7) Finally, the architecture-specific part does any required post processing
  640. and builds the final bootimage.
  641. - This includes building boot records
  642. - Preparing initrd images and the like
  643. --- 6.1 Set variables to tweak the build to the architecture
  644. LDFLAGS Generic $(LD) options
  645. Flags used for all invocations of the linker.
  646. Often specifying the emulation is sufficient.
  647. Example:
  648. #arch/s390/Makefile
  649. LDFLAGS := -m elf_s390
  650. Note: ldflags-y can be used to further customise
  651. the flags used. See chapter 3.7.
  652. LDFLAGS_MODULE Options for $(LD) when linking modules
  653. LDFLAGS_MODULE is used to set specific flags for $(LD) when
  654. linking the .ko files used for modules.
  655. Default is "-r", for relocatable output.
  656. LDFLAGS_vmlinux Options for $(LD) when linking vmlinux
  657. LDFLAGS_vmlinux is used to specify additional flags to pass to
  658. the linker when linking the final vmlinux image.
  659. LDFLAGS_vmlinux uses the LDFLAGS_$@ support.
  660. Example:
  661. #arch/i386/Makefile
  662. LDFLAGS_vmlinux := -e stext
  663. OBJCOPYFLAGS objcopy flags
  664. When $(call if_changed,objcopy) is used to translate a .o file,
  665. the flags specified in OBJCOPYFLAGS will be used.
  666. $(call if_changed,objcopy) is often used to generate raw binaries on
  667. vmlinux.
  668. Example:
  669. #arch/s390/Makefile
  670. OBJCOPYFLAGS := -O binary
  671. #arch/s390/boot/Makefile
  672. $(obj)/image: vmlinux FORCE
  673. $(call if_changed,objcopy)
  674. In this example, the binary $(obj)/image is a binary version of
  675. vmlinux. The usage of $(call if_changed,xxx) will be described later.
  676. KBUILD_AFLAGS $(AS) assembler flags
  677. Default value - see top level Makefile
  678. Append or modify as required per architecture.
  679. Example:
  680. #arch/sparc64/Makefile
  681. KBUILD_AFLAGS += -m64 -mcpu=ultrasparc
  682. KBUILD_CFLAGS $(CC) compiler flags
  683. Default value - see top level Makefile
  684. Append or modify as required per architecture.
  685. Often, the KBUILD_CFLAGS variable depends on the configuration.
  686. Example:
  687. #arch/i386/Makefile
  688. cflags-$(CONFIG_M386) += -march=i386
  689. KBUILD_CFLAGS += $(cflags-y)
  690. Many arch Makefiles dynamically run the target C compiler to
  691. probe supported options:
  692. #arch/i386/Makefile
  693. ...
  694. cflags-$(CONFIG_MPENTIUMII) += $(call cc-option,\
  695. -march=pentium2,-march=i686)
  696. ...
  697. # Disable unit-at-a-time mode ...
  698. KBUILD_CFLAGS += $(call cc-option,-fno-unit-at-a-time)
  699. ...
  700. The first example utilises the trick that a config option expands
  701. to 'y' when selected.
  702. CFLAGS_KERNEL $(CC) options specific for built-in
  703. $(CFLAGS_KERNEL) contains extra C compiler flags used to compile
  704. resident kernel code.
  705. CFLAGS_MODULE $(CC) options specific for modules
  706. $(CFLAGS_MODULE) contains extra C compiler flags used to compile code
  707. for loadable kernel modules.
  708. --- 6.2 Add prerequisites to archprepare:
  709. The archprepare: rule is used to list prerequisites that need to be
  710. built before starting to descend down in the subdirectories.
  711. This is usually used for header files containing assembler constants.
  712. Example:
  713. #arch/arm/Makefile
  714. archprepare: maketools
  715. In this example, the file target maketools will be processed
  716. before descending down in the subdirectories.
  717. See also chapter XXX-TODO that describe how kbuild supports
  718. generating offset header files.
  719. --- 6.3 List directories to visit when descending
  720. An arch Makefile cooperates with the top Makefile to define variables
  721. which specify how to build the vmlinux file. Note that there is no
  722. corresponding arch-specific section for modules; the module-building
  723. machinery is all architecture-independent.
  724. head-y, init-y, core-y, libs-y, drivers-y, net-y
  725. $(head-y) lists objects to be linked first in vmlinux.
  726. $(libs-y) lists directories where a lib.a archive can be located.
  727. The rest list directories where a built-in.o object file can be
  728. located.
  729. $(init-y) objects will be located after $(head-y).
  730. Then the rest follows in this order:
  731. $(core-y), $(libs-y), $(drivers-y) and $(net-y).
  732. The top level Makefile defines values for all generic directories,
  733. and arch/$(ARCH)/Makefile only adds architecture-specific directories.
  734. Example:
  735. #arch/sparc64/Makefile
  736. core-y += arch/sparc64/kernel/
  737. libs-y += arch/sparc64/prom/ arch/sparc64/lib/
  738. drivers-$(CONFIG_OPROFILE) += arch/sparc64/oprofile/
  739. --- 6.4 Architecture-specific boot images
  740. An arch Makefile specifies goals that take the vmlinux file, compress
  741. it, wrap it in bootstrapping code, and copy the resulting files
  742. somewhere. This includes various kinds of installation commands.
  743. The actual goals are not standardized across architectures.
  744. It is common to locate any additional processing in a boot/
  745. directory below arch/$(ARCH)/.
  746. Kbuild does not provide any smart way to support building a
  747. target specified in boot/. Therefore arch/$(ARCH)/Makefile shall
  748. call make manually to build a target in boot/.
  749. The recommended approach is to include shortcuts in
  750. arch/$(ARCH)/Makefile, and use the full path when calling down
  751. into the arch/$(ARCH)/boot/Makefile.
  752. Example:
  753. #arch/i386/Makefile
  754. boot := arch/i386/boot
  755. bzImage: vmlinux
  756. $(Q)$(MAKE) $(build)=$(boot) $(boot)/$@
  757. "$(Q)$(MAKE) $(build)=<dir>" is the recommended way to invoke
  758. make in a subdirectory.
  759. There are no rules for naming architecture-specific targets,
  760. but executing "make help" will list all relevant targets.
  761. To support this, $(archhelp) must be defined.
  762. Example:
  763. #arch/i386/Makefile
  764. define archhelp
  765. echo '* bzImage - Image (arch/$(ARCH)/boot/bzImage)'
  766. endif
  767. When make is executed without arguments, the first goal encountered
  768. will be built. In the top level Makefile the first goal present
  769. is all:.
  770. An architecture shall always, per default, build a bootable image.
  771. In "make help", the default goal is highlighted with a '*'.
  772. Add a new prerequisite to all: to select a default goal different
  773. from vmlinux.
  774. Example:
  775. #arch/i386/Makefile
  776. all: bzImage
  777. When "make" is executed without arguments, bzImage will be built.
  778. --- 6.5 Building non-kbuild targets
  779. extra-y
  780. extra-y specify additional targets created in the current
  781. directory, in addition to any targets specified by obj-*.
  782. Listing all targets in extra-y is required for two purposes:
  783. 1) Enable kbuild to check changes in command lines
  784. - When $(call if_changed,xxx) is used
  785. 2) kbuild knows what files to delete during "make clean"
  786. Example:
  787. #arch/i386/kernel/Makefile
  788. extra-y := head.o init_task.o
  789. In this example, extra-y is used to list object files that
  790. shall be built, but shall not be linked as part of built-in.o.
  791. --- 6.6 Commands useful for building a boot image
  792. Kbuild provides a few macros that are useful when building a
  793. boot image.
  794. if_changed
  795. if_changed is the infrastructure used for the following commands.
  796. Usage:
  797. target: source(s) FORCE
  798. $(call if_changed,ld/objcopy/gzip)
  799. When the rule is evaluated, it is checked to see if any files
  800. need an update, or the command line has changed since the last
  801. invocation. The latter will force a rebuild if any options
  802. to the executable have changed.
  803. Any target that utilises if_changed must be listed in $(targets),
  804. otherwise the command line check will fail, and the target will
  805. always be built.
  806. Assignments to $(targets) are without $(obj)/ prefix.
  807. if_changed may be used in conjunction with custom commands as
  808. defined in 6.7 "Custom kbuild commands".
  809. Note: It is a typical mistake to forget the FORCE prerequisite.
  810. Another common pitfall is that whitespace is sometimes
  811. significant; for instance, the below will fail (note the extra space
  812. after the comma):
  813. target: source(s) FORCE
  814. #WRONG!# $(call if_changed, ld/objcopy/gzip)
  815. ld
  816. Link target. Often, LDFLAGS_$@ is used to set specific options to ld.
  817. objcopy
  818. Copy binary. Uses OBJCOPYFLAGS usually specified in
  819. arch/$(ARCH)/Makefile.
  820. OBJCOPYFLAGS_$@ may be used to set additional options.
  821. gzip
  822. Compress target. Use maximum compression to compress target.
  823. Example:
  824. #arch/i386/boot/Makefile
  825. LDFLAGS_bootsect := -Ttext 0x0 -s --oformat binary
  826. LDFLAGS_setup := -Ttext 0x0 -s --oformat binary -e begtext
  827. targets += setup setup.o bootsect bootsect.o
  828. $(obj)/setup $(obj)/bootsect: %: %.o FORCE
  829. $(call if_changed,ld)
  830. In this example, there are two possible targets, requiring different
  831. options to the linker. The linker options are specified using the
  832. LDFLAGS_$@ syntax - one for each potential target.
  833. $(targets) are assigned all potential targets, by which kbuild knows
  834. the targets and will:
  835. 1) check for commandline changes
  836. 2) delete target during make clean
  837. The ": %: %.o" part of the prerequisite is a shorthand that
  838. free us from listing the setup.o and bootsect.o files.
  839. Note: It is a common mistake to forget the "target :=" assignment,
  840. resulting in the target file being recompiled for no
  841. obvious reason.
  842. --- 6.7 Custom kbuild commands
  843. When kbuild is executing with KBUILD_VERBOSE=0, then only a shorthand
  844. of a command is normally displayed.
  845. To enable this behaviour for custom commands kbuild requires
  846. two variables to be set:
  847. quiet_cmd_<command> - what shall be echoed
  848. cmd_<command> - the command to execute
  849. Example:
  850. #
  851. quiet_cmd_image = BUILD $@
  852. cmd_image = $(obj)/tools/build $(BUILDFLAGS) \
  853. $(obj)/vmlinux.bin > $@
  854. targets += bzImage
  855. $(obj)/bzImage: $(obj)/vmlinux.bin $(obj)/tools/build FORCE
  856. $(call if_changed,image)
  857. @echo 'Kernel: $@ is ready'
  858. When updating the $(obj)/bzImage target, the line
  859. BUILD arch/i386/boot/bzImage
  860. will be displayed with "make KBUILD_VERBOSE=0".
  861. --- 6.8 Preprocessing linker scripts
  862. When the vmlinux image is built, the linker script
  863. arch/$(ARCH)/kernel/vmlinux.lds is used.
  864. The script is a preprocessed variant of the file vmlinux.lds.S
  865. located in the same directory.
  866. kbuild knows .lds files and includes a rule *lds.S -> *lds.
  867. Example:
  868. #arch/i386/kernel/Makefile
  869. always := vmlinux.lds
  870. #Makefile
  871. export CPPFLAGS_vmlinux.lds += -P -C -U$(ARCH)
  872. The assignment to $(always) is used to tell kbuild to build the
  873. target vmlinux.lds.
  874. The assignment to $(CPPFLAGS_vmlinux.lds) tells kbuild to use the
  875. specified options when building the target vmlinux.lds.
  876. When building the *.lds target, kbuild uses the variables:
  877. KBUILD_CPPFLAGS : Set in top-level Makefile
  878. cppflags-y : May be set in the kbuild makefile
  879. CPPFLAGS_$(@F) : Target specific flags.
  880. Note that the full filename is used in this
  881. assignment.
  882. The kbuild infrastructure for *lds file are used in several
  883. architecture-specific files.
  884. === 7 Kbuild syntax for exported headers
  885. The kernel include a set of headers that is exported to userspace.
  886. Many headers can be exported as-is but other headers requires a
  887. minimal pre-processing before they are ready for user-space.
  888. The pre-processing does:
  889. - drop kernel specific annotations
  890. - drop include of compiler.h
  891. - drop all sections that is kernel internat (guarded by ifdef __KERNEL__)
  892. Each relevant directory contain a file name "Kbuild" which specify the
  893. headers to be exported.
  894. See subsequent chapter for the syntax of the Kbuild file.
  895. --- 7.1 header-y
  896. header-y specify header files to be exported.
  897. Example:
  898. #include/linux/Kbuild
  899. header-y += usb/
  900. header-y += aio_abi.h
  901. The convention is to list one file per line and
  902. preferably in alphabetic order.
  903. header-y also specify which subdirectories to visit.
  904. A subdirectory is identified by a trailing '/' which
  905. can be seen in the example above for the usb subdirectory.
  906. Subdirectories are visited before their parent directories.
  907. --- 7.2 objhdr-y
  908. objhdr-y specifies generated files to be exported.
  909. Generated files are special as they need to be looked
  910. up in another directory when doing 'make O=...' builds.
  911. Example:
  912. #include/linux/Kbuild
  913. objhdr-y += version.h
  914. --- 7.3 destination-y
  915. When an architecture have a set of exported headers that needs to be
  916. exported to a different directory destination-y is used.
  917. destination-y specify the destination directory for all exported
  918. headers in the file where it is present.
  919. Example:
  920. #arch/xtensa/platforms/s6105/include/platform/Kbuild
  921. destination-y := include/linux
  922. In the example above all exported headers in the Kbuild file
  923. will be located in the directory "include/linux" when exported.
  924. --- 7.4 unifdef-y (deprecated)
  925. unifdef-y is deprecated. A direct replacement is header-y.
  926. === 8 Kbuild Variables
  927. The top Makefile exports the following variables:
  928. VERSION, PATCHLEVEL, SUBLEVEL, EXTRAVERSION
  929. These variables define the current kernel version. A few arch
  930. Makefiles actually use these values directly; they should use
  931. $(KERNELRELEASE) instead.
  932. $(VERSION), $(PATCHLEVEL), and $(SUBLEVEL) define the basic
  933. three-part version number, such as "2", "4", and "0". These three
  934. values are always numeric.
  935. $(EXTRAVERSION) defines an even tinier sublevel for pre-patches
  936. or additional patches. It is usually some non-numeric string
  937. such as "-pre4", and is often blank.
  938. KERNELRELEASE
  939. $(KERNELRELEASE) is a single string such as "2.4.0-pre4", suitable
  940. for constructing installation directory names or showing in
  941. version strings. Some arch Makefiles use it for this purpose.
  942. ARCH
  943. This variable defines the target architecture, such as "i386",
  944. "arm", or "sparc". Some kbuild Makefiles test $(ARCH) to
  945. determine which files to compile.
  946. By default, the top Makefile sets $(ARCH) to be the same as the
  947. host system architecture. For a cross build, a user may
  948. override the value of $(ARCH) on the command line:
  949. make ARCH=m68k ...
  950. INSTALL_PATH
  951. This variable defines a place for the arch Makefiles to install
  952. the resident kernel image and System.map file.
  953. Use this for architecture-specific install targets.
  954. INSTALL_MOD_PATH, MODLIB
  955. $(INSTALL_MOD_PATH) specifies a prefix to $(MODLIB) for module
  956. installation. This variable is not defined in the Makefile but
  957. may be passed in by the user if desired.
  958. $(MODLIB) specifies the directory for module installation.
  959. The top Makefile defines $(MODLIB) to
  960. $(INSTALL_MOD_PATH)/lib/modules/$(KERNELRELEASE). The user may
  961. override this value on the command line if desired.
  962. INSTALL_MOD_STRIP
  963. If this variable is specified, will cause modules to be stripped
  964. after they are installed. If INSTALL_MOD_STRIP is '1', then the
  965. default option --strip-debug will be used. Otherwise,
  966. INSTALL_MOD_STRIP will used as the option(s) to the strip command.
  967. === 9 Makefile language
  968. The kernel Makefiles are designed to be run with GNU Make. The Makefiles
  969. use only the documented features of GNU Make, but they do use many
  970. GNU extensions.
  971. GNU Make supports elementary list-processing functions. The kernel
  972. Makefiles use a novel style of list building and manipulation with few
  973. "if" statements.
  974. GNU Make has two assignment operators, ":=" and "=". ":=" performs
  975. immediate evaluation of the right-hand side and stores an actual string
  976. into the left-hand side. "=" is like a formula definition; it stores the
  977. right-hand side in an unevaluated form and then evaluates this form each
  978. time the left-hand side is used.
  979. There are some cases where "=" is appropriate. Usually, though, ":="
  980. is the right choice.
  981. === 10 Credits
  982. Original version made by Michael Elizabeth Chastain, <mailto:mec@shout.net>
  983. Updates by Kai Germaschewski <kai@tp1.ruhr-uni-bochum.de>
  984. Updates by Sam Ravnborg <sam@ravnborg.org>
  985. Language QA by Jan Engelhardt <jengelh@gmx.de>
  986. === 11 TODO
  987. - Describe how kbuild supports shipped files with _shipped.
  988. - Generating offset header files.
  989. - Add more variables to section 7?