davinci-i2s.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include <mach/asp.h>
  23. #include "davinci-pcm.h"
  24. /*
  25. * NOTE: terminology here is confusing.
  26. *
  27. * - This driver supports the "Audio Serial Port" (ASP),
  28. * found on dm6446, dm355, and other DaVinci chips.
  29. *
  30. * - But it labels it a "Multi-channel Buffered Serial Port"
  31. * (McBSP) as on older chips like the dm642 ... which was
  32. * backward-compatible, possibly explaining that confusion.
  33. *
  34. * - OMAP chips have a controller called McBSP, which is
  35. * incompatible with the DaVinci flavor of McBSP.
  36. *
  37. * - Newer DaVinci chips have a controller called McASP,
  38. * incompatible with ASP and with either McBSP.
  39. *
  40. * In short: this uses ASP to implement I2S, not McBSP.
  41. * And it won't be the only DaVinci implemention of I2S.
  42. */
  43. #define DAVINCI_MCBSP_DRR_REG 0x00
  44. #define DAVINCI_MCBSP_DXR_REG 0x04
  45. #define DAVINCI_MCBSP_SPCR_REG 0x08
  46. #define DAVINCI_MCBSP_RCR_REG 0x0c
  47. #define DAVINCI_MCBSP_XCR_REG 0x10
  48. #define DAVINCI_MCBSP_SRGR_REG 0x14
  49. #define DAVINCI_MCBSP_PCR_REG 0x24
  50. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  51. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  52. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  53. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  54. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  55. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  56. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  57. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  58. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  59. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  60. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  61. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  62. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  63. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  64. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  65. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  66. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  67. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  68. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  69. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  70. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  71. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  72. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  73. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  74. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  75. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  76. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  77. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  78. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  79. enum {
  80. DAVINCI_MCBSP_WORD_8 = 0,
  81. DAVINCI_MCBSP_WORD_12,
  82. DAVINCI_MCBSP_WORD_16,
  83. DAVINCI_MCBSP_WORD_20,
  84. DAVINCI_MCBSP_WORD_24,
  85. DAVINCI_MCBSP_WORD_32,
  86. };
  87. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  88. .name = "I2S PCM Stereo out",
  89. };
  90. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  91. .name = "I2S PCM Stereo in",
  92. };
  93. struct davinci_mcbsp_dev {
  94. void __iomem *base;
  95. #define MOD_DSP_A 0
  96. #define MOD_DSP_B 1
  97. int mode;
  98. u32 pcr;
  99. struct clk *clk;
  100. struct davinci_pcm_dma_params *dma_params[2];
  101. };
  102. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  103. int reg, u32 val)
  104. {
  105. __raw_writel(val, dev->base + reg);
  106. }
  107. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  108. {
  109. return __raw_readl(dev->base + reg);
  110. }
  111. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  112. {
  113. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  114. /* The clock needs to toggle to complete reset.
  115. * So, fake it by toggling the clk polarity.
  116. */
  117. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  118. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  119. }
  120. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  121. struct snd_pcm_substream *substream)
  122. {
  123. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  124. struct snd_soc_device *socdev = rtd->socdev;
  125. struct snd_soc_platform *platform = socdev->card->platform;
  126. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  127. u32 spcr;
  128. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  129. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  130. if (spcr & mask) {
  131. /* start off disabled */
  132. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  133. spcr & ~mask);
  134. toggle_clock(dev, playback);
  135. }
  136. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  137. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  138. /* Start the sample generator */
  139. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  140. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  141. }
  142. if (playback) {
  143. /* Stop the DMA to avoid data loss */
  144. /* while the transmitter is out of reset to handle XSYNCERR */
  145. if (platform->pcm_ops->trigger) {
  146. int ret = platform->pcm_ops->trigger(substream,
  147. SNDRV_PCM_TRIGGER_STOP);
  148. if (ret < 0)
  149. printk(KERN_DEBUG "Playback DMA stop failed\n");
  150. }
  151. /* Enable the transmitter */
  152. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  153. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  154. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  155. /* wait for any unexpected frame sync error to occur */
  156. udelay(100);
  157. /* Disable the transmitter to clear any outstanding XSYNCERR */
  158. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  159. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  160. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  161. toggle_clock(dev, playback);
  162. /* Restart the DMA */
  163. if (platform->pcm_ops->trigger) {
  164. int ret = platform->pcm_ops->trigger(substream,
  165. SNDRV_PCM_TRIGGER_START);
  166. if (ret < 0)
  167. printk(KERN_DEBUG "Playback DMA start failed\n");
  168. }
  169. }
  170. /* Enable transmitter or receiver */
  171. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  172. spcr |= mask;
  173. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  174. /* Start frame sync */
  175. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  176. }
  177. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  178. }
  179. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  180. {
  181. u32 spcr;
  182. /* Reset transmitter/receiver and sample rate/frame sync generators */
  183. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  184. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  185. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  186. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  187. toggle_clock(dev, playback);
  188. }
  189. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  190. struct snd_soc_dai *cpu_dai)
  191. {
  192. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  193. cpu_dai->dma_data = dev->dma_params[substream->stream];
  194. return 0;
  195. }
  196. #define DEFAULT_BITPERSAMPLE 16
  197. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  198. unsigned int fmt)
  199. {
  200. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  201. unsigned int pcr;
  202. unsigned int srgr;
  203. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  204. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  205. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  206. /* set master/slave audio interface */
  207. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  208. case SND_SOC_DAIFMT_CBS_CFS:
  209. /* cpu is master */
  210. pcr = DAVINCI_MCBSP_PCR_FSXM |
  211. DAVINCI_MCBSP_PCR_FSRM |
  212. DAVINCI_MCBSP_PCR_CLKXM |
  213. DAVINCI_MCBSP_PCR_CLKRM;
  214. break;
  215. case SND_SOC_DAIFMT_CBM_CFS:
  216. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  217. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  218. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  219. DAVINCI_MCBSP_PCR_FSXM |
  220. DAVINCI_MCBSP_PCR_FSRM;
  221. break;
  222. case SND_SOC_DAIFMT_CBM_CFM:
  223. /* codec is master */
  224. pcr = 0;
  225. break;
  226. default:
  227. printk(KERN_ERR "%s:bad master\n", __func__);
  228. return -EINVAL;
  229. }
  230. /* interface format */
  231. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  232. case SND_SOC_DAIFMT_I2S:
  233. /* Davinci doesn't support TRUE I2S, but some codecs will have
  234. * the left and right channels contiguous. This allows
  235. * dsp_a mode to be used with an inverted normal frame clk.
  236. * If your codec is master and does not have contiguous
  237. * channels, then you will have sound on only one channel.
  238. * Try using a different mode, or codec as slave.
  239. *
  240. * The TLV320AIC33 is an example of a codec where this works.
  241. * It has a variable bit clock frequency allowing it to have
  242. * valid data on every bit clock.
  243. *
  244. * The TLV320AIC23 is an example of a codec where this does not
  245. * work. It has a fixed bit clock frequency with progressively
  246. * more empty bit clock slots between channels as the sample
  247. * rate is lowered.
  248. */
  249. fmt ^= SND_SOC_DAIFMT_NB_IF;
  250. case SND_SOC_DAIFMT_DSP_A:
  251. dev->mode = MOD_DSP_A;
  252. break;
  253. case SND_SOC_DAIFMT_DSP_B:
  254. dev->mode = MOD_DSP_B;
  255. break;
  256. default:
  257. printk(KERN_ERR "%s:bad format\n", __func__);
  258. return -EINVAL;
  259. }
  260. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  261. case SND_SOC_DAIFMT_NB_NF:
  262. /* CLKRP Receive clock polarity,
  263. * 1 - sampled on rising edge of CLKR
  264. * valid on rising edge
  265. * CLKXP Transmit clock polarity,
  266. * 1 - clocked on falling edge of CLKX
  267. * valid on rising edge
  268. * FSRP Receive frame sync pol, 0 - active high
  269. * FSXP Transmit frame sync pol, 0 - active high
  270. */
  271. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  272. break;
  273. case SND_SOC_DAIFMT_IB_IF:
  274. /* CLKRP Receive clock polarity,
  275. * 0 - sampled on falling edge of CLKR
  276. * valid on falling edge
  277. * CLKXP Transmit clock polarity,
  278. * 0 - clocked on rising edge of CLKX
  279. * valid on falling edge
  280. * FSRP Receive frame sync pol, 1 - active low
  281. * FSXP Transmit frame sync pol, 1 - active low
  282. */
  283. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  284. break;
  285. case SND_SOC_DAIFMT_NB_IF:
  286. /* CLKRP Receive clock polarity,
  287. * 1 - sampled on rising edge of CLKR
  288. * valid on rising edge
  289. * CLKXP Transmit clock polarity,
  290. * 1 - clocked on falling edge of CLKX
  291. * valid on rising edge
  292. * FSRP Receive frame sync pol, 1 - active low
  293. * FSXP Transmit frame sync pol, 1 - active low
  294. */
  295. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  296. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  297. break;
  298. case SND_SOC_DAIFMT_IB_NF:
  299. /* CLKRP Receive clock polarity,
  300. * 0 - sampled on falling edge of CLKR
  301. * valid on falling edge
  302. * CLKXP Transmit clock polarity,
  303. * 0 - clocked on rising edge of CLKX
  304. * valid on falling edge
  305. * FSRP Receive frame sync pol, 0 - active high
  306. * FSXP Transmit frame sync pol, 0 - active high
  307. */
  308. break;
  309. default:
  310. return -EINVAL;
  311. }
  312. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  313. dev->pcr = pcr;
  314. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  315. return 0;
  316. }
  317. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  318. struct snd_pcm_hw_params *params,
  319. struct snd_soc_dai *dai)
  320. {
  321. struct davinci_pcm_dma_params *dma_params = dai->dma_data;
  322. struct davinci_mcbsp_dev *dev = dai->private_data;
  323. struct snd_interval *i = NULL;
  324. int mcbsp_word_length;
  325. unsigned int rcr, xcr, srgr;
  326. u32 spcr;
  327. /* general line settings */
  328. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  329. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  330. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  331. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  332. } else {
  333. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  334. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  335. }
  336. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  337. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  338. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  339. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  340. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  341. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  342. rcr = DAVINCI_MCBSP_RCR_RFIG;
  343. xcr = DAVINCI_MCBSP_XCR_XFIG;
  344. if (dev->mode == MOD_DSP_B) {
  345. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  346. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  347. } else {
  348. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  349. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  350. }
  351. /* Determine xfer data type */
  352. switch (params_format(params)) {
  353. case SNDRV_PCM_FORMAT_S8:
  354. dma_params->data_type = 1;
  355. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  356. break;
  357. case SNDRV_PCM_FORMAT_S16_LE:
  358. dma_params->data_type = 2;
  359. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  360. break;
  361. case SNDRV_PCM_FORMAT_S32_LE:
  362. dma_params->data_type = 4;
  363. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  364. break;
  365. default:
  366. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  367. return -EINVAL;
  368. }
  369. dma_params->acnt = dma_params->data_type;
  370. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(1);
  371. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(1);
  372. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  373. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  374. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  375. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  376. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  377. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  378. else
  379. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  380. return 0;
  381. }
  382. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  383. struct snd_soc_dai *dai)
  384. {
  385. struct davinci_mcbsp_dev *dev = dai->private_data;
  386. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  387. davinci_mcbsp_stop(dev, playback);
  388. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
  389. /* codec is master */
  390. davinci_mcbsp_start(dev, substream);
  391. }
  392. return 0;
  393. }
  394. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  395. struct snd_soc_dai *dai)
  396. {
  397. struct davinci_mcbsp_dev *dev = dai->private_data;
  398. int ret = 0;
  399. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  400. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
  401. return 0; /* return if codec is master */
  402. switch (cmd) {
  403. case SNDRV_PCM_TRIGGER_START:
  404. case SNDRV_PCM_TRIGGER_RESUME:
  405. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  406. davinci_mcbsp_start(dev, substream);
  407. break;
  408. case SNDRV_PCM_TRIGGER_STOP:
  409. case SNDRV_PCM_TRIGGER_SUSPEND:
  410. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  411. davinci_mcbsp_stop(dev, playback);
  412. break;
  413. default:
  414. ret = -EINVAL;
  415. }
  416. return ret;
  417. }
  418. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  419. struct snd_soc_dai *dai)
  420. {
  421. struct davinci_mcbsp_dev *dev = dai->private_data;
  422. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  423. davinci_mcbsp_stop(dev, playback);
  424. }
  425. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  426. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  427. .startup = davinci_i2s_startup,
  428. .shutdown = davinci_i2s_shutdown,
  429. .prepare = davinci_i2s_prepare,
  430. .trigger = davinci_i2s_trigger,
  431. .hw_params = davinci_i2s_hw_params,
  432. .set_fmt = davinci_i2s_set_dai_fmt,
  433. };
  434. struct snd_soc_dai davinci_i2s_dai = {
  435. .name = "davinci-i2s",
  436. .id = 0,
  437. .playback = {
  438. .channels_min = 2,
  439. .channels_max = 2,
  440. .rates = DAVINCI_I2S_RATES,
  441. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  442. .capture = {
  443. .channels_min = 2,
  444. .channels_max = 2,
  445. .rates = DAVINCI_I2S_RATES,
  446. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  447. .ops = &davinci_i2s_dai_ops,
  448. };
  449. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  450. static int davinci_i2s_probe(struct platform_device *pdev)
  451. {
  452. struct snd_platform_data *pdata = pdev->dev.platform_data;
  453. struct davinci_mcbsp_dev *dev;
  454. struct resource *mem, *ioarea, *res;
  455. int ret;
  456. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  457. if (!mem) {
  458. dev_err(&pdev->dev, "no mem resource?\n");
  459. return -ENODEV;
  460. }
  461. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  462. pdev->name);
  463. if (!ioarea) {
  464. dev_err(&pdev->dev, "McBSP region already claimed\n");
  465. return -EBUSY;
  466. }
  467. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  468. if (!dev) {
  469. ret = -ENOMEM;
  470. goto err_release_region;
  471. }
  472. dev->clk = clk_get(&pdev->dev, NULL);
  473. if (IS_ERR(dev->clk)) {
  474. ret = -ENODEV;
  475. goto err_free_mem;
  476. }
  477. clk_enable(dev->clk);
  478. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  479. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  480. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  481. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  482. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  483. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  484. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  485. /* first TX, then RX */
  486. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  487. if (!res) {
  488. dev_err(&pdev->dev, "no DMA resource\n");
  489. ret = -ENXIO;
  490. goto err_free_mem;
  491. }
  492. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = res->start;
  493. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  494. if (!res) {
  495. dev_err(&pdev->dev, "no DMA resource\n");
  496. ret = -ENXIO;
  497. goto err_free_mem;
  498. }
  499. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = res->start;
  500. davinci_i2s_dai.private_data = dev;
  501. ret = snd_soc_register_dai(&davinci_i2s_dai);
  502. if (ret != 0)
  503. goto err_free_mem;
  504. return 0;
  505. err_free_mem:
  506. kfree(dev);
  507. err_release_region:
  508. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  509. return ret;
  510. }
  511. static int davinci_i2s_remove(struct platform_device *pdev)
  512. {
  513. struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
  514. struct resource *mem;
  515. snd_soc_unregister_dai(&davinci_i2s_dai);
  516. clk_disable(dev->clk);
  517. clk_put(dev->clk);
  518. dev->clk = NULL;
  519. kfree(dev);
  520. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  521. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  522. return 0;
  523. }
  524. static struct platform_driver davinci_mcbsp_driver = {
  525. .probe = davinci_i2s_probe,
  526. .remove = davinci_i2s_remove,
  527. .driver = {
  528. .name = "davinci-asp",
  529. .owner = THIS_MODULE,
  530. },
  531. };
  532. static int __init davinci_i2s_init(void)
  533. {
  534. return platform_driver_register(&davinci_mcbsp_driver);
  535. }
  536. module_init(davinci_i2s_init);
  537. static void __exit davinci_i2s_exit(void)
  538. {
  539. platform_driver_unregister(&davinci_mcbsp_driver);
  540. }
  541. module_exit(davinci_i2s_exit);
  542. MODULE_AUTHOR("Vladimir Barinov");
  543. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  544. MODULE_LICENSE("GPL");