xhci.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include "../core/hcd.h"
  28. /* Code sharing between pci-quirks and xhci hcd */
  29. #include "xhci-ext-caps.h"
  30. /* xHCI PCI Configuration Registers */
  31. #define XHCI_SBRN_OFFSET (0x60)
  32. /* Max number of USB devices for any host controller - limit in section 6.1 */
  33. #define MAX_HC_SLOTS 256
  34. /* Section 5.3.3 - MaxPorts */
  35. #define MAX_HC_PORTS 127
  36. /*
  37. * xHCI register interface.
  38. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  39. * Revision 0.95 specification
  40. */
  41. /**
  42. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  43. * @hc_capbase: length of the capabilities register and HC version number
  44. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  45. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  46. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  47. * @hcc_params: HCCPARAMS - Capability Parameters
  48. * @db_off: DBOFF - Doorbell array offset
  49. * @run_regs_off: RTSOFF - Runtime register space offset
  50. */
  51. struct xhci_cap_regs {
  52. u32 hc_capbase;
  53. u32 hcs_params1;
  54. u32 hcs_params2;
  55. u32 hcs_params3;
  56. u32 hcc_params;
  57. u32 db_off;
  58. u32 run_regs_off;
  59. /* Reserved up to (CAPLENGTH - 0x1C) */
  60. };
  61. /* hc_capbase bitmasks */
  62. /* bits 7:0 - how long is the Capabilities register */
  63. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  64. /* bits 31:16 */
  65. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  66. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  67. /* bits 0:7, Max Device Slots */
  68. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  69. #define HCS_SLOTS_MASK 0xff
  70. /* bits 8:18, Max Interrupters */
  71. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  72. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  73. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  74. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  75. /* bits 0:3, frames or uframes that SW needs to queue transactions
  76. * ahead of the HW to meet periodic deadlines */
  77. #define HCS_IST(p) (((p) >> 0) & 0xf)
  78. /* bits 4:7, max number of Event Ring segments */
  79. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  80. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  81. /* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
  82. #define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
  83. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  84. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  85. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  86. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  87. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  88. /* HCCPARAMS - hcc_params - bitmasks */
  89. /* true: HC can use 64-bit address pointers */
  90. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  91. /* true: HC can do bandwidth negotiation */
  92. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  93. /* true: HC uses 64-byte Device Context structures
  94. * FIXME 64-byte context structures aren't supported yet.
  95. */
  96. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  97. /* true: HC has port power switches */
  98. #define HCC_PPC(p) ((p) & (1 << 3))
  99. /* true: HC has port indicators */
  100. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  101. /* true: HC has Light HC Reset Capability */
  102. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  103. /* true: HC supports latency tolerance messaging */
  104. #define HCC_LTC(p) ((p) & (1 << 6))
  105. /* true: no secondary Stream ID Support */
  106. #define HCC_NSS(p) ((p) & (1 << 7))
  107. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  108. #define HCC_MAX_PSA (1 << ((((p) >> 12) & 0xf) + 1))
  109. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  110. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  111. /* db_off bitmask - bits 0:1 reserved */
  112. #define DBOFF_MASK (~0x3)
  113. /* run_regs_off bitmask - bits 0:4 reserved */
  114. #define RTSOFF_MASK (~0x1f)
  115. /* Number of registers per port */
  116. #define NUM_PORT_REGS 4
  117. /**
  118. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  119. * @command: USBCMD - xHC command register
  120. * @status: USBSTS - xHC status register
  121. * @page_size: This indicates the page size that the host controller
  122. * supports. If bit n is set, the HC supports a page size
  123. * of 2^(n+12), up to a 128MB page size.
  124. * 4K is the minimum page size.
  125. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  126. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  127. * @config_reg: CONFIG - Configure Register
  128. * @port_status_base: PORTSCn - base address for Port Status and Control
  129. * Each port has a Port Status and Control register,
  130. * followed by a Port Power Management Status and Control
  131. * register, a Port Link Info register, and a reserved
  132. * register.
  133. * @port_power_base: PORTPMSCn - base address for
  134. * Port Power Management Status and Control
  135. * @port_link_base: PORTLIn - base address for Port Link Info (current
  136. * Link PM state and control) for USB 2.1 and USB 3.0
  137. * devices.
  138. */
  139. struct xhci_op_regs {
  140. u32 command;
  141. u32 status;
  142. u32 page_size;
  143. u32 reserved1;
  144. u32 reserved2;
  145. u32 dev_notification;
  146. u64 cmd_ring;
  147. /* rsvd: offset 0x20-2F */
  148. u32 reserved3[4];
  149. u64 dcbaa_ptr;
  150. u32 config_reg;
  151. /* rsvd: offset 0x3C-3FF */
  152. u32 reserved4[241];
  153. /* port 1 registers, which serve as a base address for other ports */
  154. u32 port_status_base;
  155. u32 port_power_base;
  156. u32 port_link_base;
  157. u32 reserved5;
  158. /* registers for ports 2-255 */
  159. u32 reserved6[NUM_PORT_REGS*254];
  160. };
  161. /* USBCMD - USB command - command bitmasks */
  162. /* start/stop HC execution - do not write unless HC is halted*/
  163. #define CMD_RUN XHCI_CMD_RUN
  164. /* Reset HC - resets internal HC state machine and all registers (except
  165. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  166. * The xHCI driver must reinitialize the xHC after setting this bit.
  167. */
  168. #define CMD_RESET (1 << 1)
  169. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  170. #define CMD_EIE XHCI_CMD_EIE
  171. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  172. #define CMD_HSEIE XHCI_CMD_HSEIE
  173. /* bits 4:6 are reserved (and should be preserved on writes). */
  174. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  175. #define CMD_LRESET (1 << 7)
  176. /* FIXME: ignoring host controller save/restore state for now. */
  177. #define CMD_CSS (1 << 8)
  178. #define CMD_CRS (1 << 9)
  179. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  180. #define CMD_EWE XHCI_CMD_EWE
  181. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  182. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  183. * '0' means the xHC can power it off if all ports are in the disconnect,
  184. * disabled, or powered-off state.
  185. */
  186. #define CMD_PM_INDEX (1 << 11)
  187. /* bits 12:31 are reserved (and should be preserved on writes). */
  188. /* USBSTS - USB status - status bitmasks */
  189. /* HC not running - set to 1 when run/stop bit is cleared. */
  190. #define STS_HALT XHCI_STS_HALT
  191. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  192. #define STS_FATAL (1 << 2)
  193. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  194. #define STS_EINT (1 << 3)
  195. /* port change detect */
  196. #define STS_PORT (1 << 4)
  197. /* bits 5:7 reserved and zeroed */
  198. /* save state status - '1' means xHC is saving state */
  199. #define STS_SAVE (1 << 8)
  200. /* restore state status - '1' means xHC is restoring state */
  201. #define STS_RESTORE (1 << 9)
  202. /* true: save or restore error */
  203. #define STS_SRE (1 << 10)
  204. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  205. #define STS_CNR XHCI_STS_CNR
  206. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  207. #define STS_HCE (1 << 12)
  208. /* bits 13:31 reserved and should be preserved */
  209. /*
  210. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  211. * Generate a device notification event when the HC sees a transaction with a
  212. * notification type that matches a bit set in this bit field.
  213. */
  214. #define DEV_NOTE_MASK (0xffff)
  215. #define ENABLE_DEV_NOTE(x) (1 << x)
  216. /* Most of the device notification types should only be used for debug.
  217. * SW does need to pay attention to function wake notifications.
  218. */
  219. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  220. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  221. /* bit 0 is the command ring cycle state */
  222. /* stop ring operation after completion of the currently executing command */
  223. #define CMD_RING_PAUSE (1 << 1)
  224. /* stop ring immediately - abort the currently executing command */
  225. #define CMD_RING_ABORT (1 << 2)
  226. /* true: command ring is running */
  227. #define CMD_RING_RUNNING (1 << 3)
  228. /* bits 4:5 reserved and should be preserved */
  229. /* Command Ring pointer - bit mask for the lower 32 bits. */
  230. #define CMD_RING_RSVD_BITS (0x3f)
  231. /* CONFIG - Configure Register - config_reg bitmasks */
  232. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  233. #define MAX_DEVS(p) ((p) & 0xff)
  234. /* bits 8:31 - reserved and should be preserved */
  235. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  236. /* true: device connected */
  237. #define PORT_CONNECT (1 << 0)
  238. /* true: port enabled */
  239. #define PORT_PE (1 << 1)
  240. /* bit 2 reserved and zeroed */
  241. /* true: port has an over-current condition */
  242. #define PORT_OC (1 << 3)
  243. /* true: port reset signaling asserted */
  244. #define PORT_RESET (1 << 4)
  245. /* Port Link State - bits 5:8
  246. * A read gives the current link PM state of the port,
  247. * a write with Link State Write Strobe set sets the link state.
  248. */
  249. /* true: port has power (see HCC_PPC) */
  250. #define PORT_POWER (1 << 9)
  251. /* bits 10:13 indicate device speed:
  252. * 0 - undefined speed - port hasn't be initialized by a reset yet
  253. * 1 - full speed
  254. * 2 - low speed
  255. * 3 - high speed
  256. * 4 - super speed
  257. * 5-15 reserved
  258. */
  259. #define DEV_SPEED_MASK (0xf << 10)
  260. #define XDEV_FS (0x1 << 10)
  261. #define XDEV_LS (0x2 << 10)
  262. #define XDEV_HS (0x3 << 10)
  263. #define XDEV_SS (0x4 << 10)
  264. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  265. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  266. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  267. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  268. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  269. /* Bits 20:23 in the Slot Context are the speed for the device */
  270. #define SLOT_SPEED_FS (XDEV_FS << 10)
  271. #define SLOT_SPEED_LS (XDEV_LS << 10)
  272. #define SLOT_SPEED_HS (XDEV_HS << 10)
  273. #define SLOT_SPEED_SS (XDEV_SS << 10)
  274. /* Port Indicator Control */
  275. #define PORT_LED_OFF (0 << 14)
  276. #define PORT_LED_AMBER (1 << 14)
  277. #define PORT_LED_GREEN (2 << 14)
  278. #define PORT_LED_MASK (3 << 14)
  279. /* Port Link State Write Strobe - set this when changing link state */
  280. #define PORT_LINK_STROBE (1 << 16)
  281. /* true: connect status change */
  282. #define PORT_CSC (1 << 17)
  283. /* true: port enable change */
  284. #define PORT_PEC (1 << 18)
  285. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  286. * into an enabled state, and the device into the default state. A "warm" reset
  287. * also resets the link, forcing the device through the link training sequence.
  288. * SW can also look at the Port Reset register to see when warm reset is done.
  289. */
  290. #define PORT_WRC (1 << 19)
  291. /* true: over-current change */
  292. #define PORT_OCC (1 << 20)
  293. /* true: reset change - 1 to 0 transition of PORT_RESET */
  294. #define PORT_RC (1 << 21)
  295. /* port link status change - set on some port link state transitions:
  296. * Transition Reason
  297. * ------------------------------------------------------------------------------
  298. * - U3 to Resume Wakeup signaling from a device
  299. * - Resume to Recovery to U0 USB 3.0 device resume
  300. * - Resume to U0 USB 2.0 device resume
  301. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  302. * - U3 to U0 Software resume of USB 2.0 device complete
  303. * - U2 to U0 L1 resume of USB 2.1 device complete
  304. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  305. * - U0 to disabled L1 entry error with USB 2.1 device
  306. * - Any state to inactive Error on USB 3.0 port
  307. */
  308. #define PORT_PLC (1 << 22)
  309. /* port configure error change - port failed to configure its link partner */
  310. #define PORT_CEC (1 << 23)
  311. /* bit 24 reserved */
  312. /* wake on connect (enable) */
  313. #define PORT_WKCONN_E (1 << 25)
  314. /* wake on disconnect (enable) */
  315. #define PORT_WKDISC_E (1 << 26)
  316. /* wake on over-current (enable) */
  317. #define PORT_WKOC_E (1 << 27)
  318. /* bits 28:29 reserved */
  319. /* true: device is removable - for USB 3.0 roothub emulation */
  320. #define PORT_DEV_REMOVE (1 << 30)
  321. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  322. #define PORT_WR (1 << 31)
  323. /* Port Power Management Status and Control - port_power_base bitmasks */
  324. /* Inactivity timer value for transitions into U1, in microseconds.
  325. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  326. */
  327. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  328. /* Inactivity timer value for transitions into U2 */
  329. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  330. /* Bits 24:31 for port testing */
  331. /**
  332. * struct xhci_intr_reg - Interrupt Register Set
  333. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  334. * interrupts and check for pending interrupts.
  335. * @irq_control: IMOD - Interrupt Moderation Register.
  336. * Used to throttle interrupts.
  337. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  338. * @erst_base: ERST base address.
  339. * @erst_dequeue: Event ring dequeue pointer.
  340. *
  341. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  342. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  343. * multiple segments of the same size. The HC places events on the ring and
  344. * "updates the Cycle bit in the TRBs to indicate to software the current
  345. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  346. * updates the dequeue pointer.
  347. */
  348. struct xhci_intr_reg {
  349. u32 irq_pending;
  350. u32 irq_control;
  351. u32 erst_size;
  352. u32 rsvd;
  353. u64 erst_base;
  354. u64 erst_dequeue;
  355. };
  356. /* irq_pending bitmasks */
  357. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  358. /* bits 2:31 need to be preserved */
  359. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  360. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  361. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  362. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  363. /* irq_control bitmasks */
  364. /* Minimum interval between interrupts (in 250ns intervals). The interval
  365. * between interrupts will be longer if there are no events on the event ring.
  366. * Default is 4000 (1 ms).
  367. */
  368. #define ER_IRQ_INTERVAL_MASK (0xffff)
  369. /* Counter used to count down the time to the next interrupt - HW use only */
  370. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  371. /* erst_size bitmasks */
  372. /* Preserve bits 16:31 of erst_size */
  373. #define ERST_SIZE_MASK (0xffff << 16)
  374. /* erst_dequeue bitmasks */
  375. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  376. * where the current dequeue pointer lies. This is an optional HW hint.
  377. */
  378. #define ERST_DESI_MASK (0x7)
  379. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  380. * a work queue (or delayed service routine)?
  381. */
  382. #define ERST_EHB (1 << 3)
  383. #define ERST_PTR_MASK (0xf)
  384. /**
  385. * struct xhci_run_regs
  386. * @microframe_index:
  387. * MFINDEX - current microframe number
  388. *
  389. * Section 5.5 Host Controller Runtime Registers:
  390. * "Software should read and write these registers using only Dword (32 bit)
  391. * or larger accesses"
  392. */
  393. struct xhci_run_regs {
  394. u32 microframe_index;
  395. u32 rsvd[7];
  396. struct xhci_intr_reg ir_set[128];
  397. };
  398. /**
  399. * struct doorbell_array
  400. *
  401. * Section 5.6
  402. */
  403. struct xhci_doorbell_array {
  404. u32 doorbell[256];
  405. };
  406. #define DB_TARGET_MASK 0xFFFFFF00
  407. #define DB_STREAM_ID_MASK 0x0000FFFF
  408. #define DB_TARGET_HOST 0x0
  409. #define DB_STREAM_ID_HOST 0x0
  410. #define DB_MASK (0xff << 8)
  411. /* Endpoint Target - bits 0:7 */
  412. #define EPI_TO_DB(p) (((p) + 1) & 0xff)
  413. /**
  414. * struct xhci_container_ctx
  415. * @type: Type of context. Used to calculated offsets to contained contexts.
  416. * @size: Size of the context data
  417. * @bytes: The raw context data given to HW
  418. * @dma: dma address of the bytes
  419. *
  420. * Represents either a Device or Input context. Holds a pointer to the raw
  421. * memory used for the context (bytes) and dma address of it (dma).
  422. */
  423. struct xhci_container_ctx {
  424. unsigned type;
  425. #define XHCI_CTX_TYPE_DEVICE 0x1
  426. #define XHCI_CTX_TYPE_INPUT 0x2
  427. int size;
  428. u8 *bytes;
  429. dma_addr_t dma;
  430. };
  431. /**
  432. * struct xhci_slot_ctx
  433. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  434. * @dev_info2: Max exit latency for device number, root hub port number
  435. * @tt_info: tt_info is used to construct split transaction tokens
  436. * @dev_state: slot state and device address
  437. *
  438. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  439. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  440. * reserved at the end of the slot context for HC internal use.
  441. */
  442. struct xhci_slot_ctx {
  443. u32 dev_info;
  444. u32 dev_info2;
  445. u32 tt_info;
  446. u32 dev_state;
  447. /* offset 0x10 to 0x1f reserved for HC internal use */
  448. u32 reserved[4];
  449. };
  450. /* dev_info bitmasks */
  451. /* Route String - 0:19 */
  452. #define ROUTE_STRING_MASK (0xfffff)
  453. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  454. #define DEV_SPEED (0xf << 20)
  455. /* bit 24 reserved */
  456. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  457. #define DEV_MTT (0x1 << 25)
  458. /* Set if the device is a hub - bit 26 */
  459. #define DEV_HUB (0x1 << 26)
  460. /* Index of the last valid endpoint context in this device context - 27:31 */
  461. #define LAST_CTX_MASK (0x1f << 27)
  462. #define LAST_CTX(p) ((p) << 27)
  463. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  464. #define SLOT_FLAG (1 << 0)
  465. #define EP0_FLAG (1 << 1)
  466. /* dev_info2 bitmasks */
  467. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  468. #define MAX_EXIT (0xffff)
  469. /* Root hub port number that is needed to access the USB device */
  470. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  471. /* tt_info bitmasks */
  472. /*
  473. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  474. * The Slot ID of the hub that isolates the high speed signaling from
  475. * this low or full-speed device. '0' if attached to root hub port.
  476. */
  477. #define TT_SLOT (0xff)
  478. /*
  479. * The number of the downstream facing port of the high-speed hub
  480. * '0' if the device is not low or full speed.
  481. */
  482. #define TT_PORT (0xff << 8)
  483. /* dev_state bitmasks */
  484. /* USB device address - assigned by the HC */
  485. #define DEV_ADDR_MASK (0xff)
  486. /* bits 8:26 reserved */
  487. /* Slot state */
  488. #define SLOT_STATE (0x1f << 27)
  489. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  490. /**
  491. * struct xhci_ep_ctx
  492. * @ep_info: endpoint state, streams, mult, and interval information.
  493. * @ep_info2: information on endpoint type, max packet size, max burst size,
  494. * error count, and whether the HC will force an event for all
  495. * transactions.
  496. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  497. * defines one stream, this points to the endpoint transfer ring.
  498. * Otherwise, it points to a stream context array, which has a
  499. * ring pointer for each flow.
  500. * @tx_info:
  501. * Average TRB lengths for the endpoint ring and
  502. * max payload within an Endpoint Service Interval Time (ESIT).
  503. *
  504. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  505. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  506. * reserved at the end of the endpoint context for HC internal use.
  507. */
  508. struct xhci_ep_ctx {
  509. u32 ep_info;
  510. u32 ep_info2;
  511. u64 deq;
  512. u32 tx_info;
  513. /* offset 0x14 - 0x1f reserved for HC internal use */
  514. u32 reserved[3];
  515. };
  516. /* ep_info bitmasks */
  517. /*
  518. * Endpoint State - bits 0:2
  519. * 0 - disabled
  520. * 1 - running
  521. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  522. * 3 - stopped
  523. * 4 - TRB error
  524. * 5-7 - reserved
  525. */
  526. #define EP_STATE_MASK (0xf)
  527. #define EP_STATE_DISABLED 0
  528. #define EP_STATE_RUNNING 1
  529. #define EP_STATE_HALTED 2
  530. #define EP_STATE_STOPPED 3
  531. #define EP_STATE_ERROR 4
  532. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  533. #define EP_MULT(p) ((p & 0x3) << 8)
  534. /* bits 10:14 are Max Primary Streams */
  535. /* bit 15 is Linear Stream Array */
  536. /* Interval - period between requests to an endpoint - 125u increments. */
  537. #define EP_INTERVAL(p) ((p & 0xff) << 16)
  538. /* ep_info2 bitmasks */
  539. /*
  540. * Force Event - generate transfer events for all TRBs for this endpoint
  541. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  542. */
  543. #define FORCE_EVENT (0x1)
  544. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  545. #define EP_TYPE(p) ((p) << 3)
  546. #define ISOC_OUT_EP 1
  547. #define BULK_OUT_EP 2
  548. #define INT_OUT_EP 3
  549. #define CTRL_EP 4
  550. #define ISOC_IN_EP 5
  551. #define BULK_IN_EP 6
  552. #define INT_IN_EP 7
  553. /* bit 6 reserved */
  554. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  555. #define MAX_BURST(p) (((p)&0xff) << 8)
  556. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  557. /**
  558. * struct xhci_input_control_context
  559. * Input control context; see section 6.2.5.
  560. *
  561. * @drop_context: set the bit of the endpoint context you want to disable
  562. * @add_context: set the bit of the endpoint context you want to enable
  563. */
  564. struct xhci_input_control_ctx {
  565. u32 drop_flags;
  566. u32 add_flags;
  567. u32 rsvd2[6];
  568. };
  569. /* drop context bitmasks */
  570. #define DROP_EP(x) (0x1 << x)
  571. /* add context bitmasks */
  572. #define ADD_EP(x) (0x1 << x)
  573. struct xhci_virt_device {
  574. /*
  575. * Commands to the hardware are passed an "input context" that
  576. * tells the hardware what to change in its data structures.
  577. * The hardware will return changes in an "output context" that
  578. * software must allocate for the hardware. We need to keep
  579. * track of input and output contexts separately because
  580. * these commands might fail and we don't trust the hardware.
  581. */
  582. struct xhci_container_ctx *out_ctx;
  583. /* Used for addressing devices and configuration changes */
  584. struct xhci_container_ctx *in_ctx;
  585. /* FIXME when stream support is added */
  586. struct xhci_ring *ep_rings[31];
  587. /* Temporary storage in case the configure endpoint command fails and we
  588. * have to restore the device state to the previous state
  589. */
  590. struct xhci_ring *new_ep_rings[31];
  591. struct completion cmd_completion;
  592. /* Status of the last command issued for this device */
  593. u32 cmd_status;
  594. };
  595. /**
  596. * struct xhci_device_context_array
  597. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  598. */
  599. struct xhci_device_context_array {
  600. /* 64-bit device addresses; we only write 32-bit addresses */
  601. u64 dev_context_ptrs[MAX_HC_SLOTS];
  602. /* private xHCD pointers */
  603. dma_addr_t dma;
  604. };
  605. /* TODO: write function to set the 64-bit device DMA address */
  606. /*
  607. * TODO: change this to be dynamically sized at HC mem init time since the HC
  608. * might not be able to handle the maximum number of devices possible.
  609. */
  610. struct xhci_stream_ctx {
  611. /* 64-bit stream ring address, cycle state, and stream type */
  612. u64 stream_ring;
  613. /* offset 0x14 - 0x1f reserved for HC internal use */
  614. u32 reserved[2];
  615. };
  616. struct xhci_transfer_event {
  617. /* 64-bit buffer address, or immediate data */
  618. u64 buffer;
  619. u32 transfer_len;
  620. /* This field is interpreted differently based on the type of TRB */
  621. u32 flags;
  622. };
  623. /** Transfer Event bit fields **/
  624. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  625. /* Completion Code - only applicable for some types of TRBs */
  626. #define COMP_CODE_MASK (0xff << 24)
  627. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  628. #define COMP_SUCCESS 1
  629. /* Data Buffer Error */
  630. #define COMP_DB_ERR 2
  631. /* Babble Detected Error */
  632. #define COMP_BABBLE 3
  633. /* USB Transaction Error */
  634. #define COMP_TX_ERR 4
  635. /* TRB Error - some TRB field is invalid */
  636. #define COMP_TRB_ERR 5
  637. /* Stall Error - USB device is stalled */
  638. #define COMP_STALL 6
  639. /* Resource Error - HC doesn't have memory for that device configuration */
  640. #define COMP_ENOMEM 7
  641. /* Bandwidth Error - not enough room in schedule for this dev config */
  642. #define COMP_BW_ERR 8
  643. /* No Slots Available Error - HC ran out of device slots */
  644. #define COMP_ENOSLOTS 9
  645. /* Invalid Stream Type Error */
  646. #define COMP_STREAM_ERR 10
  647. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  648. #define COMP_EBADSLT 11
  649. /* Endpoint Not Enabled Error */
  650. #define COMP_EBADEP 12
  651. /* Short Packet */
  652. #define COMP_SHORT_TX 13
  653. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  654. #define COMP_UNDERRUN 14
  655. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  656. #define COMP_OVERRUN 15
  657. /* Virtual Function Event Ring Full Error */
  658. #define COMP_VF_FULL 16
  659. /* Parameter Error - Context parameter is invalid */
  660. #define COMP_EINVAL 17
  661. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  662. #define COMP_BW_OVER 18
  663. /* Context State Error - illegal context state transition requested */
  664. #define COMP_CTX_STATE 19
  665. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  666. #define COMP_PING_ERR 20
  667. /* Event Ring is full */
  668. #define COMP_ER_FULL 21
  669. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  670. #define COMP_MISSED_INT 23
  671. /* Successfully stopped command ring */
  672. #define COMP_CMD_STOP 24
  673. /* Successfully aborted current command and stopped command ring */
  674. #define COMP_CMD_ABORT 25
  675. /* Stopped - transfer was terminated by a stop endpoint command */
  676. #define COMP_STOP 26
  677. /* Same as COMP_EP_STOPPED, but the transfered length in the event is invalid */
  678. #define COMP_STOP_INVAL 27
  679. /* Control Abort Error - Debug Capability - control pipe aborted */
  680. #define COMP_DBG_ABORT 28
  681. /* TRB type 29 and 30 reserved */
  682. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  683. #define COMP_BUFF_OVER 31
  684. /* Event Lost Error - xHC has an "internal event overrun condition" */
  685. #define COMP_ISSUES 32
  686. /* Undefined Error - reported when other error codes don't apply */
  687. #define COMP_UNKNOWN 33
  688. /* Invalid Stream ID Error */
  689. #define COMP_STRID_ERR 34
  690. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  691. /* FIXME - check for this */
  692. #define COMP_2ND_BW_ERR 35
  693. /* Split Transaction Error */
  694. #define COMP_SPLIT_ERR 36
  695. struct xhci_link_trb {
  696. /* 64-bit segment pointer*/
  697. u64 segment_ptr;
  698. u32 intr_target;
  699. u32 control;
  700. };
  701. /* control bitfields */
  702. #define LINK_TOGGLE (0x1<<1)
  703. /* Command completion event TRB */
  704. struct xhci_event_cmd {
  705. /* Pointer to command TRB, or the value passed by the event data trb */
  706. u64 cmd_trb;
  707. u32 status;
  708. u32 flags;
  709. };
  710. /* flags bitmasks */
  711. /* bits 16:23 are the virtual function ID */
  712. /* bits 24:31 are the slot ID */
  713. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  714. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  715. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  716. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  717. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  718. /* Port Status Change Event TRB fields */
  719. /* Port ID - bits 31:24 */
  720. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  721. /* Normal TRB fields */
  722. /* transfer_len bitmasks - bits 0:16 */
  723. #define TRB_LEN(p) ((p) & 0x1ffff)
  724. /* TD size - number of bytes remaining in the TD (including this TRB):
  725. * bits 17 - 21. Shift the number of bytes by 10. */
  726. #define TD_REMAINDER(p) ((((p) >> 10) & 0x1f) << 17)
  727. /* Interrupter Target - which MSI-X vector to target the completion event at */
  728. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  729. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  730. /* Cycle bit - indicates TRB ownership by HC or HCD */
  731. #define TRB_CYCLE (1<<0)
  732. /*
  733. * Force next event data TRB to be evaluated before task switch.
  734. * Used to pass OS data back after a TD completes.
  735. */
  736. #define TRB_ENT (1<<1)
  737. /* Interrupt on short packet */
  738. #define TRB_ISP (1<<2)
  739. /* Set PCIe no snoop attribute */
  740. #define TRB_NO_SNOOP (1<<3)
  741. /* Chain multiple TRBs into a TD */
  742. #define TRB_CHAIN (1<<4)
  743. /* Interrupt on completion */
  744. #define TRB_IOC (1<<5)
  745. /* The buffer pointer contains immediate data */
  746. #define TRB_IDT (1<<6)
  747. /* Control transfer TRB specific fields */
  748. #define TRB_DIR_IN (1<<16)
  749. struct xhci_generic_trb {
  750. u32 field[4];
  751. };
  752. union xhci_trb {
  753. struct xhci_link_trb link;
  754. struct xhci_transfer_event trans_event;
  755. struct xhci_event_cmd event_cmd;
  756. struct xhci_generic_trb generic;
  757. };
  758. /* TRB bit mask */
  759. #define TRB_TYPE_BITMASK (0xfc00)
  760. #define TRB_TYPE(p) ((p) << 10)
  761. /* TRB type IDs */
  762. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  763. #define TRB_NORMAL 1
  764. /* setup stage for control transfers */
  765. #define TRB_SETUP 2
  766. /* data stage for control transfers */
  767. #define TRB_DATA 3
  768. /* status stage for control transfers */
  769. #define TRB_STATUS 4
  770. /* isoc transfers */
  771. #define TRB_ISOC 5
  772. /* TRB for linking ring segments */
  773. #define TRB_LINK 6
  774. #define TRB_EVENT_DATA 7
  775. /* Transfer Ring No-op (not for the command ring) */
  776. #define TRB_TR_NOOP 8
  777. /* Command TRBs */
  778. /* Enable Slot Command */
  779. #define TRB_ENABLE_SLOT 9
  780. /* Disable Slot Command */
  781. #define TRB_DISABLE_SLOT 10
  782. /* Address Device Command */
  783. #define TRB_ADDR_DEV 11
  784. /* Configure Endpoint Command */
  785. #define TRB_CONFIG_EP 12
  786. /* Evaluate Context Command */
  787. #define TRB_EVAL_CONTEXT 13
  788. /* Reset Endpoint Command */
  789. #define TRB_RESET_EP 14
  790. /* Stop Transfer Ring Command */
  791. #define TRB_STOP_RING 15
  792. /* Set Transfer Ring Dequeue Pointer Command */
  793. #define TRB_SET_DEQ 16
  794. /* Reset Device Command */
  795. #define TRB_RESET_DEV 17
  796. /* Force Event Command (opt) */
  797. #define TRB_FORCE_EVENT 18
  798. /* Negotiate Bandwidth Command (opt) */
  799. #define TRB_NEG_BANDWIDTH 19
  800. /* Set Latency Tolerance Value Command (opt) */
  801. #define TRB_SET_LT 20
  802. /* Get port bandwidth Command */
  803. #define TRB_GET_BW 21
  804. /* Force Header Command - generate a transaction or link management packet */
  805. #define TRB_FORCE_HEADER 22
  806. /* No-op Command - not for transfer rings */
  807. #define TRB_CMD_NOOP 23
  808. /* TRB IDs 24-31 reserved */
  809. /* Event TRBS */
  810. /* Transfer Event */
  811. #define TRB_TRANSFER 32
  812. /* Command Completion Event */
  813. #define TRB_COMPLETION 33
  814. /* Port Status Change Event */
  815. #define TRB_PORT_STATUS 34
  816. /* Bandwidth Request Event (opt) */
  817. #define TRB_BANDWIDTH_EVENT 35
  818. /* Doorbell Event (opt) */
  819. #define TRB_DOORBELL 36
  820. /* Host Controller Event */
  821. #define TRB_HC_EVENT 37
  822. /* Device Notification Event - device sent function wake notification */
  823. #define TRB_DEV_NOTE 38
  824. /* MFINDEX Wrap Event - microframe counter wrapped */
  825. #define TRB_MFINDEX_WRAP 39
  826. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  827. /*
  828. * TRBS_PER_SEGMENT must be a multiple of 4,
  829. * since the command ring is 64-byte aligned.
  830. * It must also be greater than 16.
  831. */
  832. #define TRBS_PER_SEGMENT 64
  833. #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  834. /* TRB buffer pointers can't cross 64KB boundaries */
  835. #define TRB_MAX_BUFF_SHIFT 16
  836. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  837. struct xhci_segment {
  838. union xhci_trb *trbs;
  839. /* private to HCD */
  840. struct xhci_segment *next;
  841. dma_addr_t dma;
  842. };
  843. struct xhci_td {
  844. struct list_head td_list;
  845. struct list_head cancelled_td_list;
  846. struct urb *urb;
  847. struct xhci_segment *start_seg;
  848. union xhci_trb *first_trb;
  849. union xhci_trb *last_trb;
  850. };
  851. struct xhci_ring {
  852. struct xhci_segment *first_seg;
  853. union xhci_trb *enqueue;
  854. struct xhci_segment *enq_seg;
  855. unsigned int enq_updates;
  856. union xhci_trb *dequeue;
  857. struct xhci_segment *deq_seg;
  858. unsigned int deq_updates;
  859. struct list_head td_list;
  860. /* ---- Related to URB cancellation ---- */
  861. struct list_head cancelled_td_list;
  862. unsigned int cancels_pending;
  863. unsigned int state;
  864. #define SET_DEQ_PENDING (1 << 0)
  865. #define EP_HALTED (1 << 1)
  866. /* The TRB that was last reported in a stopped endpoint ring */
  867. union xhci_trb *stopped_trb;
  868. struct xhci_td *stopped_td;
  869. /*
  870. * Write the cycle state into the TRB cycle field to give ownership of
  871. * the TRB to the host controller (if we are the producer), or to check
  872. * if we own the TRB (if we are the consumer). See section 4.9.1.
  873. */
  874. u32 cycle_state;
  875. };
  876. struct xhci_dequeue_state {
  877. struct xhci_segment *new_deq_seg;
  878. union xhci_trb *new_deq_ptr;
  879. int new_cycle_state;
  880. };
  881. struct xhci_erst_entry {
  882. /* 64-bit event ring segment address */
  883. u64 seg_addr;
  884. u32 seg_size;
  885. /* Set to zero */
  886. u32 rsvd;
  887. };
  888. struct xhci_erst {
  889. struct xhci_erst_entry *entries;
  890. unsigned int num_entries;
  891. /* xhci->event_ring keeps track of segment dma addresses */
  892. dma_addr_t erst_dma_addr;
  893. /* Num entries the ERST can contain */
  894. unsigned int erst_size;
  895. };
  896. struct xhci_scratchpad {
  897. u64 *sp_array;
  898. dma_addr_t sp_dma;
  899. void **sp_buffers;
  900. dma_addr_t *sp_dma_buffers;
  901. };
  902. /*
  903. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  904. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  905. * meaning 64 ring segments.
  906. * Initial allocated size of the ERST, in number of entries */
  907. #define ERST_NUM_SEGS 1
  908. /* Initial allocated size of the ERST, in number of entries */
  909. #define ERST_SIZE 64
  910. /* Initial number of event segment rings allocated */
  911. #define ERST_ENTRIES 1
  912. /* Poll every 60 seconds */
  913. #define POLL_TIMEOUT 60
  914. /* XXX: Make these module parameters */
  915. /* There is one ehci_hci structure per controller */
  916. struct xhci_hcd {
  917. /* glue to PCI and HCD framework */
  918. struct xhci_cap_regs __iomem *cap_regs;
  919. struct xhci_op_regs __iomem *op_regs;
  920. struct xhci_run_regs __iomem *run_regs;
  921. struct xhci_doorbell_array __iomem *dba;
  922. /* Our HCD's current interrupter register set */
  923. struct xhci_intr_reg __iomem *ir_set;
  924. /* Cached register copies of read-only HC data */
  925. __u32 hcs_params1;
  926. __u32 hcs_params2;
  927. __u32 hcs_params3;
  928. __u32 hcc_params;
  929. spinlock_t lock;
  930. /* packed release number */
  931. u8 sbrn;
  932. u16 hci_version;
  933. u8 max_slots;
  934. u8 max_interrupters;
  935. u8 max_ports;
  936. u8 isoc_threshold;
  937. int event_ring_max;
  938. int addr_64;
  939. /* 4KB min, 128MB max */
  940. int page_size;
  941. /* Valid values are 12 to 20, inclusive */
  942. int page_shift;
  943. /* only one MSI vector for now, but might need more later */
  944. int msix_count;
  945. struct msix_entry *msix_entries;
  946. /* data structures */
  947. struct xhci_device_context_array *dcbaa;
  948. struct xhci_ring *cmd_ring;
  949. struct xhci_ring *event_ring;
  950. struct xhci_erst erst;
  951. /* Scratchpad */
  952. struct xhci_scratchpad *scratchpad;
  953. /* slot enabling and address device helpers */
  954. struct completion addr_dev;
  955. int slot_id;
  956. /* Internal mirror of the HW's dcbaa */
  957. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  958. /* DMA pools */
  959. struct dma_pool *device_pool;
  960. struct dma_pool *segment_pool;
  961. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  962. /* Poll the rings - for debugging */
  963. struct timer_list event_ring_timer;
  964. int zombie;
  965. #endif
  966. /* Statistics */
  967. int noops_submitted;
  968. int noops_handled;
  969. int error_bitmask;
  970. };
  971. /* For testing purposes */
  972. #define NUM_TEST_NOOPS 0
  973. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  974. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  975. {
  976. return (struct xhci_hcd *) (hcd->hcd_priv);
  977. }
  978. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  979. {
  980. return container_of((void *) xhci, struct usb_hcd, hcd_priv);
  981. }
  982. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  983. #define XHCI_DEBUG 1
  984. #else
  985. #define XHCI_DEBUG 0
  986. #endif
  987. #define xhci_dbg(xhci, fmt, args...) \
  988. do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  989. #define xhci_info(xhci, fmt, args...) \
  990. do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  991. #define xhci_err(xhci, fmt, args...) \
  992. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  993. #define xhci_warn(xhci, fmt, args...) \
  994. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  995. /* TODO: copied from ehci.h - can be refactored? */
  996. /* xHCI spec says all registers are little endian */
  997. static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
  998. __u32 __iomem *regs)
  999. {
  1000. return readl(regs);
  1001. }
  1002. static inline void xhci_writel(struct xhci_hcd *xhci,
  1003. const unsigned int val, __u32 __iomem *regs)
  1004. {
  1005. xhci_dbg(xhci,
  1006. "`MEM_WRITE_DWORD(3'b000, 32'h%p, 32'h%0x, 4'hf);\n",
  1007. regs, val);
  1008. writel(val, regs);
  1009. }
  1010. /*
  1011. * Registers should always be accessed with double word or quad word accesses.
  1012. *
  1013. * Some xHCI implementations may support 64-bit address pointers. Registers
  1014. * with 64-bit address pointers should be written to with dword accesses by
  1015. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1016. * xHCI implementations that do not support 64-bit address pointers will ignore
  1017. * the high dword, and write order is irrelevant.
  1018. */
  1019. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1020. __u64 __iomem *regs)
  1021. {
  1022. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1023. u64 val_lo = readl(ptr);
  1024. u64 val_hi = readl(ptr + 1);
  1025. return val_lo + (val_hi << 32);
  1026. }
  1027. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1028. const u64 val, __u64 __iomem *regs)
  1029. {
  1030. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1031. u32 val_lo = lower_32_bits(val);
  1032. u32 val_hi = upper_32_bits(val);
  1033. xhci_dbg(xhci,
  1034. "`MEM_WRITE_DWORD(3'b000, 64'h%p, 64'h%0lx, 4'hf);\n",
  1035. regs, (long unsigned int) val);
  1036. writel(val_lo, ptr);
  1037. writel(val_hi, ptr + 1);
  1038. }
  1039. /* xHCI debugging */
  1040. void xhci_print_ir_set(struct xhci_hcd *xhci, struct xhci_intr_reg *ir_set, int set_num);
  1041. void xhci_print_registers(struct xhci_hcd *xhci);
  1042. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1043. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1044. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1045. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1046. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1047. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1048. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1049. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1050. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1051. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1052. /* xHCI memory management */
  1053. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1054. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1055. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1056. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1057. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1058. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1059. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1060. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1061. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1062. struct usb_device *udev, struct usb_host_endpoint *ep,
  1063. gfp_t mem_flags);
  1064. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1065. #ifdef CONFIG_PCI
  1066. /* xHCI PCI glue */
  1067. int xhci_register_pci(void);
  1068. void xhci_unregister_pci(void);
  1069. #endif
  1070. /* xHCI host controller glue */
  1071. int xhci_halt(struct xhci_hcd *xhci);
  1072. int xhci_reset(struct xhci_hcd *xhci);
  1073. int xhci_init(struct usb_hcd *hcd);
  1074. int xhci_run(struct usb_hcd *hcd);
  1075. void xhci_stop(struct usb_hcd *hcd);
  1076. void xhci_shutdown(struct usb_hcd *hcd);
  1077. int xhci_get_frame(struct usb_hcd *hcd);
  1078. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1079. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1080. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1081. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1082. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1083. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1084. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1085. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1086. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1087. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1088. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1089. /* xHCI ring, segment, TRB, and TD functions */
  1090. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1091. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1092. void *xhci_setup_one_noop(struct xhci_hcd *xhci);
  1093. void xhci_handle_event(struct xhci_hcd *xhci);
  1094. void xhci_set_hc_event_deq(struct xhci_hcd *xhci);
  1095. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
  1096. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1097. u32 slot_id);
  1098. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  1099. unsigned int ep_index);
  1100. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1101. int slot_id, unsigned int ep_index);
  1102. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1103. int slot_id, unsigned int ep_index);
  1104. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1105. u32 slot_id);
  1106. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1107. unsigned int ep_index);
  1108. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1109. unsigned int slot_id, unsigned int ep_index,
  1110. struct xhci_td *cur_td, struct xhci_dequeue_state *state);
  1111. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1112. struct xhci_ring *ep_ring, unsigned int slot_id,
  1113. unsigned int ep_index, struct xhci_dequeue_state *deq_state);
  1114. /* xHCI roothub code */
  1115. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1116. char *buf, u16 wLength);
  1117. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1118. /* xHCI contexts */
  1119. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1120. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1121. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1122. #endif /* __LINUX_XHCI_HCD_H */