ehci-q.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /*
  2. * Copyright (C) 2001-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. /* this file is part of ehci-hcd.c */
  19. /*-------------------------------------------------------------------------*/
  20. /*
  21. * EHCI hardware queue manipulation ... the core. QH/QTD manipulation.
  22. *
  23. * Control, bulk, and interrupt traffic all use "qh" lists. They list "qtd"
  24. * entries describing USB transactions, max 16-20kB/entry (with 4kB-aligned
  25. * buffers needed for the larger number). We use one QH per endpoint, queue
  26. * multiple urbs (all three types) per endpoint. URBs may need several qtds.
  27. *
  28. * ISO traffic uses "ISO TD" (itd, and sitd) records, and (along with
  29. * interrupts) needs careful scheduling. Performance improvements can be
  30. * an ongoing challenge. That's in "ehci-sched.c".
  31. *
  32. * USB 1.1 devices are handled (a) by "companion" OHCI or UHCI root hubs,
  33. * or otherwise through transaction translators (TTs) in USB 2.0 hubs using
  34. * (b) special fields in qh entries or (c) split iso entries. TTs will
  35. * buffer low/full speed data so the host collects it at high speed.
  36. */
  37. /*-------------------------------------------------------------------------*/
  38. /* fill a qtd, returning how much of the buffer we were able to queue up */
  39. static int
  40. qtd_fill(struct ehci_hcd *ehci, struct ehci_qtd *qtd, dma_addr_t buf,
  41. size_t len, int token, int maxpacket)
  42. {
  43. int i, count;
  44. u64 addr = buf;
  45. /* one buffer entry per 4K ... first might be short or unaligned */
  46. qtd->hw_buf[0] = cpu_to_hc32(ehci, (u32)addr);
  47. qtd->hw_buf_hi[0] = cpu_to_hc32(ehci, (u32)(addr >> 32));
  48. count = 0x1000 - (buf & 0x0fff); /* rest of that page */
  49. if (likely (len < count)) /* ... iff needed */
  50. count = len;
  51. else {
  52. buf += 0x1000;
  53. buf &= ~0x0fff;
  54. /* per-qtd limit: from 16K to 20K (best alignment) */
  55. for (i = 1; count < len && i < 5; i++) {
  56. addr = buf;
  57. qtd->hw_buf[i] = cpu_to_hc32(ehci, (u32)addr);
  58. qtd->hw_buf_hi[i] = cpu_to_hc32(ehci,
  59. (u32)(addr >> 32));
  60. buf += 0x1000;
  61. if ((count + 0x1000) < len)
  62. count += 0x1000;
  63. else
  64. count = len;
  65. }
  66. /* short packets may only terminate transfers */
  67. if (count != len)
  68. count -= (count % maxpacket);
  69. }
  70. qtd->hw_token = cpu_to_hc32(ehci, (count << 16) | token);
  71. qtd->length = count;
  72. return count;
  73. }
  74. /*-------------------------------------------------------------------------*/
  75. static inline void
  76. qh_update (struct ehci_hcd *ehci, struct ehci_qh *qh, struct ehci_qtd *qtd)
  77. {
  78. /* writes to an active overlay are unsafe */
  79. BUG_ON(qh->qh_state != QH_STATE_IDLE);
  80. qh->hw_qtd_next = QTD_NEXT(ehci, qtd->qtd_dma);
  81. qh->hw_alt_next = EHCI_LIST_END(ehci);
  82. /* Except for control endpoints, we make hardware maintain data
  83. * toggle (like OHCI) ... here (re)initialize the toggle in the QH,
  84. * and set the pseudo-toggle in udev. Only usb_clear_halt() will
  85. * ever clear it.
  86. */
  87. if (!(qh->hw_info1 & cpu_to_hc32(ehci, 1 << 14))) {
  88. unsigned is_out, epnum;
  89. is_out = !(qtd->hw_token & cpu_to_hc32(ehci, 1 << 8));
  90. epnum = (hc32_to_cpup(ehci, &qh->hw_info1) >> 8) & 0x0f;
  91. if (unlikely (!usb_gettoggle (qh->dev, epnum, is_out))) {
  92. qh->hw_token &= ~cpu_to_hc32(ehci, QTD_TOGGLE);
  93. usb_settoggle (qh->dev, epnum, is_out, 1);
  94. }
  95. }
  96. /* HC must see latest qtd and qh data before we clear ACTIVE+HALT */
  97. wmb ();
  98. qh->hw_token &= cpu_to_hc32(ehci, QTD_TOGGLE | QTD_STS_PING);
  99. }
  100. /* if it weren't for a common silicon quirk (writing the dummy into the qh
  101. * overlay, so qh->hw_token wrongly becomes inactive/halted), only fault
  102. * recovery (including urb dequeue) would need software changes to a QH...
  103. */
  104. static void
  105. qh_refresh (struct ehci_hcd *ehci, struct ehci_qh *qh)
  106. {
  107. struct ehci_qtd *qtd;
  108. if (list_empty (&qh->qtd_list))
  109. qtd = qh->dummy;
  110. else {
  111. qtd = list_entry (qh->qtd_list.next,
  112. struct ehci_qtd, qtd_list);
  113. /* first qtd may already be partially processed */
  114. if (cpu_to_hc32(ehci, qtd->qtd_dma) == qh->hw_current)
  115. qtd = NULL;
  116. }
  117. if (qtd)
  118. qh_update (ehci, qh, qtd);
  119. }
  120. /*-------------------------------------------------------------------------*/
  121. static void qh_link_async(struct ehci_hcd *ehci, struct ehci_qh *qh);
  122. static void ehci_clear_tt_buffer_complete(struct usb_hcd *hcd,
  123. struct usb_host_endpoint *ep)
  124. {
  125. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  126. struct ehci_qh *qh = ep->hcpriv;
  127. unsigned long flags;
  128. spin_lock_irqsave(&ehci->lock, flags);
  129. qh->clearing_tt = 0;
  130. if (qh->qh_state == QH_STATE_IDLE && !list_empty(&qh->qtd_list)
  131. && HC_IS_RUNNING(hcd->state))
  132. qh_link_async(ehci, qh);
  133. spin_unlock_irqrestore(&ehci->lock, flags);
  134. }
  135. static void ehci_clear_tt_buffer(struct ehci_hcd *ehci, struct ehci_qh *qh,
  136. struct urb *urb, u32 token)
  137. {
  138. /* If an async split transaction gets an error or is unlinked,
  139. * the TT buffer may be left in an indeterminate state. We
  140. * have to clear the TT buffer.
  141. *
  142. * Note: this routine is never called for Isochronous transfers.
  143. */
  144. if (urb->dev->tt && !usb_pipeint(urb->pipe) && !qh->clearing_tt) {
  145. #ifdef DEBUG
  146. struct usb_device *tt = urb->dev->tt->hub;
  147. dev_dbg(&tt->dev,
  148. "clear tt buffer port %d, a%d ep%d t%08x\n",
  149. urb->dev->ttport, urb->dev->devnum,
  150. usb_pipeendpoint(urb->pipe), token);
  151. #endif /* DEBUG */
  152. if (!ehci_is_TDI(ehci)
  153. || urb->dev->tt->hub !=
  154. ehci_to_hcd(ehci)->self.root_hub) {
  155. if (usb_hub_clear_tt_buffer(urb) == 0)
  156. qh->clearing_tt = 1;
  157. } else {
  158. /* REVISIT ARC-derived cores don't clear the root
  159. * hub TT buffer in this way...
  160. */
  161. }
  162. }
  163. }
  164. static int qtd_copy_status (
  165. struct ehci_hcd *ehci,
  166. struct urb *urb,
  167. size_t length,
  168. u32 token
  169. )
  170. {
  171. int status = -EINPROGRESS;
  172. /* count IN/OUT bytes, not SETUP (even short packets) */
  173. if (likely (QTD_PID (token) != 2))
  174. urb->actual_length += length - QTD_LENGTH (token);
  175. /* don't modify error codes */
  176. if (unlikely(urb->unlinked))
  177. return status;
  178. /* force cleanup after short read; not always an error */
  179. if (unlikely (IS_SHORT_READ (token)))
  180. status = -EREMOTEIO;
  181. /* serious "can't proceed" faults reported by the hardware */
  182. if (token & QTD_STS_HALT) {
  183. if (token & QTD_STS_BABBLE) {
  184. /* FIXME "must" disable babbling device's port too */
  185. status = -EOVERFLOW;
  186. /* CERR nonzero + halt --> stall */
  187. } else if (QTD_CERR(token)) {
  188. status = -EPIPE;
  189. /* In theory, more than one of the following bits can be set
  190. * since they are sticky and the transaction is retried.
  191. * Which to test first is rather arbitrary.
  192. */
  193. } else if (token & QTD_STS_MMF) {
  194. /* fs/ls interrupt xfer missed the complete-split */
  195. status = -EPROTO;
  196. } else if (token & QTD_STS_DBE) {
  197. status = (QTD_PID (token) == 1) /* IN ? */
  198. ? -ENOSR /* hc couldn't read data */
  199. : -ECOMM; /* hc couldn't write data */
  200. } else if (token & QTD_STS_XACT) {
  201. /* timeout, bad CRC, wrong PID, etc */
  202. ehci_dbg(ehci, "devpath %s ep%d%s 3strikes\n",
  203. urb->dev->devpath,
  204. usb_pipeendpoint(urb->pipe),
  205. usb_pipein(urb->pipe) ? "in" : "out");
  206. status = -EPROTO;
  207. } else { /* unknown */
  208. status = -EPROTO;
  209. }
  210. ehci_vdbg (ehci,
  211. "dev%d ep%d%s qtd token %08x --> status %d\n",
  212. usb_pipedevice (urb->pipe),
  213. usb_pipeendpoint (urb->pipe),
  214. usb_pipein (urb->pipe) ? "in" : "out",
  215. token, status);
  216. }
  217. return status;
  218. }
  219. static void
  220. ehci_urb_done(struct ehci_hcd *ehci, struct urb *urb, int status)
  221. __releases(ehci->lock)
  222. __acquires(ehci->lock)
  223. {
  224. if (likely (urb->hcpriv != NULL)) {
  225. struct ehci_qh *qh = (struct ehci_qh *) urb->hcpriv;
  226. /* S-mask in a QH means it's an interrupt urb */
  227. if ((qh->hw_info2 & cpu_to_hc32(ehci, QH_SMASK)) != 0) {
  228. /* ... update hc-wide periodic stats (for usbfs) */
  229. ehci_to_hcd(ehci)->self.bandwidth_int_reqs--;
  230. }
  231. qh_put (qh);
  232. }
  233. if (unlikely(urb->unlinked)) {
  234. COUNT(ehci->stats.unlink);
  235. } else {
  236. /* report non-error and short read status as zero */
  237. if (status == -EINPROGRESS || status == -EREMOTEIO)
  238. status = 0;
  239. COUNT(ehci->stats.complete);
  240. }
  241. #ifdef EHCI_URB_TRACE
  242. ehci_dbg (ehci,
  243. "%s %s urb %p ep%d%s status %d len %d/%d\n",
  244. __func__, urb->dev->devpath, urb,
  245. usb_pipeendpoint (urb->pipe),
  246. usb_pipein (urb->pipe) ? "in" : "out",
  247. status,
  248. urb->actual_length, urb->transfer_buffer_length);
  249. #endif
  250. /* complete() can reenter this HCD */
  251. usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
  252. spin_unlock (&ehci->lock);
  253. usb_hcd_giveback_urb(ehci_to_hcd(ehci), urb, status);
  254. spin_lock (&ehci->lock);
  255. }
  256. static void start_unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh);
  257. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh);
  258. static void intr_deschedule (struct ehci_hcd *ehci, struct ehci_qh *qh);
  259. static int qh_schedule (struct ehci_hcd *ehci, struct ehci_qh *qh);
  260. /*
  261. * Process and free completed qtds for a qh, returning URBs to drivers.
  262. * Chases up to qh->hw_current. Returns number of completions called,
  263. * indicating how much "real" work we did.
  264. */
  265. static unsigned
  266. qh_completions (struct ehci_hcd *ehci, struct ehci_qh *qh)
  267. {
  268. struct ehci_qtd *last = NULL, *end = qh->dummy;
  269. struct list_head *entry, *tmp;
  270. int last_status = -EINPROGRESS;
  271. int stopped;
  272. unsigned count = 0;
  273. u8 state;
  274. __le32 halt = HALT_BIT(ehci);
  275. if (unlikely (list_empty (&qh->qtd_list)))
  276. return count;
  277. /* completions (or tasks on other cpus) must never clobber HALT
  278. * till we've gone through and cleaned everything up, even when
  279. * they add urbs to this qh's queue or mark them for unlinking.
  280. *
  281. * NOTE: unlinking expects to be done in queue order.
  282. */
  283. state = qh->qh_state;
  284. qh->qh_state = QH_STATE_COMPLETING;
  285. stopped = (state == QH_STATE_IDLE);
  286. /* remove de-activated QTDs from front of queue.
  287. * after faults (including short reads), cleanup this urb
  288. * then let the queue advance.
  289. * if queue is stopped, handles unlinks.
  290. */
  291. list_for_each_safe (entry, tmp, &qh->qtd_list) {
  292. struct ehci_qtd *qtd;
  293. struct urb *urb;
  294. u32 token = 0;
  295. qtd = list_entry (entry, struct ehci_qtd, qtd_list);
  296. urb = qtd->urb;
  297. /* clean up any state from previous QTD ...*/
  298. if (last) {
  299. if (likely (last->urb != urb)) {
  300. ehci_urb_done(ehci, last->urb, last_status);
  301. count++;
  302. last_status = -EINPROGRESS;
  303. }
  304. ehci_qtd_free (ehci, last);
  305. last = NULL;
  306. }
  307. /* ignore urbs submitted during completions we reported */
  308. if (qtd == end)
  309. break;
  310. /* hardware copies qtd out of qh overlay */
  311. rmb ();
  312. token = hc32_to_cpu(ehci, qtd->hw_token);
  313. /* always clean up qtds the hc de-activated */
  314. retry_xacterr:
  315. if ((token & QTD_STS_ACTIVE) == 0) {
  316. /* on STALL, error, and short reads this urb must
  317. * complete and all its qtds must be recycled.
  318. */
  319. if ((token & QTD_STS_HALT) != 0) {
  320. /* retry transaction errors until we
  321. * reach the software xacterr limit
  322. */
  323. if ((token & QTD_STS_XACT) &&
  324. QTD_CERR(token) == 0 &&
  325. ++qh->xacterrs < QH_XACTERR_MAX &&
  326. !urb->unlinked) {
  327. ehci_dbg(ehci,
  328. "detected XactErr len %zu/%zu retry %d\n",
  329. qtd->length - QTD_LENGTH(token), qtd->length, qh->xacterrs);
  330. /* reset the token in the qtd and the
  331. * qh overlay (which still contains
  332. * the qtd) so that we pick up from
  333. * where we left off
  334. */
  335. token &= ~QTD_STS_HALT;
  336. token |= QTD_STS_ACTIVE |
  337. (EHCI_TUNE_CERR << 10);
  338. qtd->hw_token = cpu_to_hc32(ehci,
  339. token);
  340. wmb();
  341. qh->hw_token = cpu_to_hc32(ehci, token);
  342. goto retry_xacterr;
  343. }
  344. stopped = 1;
  345. /* magic dummy for some short reads; qh won't advance.
  346. * that silicon quirk can kick in with this dummy too.
  347. *
  348. * other short reads won't stop the queue, including
  349. * control transfers (status stage handles that) or
  350. * most other single-qtd reads ... the queue stops if
  351. * URB_SHORT_NOT_OK was set so the driver submitting
  352. * the urbs could clean it up.
  353. */
  354. } else if (IS_SHORT_READ (token)
  355. && !(qtd->hw_alt_next
  356. & EHCI_LIST_END(ehci))) {
  357. stopped = 1;
  358. goto halt;
  359. }
  360. /* stop scanning when we reach qtds the hc is using */
  361. } else if (likely (!stopped
  362. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state))) {
  363. break;
  364. /* scan the whole queue for unlinks whenever it stops */
  365. } else {
  366. stopped = 1;
  367. /* cancel everything if we halt, suspend, etc */
  368. if (!HC_IS_RUNNING(ehci_to_hcd(ehci)->state))
  369. last_status = -ESHUTDOWN;
  370. /* this qtd is active; skip it unless a previous qtd
  371. * for its urb faulted, or its urb was canceled.
  372. */
  373. else if (last_status == -EINPROGRESS && !urb->unlinked)
  374. continue;
  375. /* qh unlinked; token in overlay may be most current */
  376. if (state == QH_STATE_IDLE
  377. && cpu_to_hc32(ehci, qtd->qtd_dma)
  378. == qh->hw_current) {
  379. token = hc32_to_cpu(ehci, qh->hw_token);
  380. /* An unlink may leave an incomplete
  381. * async transaction in the TT buffer.
  382. * We have to clear it.
  383. */
  384. ehci_clear_tt_buffer(ehci, qh, urb, token);
  385. }
  386. /* force halt for unlinked or blocked qh, so we'll
  387. * patch the qh later and so that completions can't
  388. * activate it while we "know" it's stopped.
  389. */
  390. if ((halt & qh->hw_token) == 0) {
  391. halt:
  392. qh->hw_token |= halt;
  393. wmb ();
  394. }
  395. }
  396. /* unless we already know the urb's status, collect qtd status
  397. * and update count of bytes transferred. in common short read
  398. * cases with only one data qtd (including control transfers),
  399. * queue processing won't halt. but with two or more qtds (for
  400. * example, with a 32 KB transfer), when the first qtd gets a
  401. * short read the second must be removed by hand.
  402. */
  403. if (last_status == -EINPROGRESS) {
  404. last_status = qtd_copy_status(ehci, urb,
  405. qtd->length, token);
  406. if (last_status == -EREMOTEIO
  407. && (qtd->hw_alt_next
  408. & EHCI_LIST_END(ehci)))
  409. last_status = -EINPROGRESS;
  410. /* As part of low/full-speed endpoint-halt processing
  411. * we must clear the TT buffer (11.17.5).
  412. */
  413. if (unlikely(last_status != -EINPROGRESS &&
  414. last_status != -EREMOTEIO))
  415. ehci_clear_tt_buffer(ehci, qh, urb, token);
  416. }
  417. /* if we're removing something not at the queue head,
  418. * patch the hardware queue pointer.
  419. */
  420. if (stopped && qtd->qtd_list.prev != &qh->qtd_list) {
  421. last = list_entry (qtd->qtd_list.prev,
  422. struct ehci_qtd, qtd_list);
  423. last->hw_next = qtd->hw_next;
  424. }
  425. /* remove qtd; it's recycled after possible urb completion */
  426. list_del (&qtd->qtd_list);
  427. last = qtd;
  428. /* reinit the xacterr counter for the next qtd */
  429. qh->xacterrs = 0;
  430. }
  431. /* last urb's completion might still need calling */
  432. if (likely (last != NULL)) {
  433. ehci_urb_done(ehci, last->urb, last_status);
  434. count++;
  435. ehci_qtd_free (ehci, last);
  436. }
  437. /* restore original state; caller must unlink or relink */
  438. qh->qh_state = state;
  439. /* be sure the hardware's done with the qh before refreshing
  440. * it after fault cleanup, or recovering from silicon wrongly
  441. * overlaying the dummy qtd (which reduces DMA chatter).
  442. */
  443. if (stopped != 0 || qh->hw_qtd_next == EHCI_LIST_END(ehci)) {
  444. switch (state) {
  445. case QH_STATE_IDLE:
  446. qh_refresh(ehci, qh);
  447. break;
  448. case QH_STATE_LINKED:
  449. /* We won't refresh a QH that's linked (after the HC
  450. * stopped the queue). That avoids a race:
  451. * - HC reads first part of QH;
  452. * - CPU updates that first part and the token;
  453. * - HC reads rest of that QH, including token
  454. * Result: HC gets an inconsistent image, and then
  455. * DMAs to/from the wrong memory (corrupting it).
  456. *
  457. * That should be rare for interrupt transfers,
  458. * except maybe high bandwidth ...
  459. */
  460. if ((cpu_to_hc32(ehci, QH_SMASK)
  461. & qh->hw_info2) != 0) {
  462. intr_deschedule (ehci, qh);
  463. (void) qh_schedule (ehci, qh);
  464. } else
  465. unlink_async (ehci, qh);
  466. break;
  467. /* otherwise, unlink already started */
  468. }
  469. }
  470. return count;
  471. }
  472. /*-------------------------------------------------------------------------*/
  473. // high bandwidth multiplier, as encoded in highspeed endpoint descriptors
  474. #define hb_mult(wMaxPacketSize) (1 + (((wMaxPacketSize) >> 11) & 0x03))
  475. // ... and packet size, for any kind of endpoint descriptor
  476. #define max_packet(wMaxPacketSize) ((wMaxPacketSize) & 0x07ff)
  477. /*
  478. * reverse of qh_urb_transaction: free a list of TDs.
  479. * used for cleanup after errors, before HC sees an URB's TDs.
  480. */
  481. static void qtd_list_free (
  482. struct ehci_hcd *ehci,
  483. struct urb *urb,
  484. struct list_head *qtd_list
  485. ) {
  486. struct list_head *entry, *temp;
  487. list_for_each_safe (entry, temp, qtd_list) {
  488. struct ehci_qtd *qtd;
  489. qtd = list_entry (entry, struct ehci_qtd, qtd_list);
  490. list_del (&qtd->qtd_list);
  491. ehci_qtd_free (ehci, qtd);
  492. }
  493. }
  494. /*
  495. * create a list of filled qtds for this URB; won't link into qh.
  496. */
  497. static struct list_head *
  498. qh_urb_transaction (
  499. struct ehci_hcd *ehci,
  500. struct urb *urb,
  501. struct list_head *head,
  502. gfp_t flags
  503. ) {
  504. struct ehci_qtd *qtd, *qtd_prev;
  505. dma_addr_t buf;
  506. int len, maxpacket;
  507. int is_input;
  508. u32 token;
  509. /*
  510. * URBs map to sequences of QTDs: one logical transaction
  511. */
  512. qtd = ehci_qtd_alloc (ehci, flags);
  513. if (unlikely (!qtd))
  514. return NULL;
  515. list_add_tail (&qtd->qtd_list, head);
  516. qtd->urb = urb;
  517. token = QTD_STS_ACTIVE;
  518. token |= (EHCI_TUNE_CERR << 10);
  519. /* for split transactions, SplitXState initialized to zero */
  520. len = urb->transfer_buffer_length;
  521. is_input = usb_pipein (urb->pipe);
  522. if (usb_pipecontrol (urb->pipe)) {
  523. /* SETUP pid */
  524. qtd_fill(ehci, qtd, urb->setup_dma,
  525. sizeof (struct usb_ctrlrequest),
  526. token | (2 /* "setup" */ << 8), 8);
  527. /* ... and always at least one more pid */
  528. token ^= QTD_TOGGLE;
  529. qtd_prev = qtd;
  530. qtd = ehci_qtd_alloc (ehci, flags);
  531. if (unlikely (!qtd))
  532. goto cleanup;
  533. qtd->urb = urb;
  534. qtd_prev->hw_next = QTD_NEXT(ehci, qtd->qtd_dma);
  535. list_add_tail (&qtd->qtd_list, head);
  536. /* for zero length DATA stages, STATUS is always IN */
  537. if (len == 0)
  538. token |= (1 /* "in" */ << 8);
  539. }
  540. /*
  541. * data transfer stage: buffer setup
  542. */
  543. buf = urb->transfer_dma;
  544. if (is_input)
  545. token |= (1 /* "in" */ << 8);
  546. /* else it's already initted to "out" pid (0 << 8) */
  547. maxpacket = max_packet(usb_maxpacket(urb->dev, urb->pipe, !is_input));
  548. /*
  549. * buffer gets wrapped in one or more qtds;
  550. * last one may be "short" (including zero len)
  551. * and may serve as a control status ack
  552. */
  553. for (;;) {
  554. int this_qtd_len;
  555. this_qtd_len = qtd_fill(ehci, qtd, buf, len, token, maxpacket);
  556. len -= this_qtd_len;
  557. buf += this_qtd_len;
  558. /*
  559. * short reads advance to a "magic" dummy instead of the next
  560. * qtd ... that forces the queue to stop, for manual cleanup.
  561. * (this will usually be overridden later.)
  562. */
  563. if (is_input)
  564. qtd->hw_alt_next = ehci->async->hw_alt_next;
  565. /* qh makes control packets use qtd toggle; maybe switch it */
  566. if ((maxpacket & (this_qtd_len + (maxpacket - 1))) == 0)
  567. token ^= QTD_TOGGLE;
  568. if (likely (len <= 0))
  569. break;
  570. qtd_prev = qtd;
  571. qtd = ehci_qtd_alloc (ehci, flags);
  572. if (unlikely (!qtd))
  573. goto cleanup;
  574. qtd->urb = urb;
  575. qtd_prev->hw_next = QTD_NEXT(ehci, qtd->qtd_dma);
  576. list_add_tail (&qtd->qtd_list, head);
  577. }
  578. /*
  579. * unless the caller requires manual cleanup after short reads,
  580. * have the alt_next mechanism keep the queue running after the
  581. * last data qtd (the only one, for control and most other cases).
  582. */
  583. if (likely ((urb->transfer_flags & URB_SHORT_NOT_OK) == 0
  584. || usb_pipecontrol (urb->pipe)))
  585. qtd->hw_alt_next = EHCI_LIST_END(ehci);
  586. /*
  587. * control requests may need a terminating data "status" ack;
  588. * bulk ones may need a terminating short packet (zero length).
  589. */
  590. if (likely (urb->transfer_buffer_length != 0)) {
  591. int one_more = 0;
  592. if (usb_pipecontrol (urb->pipe)) {
  593. one_more = 1;
  594. token ^= 0x0100; /* "in" <--> "out" */
  595. token |= QTD_TOGGLE; /* force DATA1 */
  596. } else if (usb_pipebulk (urb->pipe)
  597. && (urb->transfer_flags & URB_ZERO_PACKET)
  598. && !(urb->transfer_buffer_length % maxpacket)) {
  599. one_more = 1;
  600. }
  601. if (one_more) {
  602. qtd_prev = qtd;
  603. qtd = ehci_qtd_alloc (ehci, flags);
  604. if (unlikely (!qtd))
  605. goto cleanup;
  606. qtd->urb = urb;
  607. qtd_prev->hw_next = QTD_NEXT(ehci, qtd->qtd_dma);
  608. list_add_tail (&qtd->qtd_list, head);
  609. /* never any data in such packets */
  610. qtd_fill(ehci, qtd, 0, 0, token, 0);
  611. }
  612. }
  613. /* by default, enable interrupt on urb completion */
  614. if (likely (!(urb->transfer_flags & URB_NO_INTERRUPT)))
  615. qtd->hw_token |= cpu_to_hc32(ehci, QTD_IOC);
  616. return head;
  617. cleanup:
  618. qtd_list_free (ehci, urb, head);
  619. return NULL;
  620. }
  621. /*-------------------------------------------------------------------------*/
  622. // Would be best to create all qh's from config descriptors,
  623. // when each interface/altsetting is established. Unlink
  624. // any previous qh and cancel its urbs first; endpoints are
  625. // implicitly reset then (data toggle too).
  626. // That'd mean updating how usbcore talks to HCDs. (2.7?)
  627. /*
  628. * Each QH holds a qtd list; a QH is used for everything except iso.
  629. *
  630. * For interrupt urbs, the scheduler must set the microframe scheduling
  631. * mask(s) each time the QH gets scheduled. For highspeed, that's
  632. * just one microframe in the s-mask. For split interrupt transactions
  633. * there are additional complications: c-mask, maybe FSTNs.
  634. */
  635. static struct ehci_qh *
  636. qh_make (
  637. struct ehci_hcd *ehci,
  638. struct urb *urb,
  639. gfp_t flags
  640. ) {
  641. struct ehci_qh *qh = ehci_qh_alloc (ehci, flags);
  642. u32 info1 = 0, info2 = 0;
  643. int is_input, type;
  644. int maxp = 0;
  645. struct usb_tt *tt = urb->dev->tt;
  646. if (!qh)
  647. return qh;
  648. /*
  649. * init endpoint/device data for this QH
  650. */
  651. info1 |= usb_pipeendpoint (urb->pipe) << 8;
  652. info1 |= usb_pipedevice (urb->pipe) << 0;
  653. is_input = usb_pipein (urb->pipe);
  654. type = usb_pipetype (urb->pipe);
  655. maxp = usb_maxpacket (urb->dev, urb->pipe, !is_input);
  656. /* 1024 byte maxpacket is a hardware ceiling. High bandwidth
  657. * acts like up to 3KB, but is built from smaller packets.
  658. */
  659. if (max_packet(maxp) > 1024) {
  660. ehci_dbg(ehci, "bogus qh maxpacket %d\n", max_packet(maxp));
  661. goto done;
  662. }
  663. /* Compute interrupt scheduling parameters just once, and save.
  664. * - allowing for high bandwidth, how many nsec/uframe are used?
  665. * - split transactions need a second CSPLIT uframe; same question
  666. * - splits also need a schedule gap (for full/low speed I/O)
  667. * - qh has a polling interval
  668. *
  669. * For control/bulk requests, the HC or TT handles these.
  670. */
  671. if (type == PIPE_INTERRUPT) {
  672. qh->usecs = NS_TO_US(usb_calc_bus_time(USB_SPEED_HIGH,
  673. is_input, 0,
  674. hb_mult(maxp) * max_packet(maxp)));
  675. qh->start = NO_FRAME;
  676. if (urb->dev->speed == USB_SPEED_HIGH) {
  677. qh->c_usecs = 0;
  678. qh->gap_uf = 0;
  679. qh->period = urb->interval >> 3;
  680. if (qh->period == 0 && urb->interval != 1) {
  681. /* NOTE interval 2 or 4 uframes could work.
  682. * But interval 1 scheduling is simpler, and
  683. * includes high bandwidth.
  684. */
  685. dbg ("intr period %d uframes, NYET!",
  686. urb->interval);
  687. goto done;
  688. }
  689. } else {
  690. int think_time;
  691. /* gap is f(FS/LS transfer times) */
  692. qh->gap_uf = 1 + usb_calc_bus_time (urb->dev->speed,
  693. is_input, 0, maxp) / (125 * 1000);
  694. /* FIXME this just approximates SPLIT/CSPLIT times */
  695. if (is_input) { // SPLIT, gap, CSPLIT+DATA
  696. qh->c_usecs = qh->usecs + HS_USECS (0);
  697. qh->usecs = HS_USECS (1);
  698. } else { // SPLIT+DATA, gap, CSPLIT
  699. qh->usecs += HS_USECS (1);
  700. qh->c_usecs = HS_USECS (0);
  701. }
  702. think_time = tt ? tt->think_time : 0;
  703. qh->tt_usecs = NS_TO_US (think_time +
  704. usb_calc_bus_time (urb->dev->speed,
  705. is_input, 0, max_packet (maxp)));
  706. qh->period = urb->interval;
  707. }
  708. }
  709. /* support for tt scheduling, and access to toggles */
  710. qh->dev = urb->dev;
  711. /* using TT? */
  712. switch (urb->dev->speed) {
  713. case USB_SPEED_LOW:
  714. info1 |= (1 << 12); /* EPS "low" */
  715. /* FALL THROUGH */
  716. case USB_SPEED_FULL:
  717. /* EPS 0 means "full" */
  718. if (type != PIPE_INTERRUPT)
  719. info1 |= (EHCI_TUNE_RL_TT << 28);
  720. if (type == PIPE_CONTROL) {
  721. info1 |= (1 << 27); /* for TT */
  722. info1 |= 1 << 14; /* toggle from qtd */
  723. }
  724. info1 |= maxp << 16;
  725. info2 |= (EHCI_TUNE_MULT_TT << 30);
  726. /* Some Freescale processors have an erratum in which the
  727. * port number in the queue head was 0..N-1 instead of 1..N.
  728. */
  729. if (ehci_has_fsl_portno_bug(ehci))
  730. info2 |= (urb->dev->ttport-1) << 23;
  731. else
  732. info2 |= urb->dev->ttport << 23;
  733. /* set the address of the TT; for TDI's integrated
  734. * root hub tt, leave it zeroed.
  735. */
  736. if (tt && tt->hub != ehci_to_hcd(ehci)->self.root_hub)
  737. info2 |= tt->hub->devnum << 16;
  738. /* NOTE: if (PIPE_INTERRUPT) { scheduler sets c-mask } */
  739. break;
  740. case USB_SPEED_HIGH: /* no TT involved */
  741. info1 |= (2 << 12); /* EPS "high" */
  742. if (type == PIPE_CONTROL) {
  743. info1 |= (EHCI_TUNE_RL_HS << 28);
  744. info1 |= 64 << 16; /* usb2 fixed maxpacket */
  745. info1 |= 1 << 14; /* toggle from qtd */
  746. info2 |= (EHCI_TUNE_MULT_HS << 30);
  747. } else if (type == PIPE_BULK) {
  748. info1 |= (EHCI_TUNE_RL_HS << 28);
  749. /* The USB spec says that high speed bulk endpoints
  750. * always use 512 byte maxpacket. But some device
  751. * vendors decided to ignore that, and MSFT is happy
  752. * to help them do so. So now people expect to use
  753. * such nonconformant devices with Linux too; sigh.
  754. */
  755. info1 |= max_packet(maxp) << 16;
  756. info2 |= (EHCI_TUNE_MULT_HS << 30);
  757. } else { /* PIPE_INTERRUPT */
  758. info1 |= max_packet (maxp) << 16;
  759. info2 |= hb_mult (maxp) << 30;
  760. }
  761. break;
  762. default:
  763. dbg ("bogus dev %p speed %d", urb->dev, urb->dev->speed);
  764. done:
  765. qh_put (qh);
  766. return NULL;
  767. }
  768. /* NOTE: if (PIPE_INTERRUPT) { scheduler sets s-mask } */
  769. /* init as live, toggle clear, advance to dummy */
  770. qh->qh_state = QH_STATE_IDLE;
  771. qh->hw_info1 = cpu_to_hc32(ehci, info1);
  772. qh->hw_info2 = cpu_to_hc32(ehci, info2);
  773. usb_settoggle (urb->dev, usb_pipeendpoint (urb->pipe), !is_input, 1);
  774. qh_refresh (ehci, qh);
  775. return qh;
  776. }
  777. /*-------------------------------------------------------------------------*/
  778. /* move qh (and its qtds) onto async queue; maybe enable queue. */
  779. static void qh_link_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  780. {
  781. __hc32 dma = QH_NEXT(ehci, qh->qh_dma);
  782. struct ehci_qh *head;
  783. /* Don't link a QH if there's a Clear-TT-Buffer pending */
  784. if (unlikely(qh->clearing_tt))
  785. return;
  786. /* (re)start the async schedule? */
  787. head = ehci->async;
  788. timer_action_done (ehci, TIMER_ASYNC_OFF);
  789. if (!head->qh_next.qh) {
  790. u32 cmd = ehci_readl(ehci, &ehci->regs->command);
  791. if (!(cmd & CMD_ASE)) {
  792. /* in case a clear of CMD_ASE didn't take yet */
  793. (void)handshake(ehci, &ehci->regs->status,
  794. STS_ASS, 0, 150);
  795. cmd |= CMD_ASE | CMD_RUN;
  796. ehci_writel(ehci, cmd, &ehci->regs->command);
  797. ehci_to_hcd(ehci)->state = HC_STATE_RUNNING;
  798. /* posted write need not be known to HC yet ... */
  799. }
  800. }
  801. /* clear halt and/or toggle; and maybe recover from silicon quirk */
  802. if (qh->qh_state == QH_STATE_IDLE)
  803. qh_refresh (ehci, qh);
  804. /* splice right after start */
  805. qh->qh_next = head->qh_next;
  806. qh->hw_next = head->hw_next;
  807. wmb ();
  808. head->qh_next.qh = qh;
  809. head->hw_next = dma;
  810. qh_get(qh);
  811. qh->xacterrs = 0;
  812. qh->qh_state = QH_STATE_LINKED;
  813. /* qtd completions reported later by interrupt */
  814. }
  815. /*-------------------------------------------------------------------------*/
  816. /*
  817. * For control/bulk/interrupt, return QH with these TDs appended.
  818. * Allocates and initializes the QH if necessary.
  819. * Returns null if it can't allocate a QH it needs to.
  820. * If the QH has TDs (urbs) already, that's great.
  821. */
  822. static struct ehci_qh *qh_append_tds (
  823. struct ehci_hcd *ehci,
  824. struct urb *urb,
  825. struct list_head *qtd_list,
  826. int epnum,
  827. void **ptr
  828. )
  829. {
  830. struct ehci_qh *qh = NULL;
  831. __hc32 qh_addr_mask = cpu_to_hc32(ehci, 0x7f);
  832. qh = (struct ehci_qh *) *ptr;
  833. if (unlikely (qh == NULL)) {
  834. /* can't sleep here, we have ehci->lock... */
  835. qh = qh_make (ehci, urb, GFP_ATOMIC);
  836. *ptr = qh;
  837. }
  838. if (likely (qh != NULL)) {
  839. struct ehci_qtd *qtd;
  840. if (unlikely (list_empty (qtd_list)))
  841. qtd = NULL;
  842. else
  843. qtd = list_entry (qtd_list->next, struct ehci_qtd,
  844. qtd_list);
  845. /* control qh may need patching ... */
  846. if (unlikely (epnum == 0)) {
  847. /* usb_reset_device() briefly reverts to address 0 */
  848. if (usb_pipedevice (urb->pipe) == 0)
  849. qh->hw_info1 &= ~qh_addr_mask;
  850. }
  851. /* just one way to queue requests: swap with the dummy qtd.
  852. * only hc or qh_refresh() ever modify the overlay.
  853. */
  854. if (likely (qtd != NULL)) {
  855. struct ehci_qtd *dummy;
  856. dma_addr_t dma;
  857. __hc32 token;
  858. /* to avoid racing the HC, use the dummy td instead of
  859. * the first td of our list (becomes new dummy). both
  860. * tds stay deactivated until we're done, when the
  861. * HC is allowed to fetch the old dummy (4.10.2).
  862. */
  863. token = qtd->hw_token;
  864. qtd->hw_token = HALT_BIT(ehci);
  865. wmb ();
  866. dummy = qh->dummy;
  867. dma = dummy->qtd_dma;
  868. *dummy = *qtd;
  869. dummy->qtd_dma = dma;
  870. list_del (&qtd->qtd_list);
  871. list_add (&dummy->qtd_list, qtd_list);
  872. list_splice_tail(qtd_list, &qh->qtd_list);
  873. ehci_qtd_init(ehci, qtd, qtd->qtd_dma);
  874. qh->dummy = qtd;
  875. /* hc must see the new dummy at list end */
  876. dma = qtd->qtd_dma;
  877. qtd = list_entry (qh->qtd_list.prev,
  878. struct ehci_qtd, qtd_list);
  879. qtd->hw_next = QTD_NEXT(ehci, dma);
  880. /* let the hc process these next qtds */
  881. wmb ();
  882. dummy->hw_token = token;
  883. urb->hcpriv = qh_get (qh);
  884. }
  885. }
  886. return qh;
  887. }
  888. /*-------------------------------------------------------------------------*/
  889. static int
  890. submit_async (
  891. struct ehci_hcd *ehci,
  892. struct urb *urb,
  893. struct list_head *qtd_list,
  894. gfp_t mem_flags
  895. ) {
  896. struct ehci_qtd *qtd;
  897. int epnum;
  898. unsigned long flags;
  899. struct ehci_qh *qh = NULL;
  900. int rc;
  901. qtd = list_entry (qtd_list->next, struct ehci_qtd, qtd_list);
  902. epnum = urb->ep->desc.bEndpointAddress;
  903. #ifdef EHCI_URB_TRACE
  904. ehci_dbg (ehci,
  905. "%s %s urb %p ep%d%s len %d, qtd %p [qh %p]\n",
  906. __func__, urb->dev->devpath, urb,
  907. epnum & 0x0f, (epnum & USB_DIR_IN) ? "in" : "out",
  908. urb->transfer_buffer_length,
  909. qtd, urb->ep->hcpriv);
  910. #endif
  911. spin_lock_irqsave (&ehci->lock, flags);
  912. if (unlikely(!test_bit(HCD_FLAG_HW_ACCESSIBLE,
  913. &ehci_to_hcd(ehci)->flags))) {
  914. rc = -ESHUTDOWN;
  915. goto done;
  916. }
  917. rc = usb_hcd_link_urb_to_ep(ehci_to_hcd(ehci), urb);
  918. if (unlikely(rc))
  919. goto done;
  920. qh = qh_append_tds(ehci, urb, qtd_list, epnum, &urb->ep->hcpriv);
  921. if (unlikely(qh == NULL)) {
  922. usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
  923. rc = -ENOMEM;
  924. goto done;
  925. }
  926. /* Control/bulk operations through TTs don't need scheduling,
  927. * the HC and TT handle it when the TT has a buffer ready.
  928. */
  929. if (likely (qh->qh_state == QH_STATE_IDLE))
  930. qh_link_async(ehci, qh);
  931. done:
  932. spin_unlock_irqrestore (&ehci->lock, flags);
  933. if (unlikely (qh == NULL))
  934. qtd_list_free (ehci, urb, qtd_list);
  935. return rc;
  936. }
  937. /*-------------------------------------------------------------------------*/
  938. /* the async qh for the qtds being reclaimed are now unlinked from the HC */
  939. static void end_unlink_async (struct ehci_hcd *ehci)
  940. {
  941. struct ehci_qh *qh = ehci->reclaim;
  942. struct ehci_qh *next;
  943. iaa_watchdog_done(ehci);
  944. // qh->hw_next = cpu_to_hc32(qh->qh_dma);
  945. qh->qh_state = QH_STATE_IDLE;
  946. qh->qh_next.qh = NULL;
  947. qh_put (qh); // refcount from reclaim
  948. /* other unlink(s) may be pending (in QH_STATE_UNLINK_WAIT) */
  949. next = qh->reclaim;
  950. ehci->reclaim = next;
  951. qh->reclaim = NULL;
  952. qh_completions (ehci, qh);
  953. if (!list_empty (&qh->qtd_list)
  954. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  955. qh_link_async (ehci, qh);
  956. else {
  957. /* it's not free to turn the async schedule on/off; leave it
  958. * active but idle for a while once it empties.
  959. */
  960. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state)
  961. && ehci->async->qh_next.qh == NULL)
  962. timer_action (ehci, TIMER_ASYNC_OFF);
  963. }
  964. qh_put(qh); /* refcount from async list */
  965. if (next) {
  966. ehci->reclaim = NULL;
  967. start_unlink_async (ehci, next);
  968. }
  969. }
  970. /* makes sure the async qh will become idle */
  971. /* caller must own ehci->lock */
  972. static void start_unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  973. {
  974. int cmd = ehci_readl(ehci, &ehci->regs->command);
  975. struct ehci_qh *prev;
  976. #ifdef DEBUG
  977. assert_spin_locked(&ehci->lock);
  978. if (ehci->reclaim
  979. || (qh->qh_state != QH_STATE_LINKED
  980. && qh->qh_state != QH_STATE_UNLINK_WAIT)
  981. )
  982. BUG ();
  983. #endif
  984. /* stop async schedule right now? */
  985. if (unlikely (qh == ehci->async)) {
  986. /* can't get here without STS_ASS set */
  987. if (ehci_to_hcd(ehci)->state != HC_STATE_HALT
  988. && !ehci->reclaim) {
  989. /* ... and CMD_IAAD clear */
  990. ehci_writel(ehci, cmd & ~CMD_ASE,
  991. &ehci->regs->command);
  992. wmb ();
  993. // handshake later, if we need to
  994. timer_action_done (ehci, TIMER_ASYNC_OFF);
  995. }
  996. return;
  997. }
  998. qh->qh_state = QH_STATE_UNLINK;
  999. ehci->reclaim = qh = qh_get (qh);
  1000. prev = ehci->async;
  1001. while (prev->qh_next.qh != qh)
  1002. prev = prev->qh_next.qh;
  1003. prev->hw_next = qh->hw_next;
  1004. prev->qh_next = qh->qh_next;
  1005. wmb ();
  1006. /* If the controller isn't running, we don't have to wait for it */
  1007. if (unlikely(!HC_IS_RUNNING(ehci_to_hcd(ehci)->state))) {
  1008. /* if (unlikely (qh->reclaim != 0))
  1009. * this will recurse, probably not much
  1010. */
  1011. end_unlink_async (ehci);
  1012. return;
  1013. }
  1014. cmd |= CMD_IAAD;
  1015. ehci_writel(ehci, cmd, &ehci->regs->command);
  1016. (void)ehci_readl(ehci, &ehci->regs->command);
  1017. iaa_watchdog_start(ehci);
  1018. }
  1019. /*-------------------------------------------------------------------------*/
  1020. static void scan_async (struct ehci_hcd *ehci)
  1021. {
  1022. struct ehci_qh *qh;
  1023. enum ehci_timer_action action = TIMER_IO_WATCHDOG;
  1024. ehci->stamp = ehci_readl(ehci, &ehci->regs->frame_index);
  1025. timer_action_done (ehci, TIMER_ASYNC_SHRINK);
  1026. rescan:
  1027. qh = ehci->async->qh_next.qh;
  1028. if (likely (qh != NULL)) {
  1029. do {
  1030. /* clean any finished work for this qh */
  1031. if (!list_empty (&qh->qtd_list)
  1032. && qh->stamp != ehci->stamp) {
  1033. int temp;
  1034. /* unlinks could happen here; completion
  1035. * reporting drops the lock. rescan using
  1036. * the latest schedule, but don't rescan
  1037. * qhs we already finished (no looping).
  1038. */
  1039. qh = qh_get (qh);
  1040. qh->stamp = ehci->stamp;
  1041. temp = qh_completions (ehci, qh);
  1042. qh_put (qh);
  1043. if (temp != 0) {
  1044. goto rescan;
  1045. }
  1046. }
  1047. /* unlink idle entries, reducing DMA usage as well
  1048. * as HCD schedule-scanning costs. delay for any qh
  1049. * we just scanned, there's a not-unusual case that it
  1050. * doesn't stay idle for long.
  1051. * (plus, avoids some kind of re-activation race.)
  1052. */
  1053. if (list_empty(&qh->qtd_list)
  1054. && qh->qh_state == QH_STATE_LINKED) {
  1055. if (!ehci->reclaim
  1056. && ((ehci->stamp - qh->stamp) & 0x1fff)
  1057. >= (EHCI_SHRINK_FRAMES * 8))
  1058. start_unlink_async(ehci, qh);
  1059. else
  1060. action = TIMER_ASYNC_SHRINK;
  1061. }
  1062. qh = qh->qh_next.qh;
  1063. } while (qh);
  1064. }
  1065. if (action == TIMER_ASYNC_SHRINK)
  1066. timer_action (ehci, TIMER_ASYNC_SHRINK);
  1067. }