scan.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * Sonics Silicon Backplane
  3. * Bus scanning
  4. *
  5. * Copyright (C) 2005-2007 Michael Buesch <mb@bu3sch.de>
  6. * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
  7. * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
  8. * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
  9. * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  10. * Copyright (C) 2006 Broadcom Corporation.
  11. *
  12. * Licensed under the GNU/GPL. See COPYING for details.
  13. */
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/pci.h>
  17. #include <linux/io.h>
  18. #include <pcmcia/cs_types.h>
  19. #include <pcmcia/cs.h>
  20. #include <pcmcia/cistpl.h>
  21. #include <pcmcia/ds.h>
  22. #include "ssb_private.h"
  23. const char *ssb_core_name(u16 coreid)
  24. {
  25. switch (coreid) {
  26. case SSB_DEV_CHIPCOMMON:
  27. return "ChipCommon";
  28. case SSB_DEV_ILINE20:
  29. return "ILine 20";
  30. case SSB_DEV_SDRAM:
  31. return "SDRAM";
  32. case SSB_DEV_PCI:
  33. return "PCI";
  34. case SSB_DEV_MIPS:
  35. return "MIPS";
  36. case SSB_DEV_ETHERNET:
  37. return "Fast Ethernet";
  38. case SSB_DEV_V90:
  39. return "V90";
  40. case SSB_DEV_USB11_HOSTDEV:
  41. return "USB 1.1 Hostdev";
  42. case SSB_DEV_ADSL:
  43. return "ADSL";
  44. case SSB_DEV_ILINE100:
  45. return "ILine 100";
  46. case SSB_DEV_IPSEC:
  47. return "IPSEC";
  48. case SSB_DEV_PCMCIA:
  49. return "PCMCIA";
  50. case SSB_DEV_INTERNAL_MEM:
  51. return "Internal Memory";
  52. case SSB_DEV_MEMC_SDRAM:
  53. return "MEMC SDRAM";
  54. case SSB_DEV_EXTIF:
  55. return "EXTIF";
  56. case SSB_DEV_80211:
  57. return "IEEE 802.11";
  58. case SSB_DEV_MIPS_3302:
  59. return "MIPS 3302";
  60. case SSB_DEV_USB11_HOST:
  61. return "USB 1.1 Host";
  62. case SSB_DEV_USB11_DEV:
  63. return "USB 1.1 Device";
  64. case SSB_DEV_USB20_HOST:
  65. return "USB 2.0 Host";
  66. case SSB_DEV_USB20_DEV:
  67. return "USB 2.0 Device";
  68. case SSB_DEV_SDIO_HOST:
  69. return "SDIO Host";
  70. case SSB_DEV_ROBOSWITCH:
  71. return "Roboswitch";
  72. case SSB_DEV_PARA_ATA:
  73. return "PATA";
  74. case SSB_DEV_SATA_XORDMA:
  75. return "SATA XOR-DMA";
  76. case SSB_DEV_ETHERNET_GBIT:
  77. return "GBit Ethernet";
  78. case SSB_DEV_PCIE:
  79. return "PCI-E";
  80. case SSB_DEV_MIMO_PHY:
  81. return "MIMO PHY";
  82. case SSB_DEV_SRAM_CTRLR:
  83. return "SRAM Controller";
  84. case SSB_DEV_MINI_MACPHY:
  85. return "Mini MACPHY";
  86. case SSB_DEV_ARM_1176:
  87. return "ARM 1176";
  88. case SSB_DEV_ARM_7TDMI:
  89. return "ARM 7TDMI";
  90. }
  91. return "UNKNOWN";
  92. }
  93. static u16 pcidev_to_chipid(struct pci_dev *pci_dev)
  94. {
  95. u16 chipid_fallback = 0;
  96. switch (pci_dev->device) {
  97. case 0x4301:
  98. chipid_fallback = 0x4301;
  99. break;
  100. case 0x4305 ... 0x4307:
  101. chipid_fallback = 0x4307;
  102. break;
  103. case 0x4403:
  104. chipid_fallback = 0x4402;
  105. break;
  106. case 0x4610 ... 0x4615:
  107. chipid_fallback = 0x4610;
  108. break;
  109. case 0x4710 ... 0x4715:
  110. chipid_fallback = 0x4710;
  111. break;
  112. case 0x4320 ... 0x4325:
  113. chipid_fallback = 0x4309;
  114. break;
  115. case PCI_DEVICE_ID_BCM4401:
  116. case PCI_DEVICE_ID_BCM4401B0:
  117. case PCI_DEVICE_ID_BCM4401B1:
  118. chipid_fallback = 0x4401;
  119. break;
  120. default:
  121. ssb_printk(KERN_ERR PFX
  122. "PCI-ID not in fallback list\n");
  123. }
  124. return chipid_fallback;
  125. }
  126. static u8 chipid_to_nrcores(u16 chipid)
  127. {
  128. switch (chipid) {
  129. case 0x5365:
  130. return 7;
  131. case 0x4306:
  132. return 6;
  133. case 0x4310:
  134. return 8;
  135. case 0x4307:
  136. case 0x4301:
  137. return 5;
  138. case 0x4401:
  139. case 0x4402:
  140. return 3;
  141. case 0x4710:
  142. case 0x4610:
  143. case 0x4704:
  144. return 9;
  145. default:
  146. ssb_printk(KERN_ERR PFX
  147. "CHIPID not in nrcores fallback list\n");
  148. }
  149. return 1;
  150. }
  151. static u32 scan_read32(struct ssb_bus *bus, u8 current_coreidx,
  152. u16 offset)
  153. {
  154. switch (bus->bustype) {
  155. case SSB_BUSTYPE_SSB:
  156. offset += current_coreidx * SSB_CORE_SIZE;
  157. break;
  158. case SSB_BUSTYPE_PCI:
  159. break;
  160. case SSB_BUSTYPE_PCMCIA:
  161. if (offset >= 0x800) {
  162. ssb_pcmcia_switch_segment(bus, 1);
  163. offset -= 0x800;
  164. } else
  165. ssb_pcmcia_switch_segment(bus, 0);
  166. break;
  167. case SSB_BUSTYPE_SDIO:
  168. offset += current_coreidx * SSB_CORE_SIZE;
  169. return ssb_sdio_scan_read32(bus, offset);
  170. }
  171. return readl(bus->mmio + offset);
  172. }
  173. static int scan_switchcore(struct ssb_bus *bus, u8 coreidx)
  174. {
  175. switch (bus->bustype) {
  176. case SSB_BUSTYPE_SSB:
  177. break;
  178. case SSB_BUSTYPE_PCI:
  179. return ssb_pci_switch_coreidx(bus, coreidx);
  180. case SSB_BUSTYPE_PCMCIA:
  181. return ssb_pcmcia_switch_coreidx(bus, coreidx);
  182. case SSB_BUSTYPE_SDIO:
  183. return ssb_sdio_scan_switch_coreidx(bus, coreidx);
  184. }
  185. return 0;
  186. }
  187. void ssb_iounmap(struct ssb_bus *bus)
  188. {
  189. switch (bus->bustype) {
  190. case SSB_BUSTYPE_SSB:
  191. case SSB_BUSTYPE_PCMCIA:
  192. iounmap(bus->mmio);
  193. break;
  194. case SSB_BUSTYPE_PCI:
  195. #ifdef CONFIG_SSB_PCIHOST
  196. pci_iounmap(bus->host_pci, bus->mmio);
  197. #else
  198. SSB_BUG_ON(1); /* Can't reach this code. */
  199. #endif
  200. break;
  201. case SSB_BUSTYPE_SDIO:
  202. break;
  203. }
  204. bus->mmio = NULL;
  205. bus->mapped_device = NULL;
  206. }
  207. static void __iomem *ssb_ioremap(struct ssb_bus *bus,
  208. unsigned long baseaddr)
  209. {
  210. void __iomem *mmio = NULL;
  211. switch (bus->bustype) {
  212. case SSB_BUSTYPE_SSB:
  213. /* Only map the first core for now. */
  214. /* fallthrough... */
  215. case SSB_BUSTYPE_PCMCIA:
  216. mmio = ioremap(baseaddr, SSB_CORE_SIZE);
  217. break;
  218. case SSB_BUSTYPE_PCI:
  219. #ifdef CONFIG_SSB_PCIHOST
  220. mmio = pci_iomap(bus->host_pci, 0, ~0UL);
  221. #else
  222. SSB_BUG_ON(1); /* Can't reach this code. */
  223. #endif
  224. break;
  225. case SSB_BUSTYPE_SDIO:
  226. /* Nothing to ioremap in the SDIO case, just fake it */
  227. mmio = (void __iomem *)baseaddr;
  228. break;
  229. }
  230. return mmio;
  231. }
  232. static int we_support_multiple_80211_cores(struct ssb_bus *bus)
  233. {
  234. /* More than one 802.11 core is only supported by special chips.
  235. * There are chips with two 802.11 cores, but with dangling
  236. * pins on the second core. Be careful and reject them here.
  237. */
  238. #ifdef CONFIG_SSB_PCIHOST
  239. if (bus->bustype == SSB_BUSTYPE_PCI) {
  240. if (bus->host_pci->vendor == PCI_VENDOR_ID_BROADCOM &&
  241. bus->host_pci->device == 0x4324)
  242. return 1;
  243. }
  244. #endif /* CONFIG_SSB_PCIHOST */
  245. return 0;
  246. }
  247. int ssb_bus_scan(struct ssb_bus *bus,
  248. unsigned long baseaddr)
  249. {
  250. int err = -ENOMEM;
  251. void __iomem *mmio;
  252. u32 idhi, cc, rev, tmp;
  253. int dev_i, i;
  254. struct ssb_device *dev;
  255. int nr_80211_cores = 0;
  256. mmio = ssb_ioremap(bus, baseaddr);
  257. if (!mmio)
  258. goto out;
  259. bus->mmio = mmio;
  260. err = scan_switchcore(bus, 0); /* Switch to first core */
  261. if (err)
  262. goto err_unmap;
  263. idhi = scan_read32(bus, 0, SSB_IDHIGH);
  264. cc = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  265. rev = (idhi & SSB_IDHIGH_RCLO);
  266. rev |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  267. bus->nr_devices = 0;
  268. if (cc == SSB_DEV_CHIPCOMMON) {
  269. tmp = scan_read32(bus, 0, SSB_CHIPCO_CHIPID);
  270. bus->chip_id = (tmp & SSB_CHIPCO_IDMASK);
  271. bus->chip_rev = (tmp & SSB_CHIPCO_REVMASK) >>
  272. SSB_CHIPCO_REVSHIFT;
  273. bus->chip_package = (tmp & SSB_CHIPCO_PACKMASK) >>
  274. SSB_CHIPCO_PACKSHIFT;
  275. if (rev >= 4) {
  276. bus->nr_devices = (tmp & SSB_CHIPCO_NRCORESMASK) >>
  277. SSB_CHIPCO_NRCORESSHIFT;
  278. }
  279. tmp = scan_read32(bus, 0, SSB_CHIPCO_CAP);
  280. bus->chipco.capabilities = tmp;
  281. } else {
  282. if (bus->bustype == SSB_BUSTYPE_PCI) {
  283. bus->chip_id = pcidev_to_chipid(bus->host_pci);
  284. pci_read_config_word(bus->host_pci, PCI_REVISION_ID,
  285. &bus->chip_rev);
  286. bus->chip_package = 0;
  287. } else {
  288. bus->chip_id = 0x4710;
  289. bus->chip_rev = 0;
  290. bus->chip_package = 0;
  291. }
  292. }
  293. if (!bus->nr_devices)
  294. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  295. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  296. ssb_printk(KERN_ERR PFX
  297. "More than %d ssb cores found (%d)\n",
  298. SSB_MAX_NR_CORES, bus->nr_devices);
  299. goto err_unmap;
  300. }
  301. if (bus->bustype == SSB_BUSTYPE_SSB) {
  302. /* Now that we know the number of cores,
  303. * remap the whole IO space for all cores.
  304. */
  305. err = -ENOMEM;
  306. iounmap(mmio);
  307. mmio = ioremap(baseaddr, SSB_CORE_SIZE * bus->nr_devices);
  308. if (!mmio)
  309. goto out;
  310. bus->mmio = mmio;
  311. }
  312. /* Fetch basic information about each core/device */
  313. for (i = 0, dev_i = 0; i < bus->nr_devices; i++) {
  314. err = scan_switchcore(bus, i);
  315. if (err)
  316. goto err_unmap;
  317. dev = &(bus->devices[dev_i]);
  318. idhi = scan_read32(bus, i, SSB_IDHIGH);
  319. dev->id.coreid = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  320. dev->id.revision = (idhi & SSB_IDHIGH_RCLO);
  321. dev->id.revision |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  322. dev->id.vendor = (idhi & SSB_IDHIGH_VC) >> SSB_IDHIGH_VC_SHIFT;
  323. dev->core_index = i;
  324. dev->bus = bus;
  325. dev->ops = bus->ops;
  326. ssb_dprintk(KERN_INFO PFX
  327. "Core %d found: %s "
  328. "(cc 0x%03X, rev 0x%02X, vendor 0x%04X)\n",
  329. i, ssb_core_name(dev->id.coreid),
  330. dev->id.coreid, dev->id.revision, dev->id.vendor);
  331. switch (dev->id.coreid) {
  332. case SSB_DEV_80211:
  333. nr_80211_cores++;
  334. if (nr_80211_cores > 1) {
  335. if (!we_support_multiple_80211_cores(bus)) {
  336. ssb_dprintk(KERN_INFO PFX "Ignoring additional "
  337. "802.11 core\n");
  338. continue;
  339. }
  340. }
  341. break;
  342. case SSB_DEV_EXTIF:
  343. #ifdef CONFIG_SSB_DRIVER_EXTIF
  344. if (bus->extif.dev) {
  345. ssb_printk(KERN_WARNING PFX
  346. "WARNING: Multiple EXTIFs found\n");
  347. break;
  348. }
  349. bus->extif.dev = dev;
  350. #endif /* CONFIG_SSB_DRIVER_EXTIF */
  351. break;
  352. case SSB_DEV_CHIPCOMMON:
  353. if (bus->chipco.dev) {
  354. ssb_printk(KERN_WARNING PFX
  355. "WARNING: Multiple ChipCommon found\n");
  356. break;
  357. }
  358. bus->chipco.dev = dev;
  359. break;
  360. case SSB_DEV_MIPS:
  361. case SSB_DEV_MIPS_3302:
  362. #ifdef CONFIG_SSB_DRIVER_MIPS
  363. if (bus->mipscore.dev) {
  364. ssb_printk(KERN_WARNING PFX
  365. "WARNING: Multiple MIPS cores found\n");
  366. break;
  367. }
  368. bus->mipscore.dev = dev;
  369. #endif /* CONFIG_SSB_DRIVER_MIPS */
  370. break;
  371. case SSB_DEV_PCI:
  372. case SSB_DEV_PCIE:
  373. #ifdef CONFIG_SSB_DRIVER_PCICORE
  374. if (bus->bustype == SSB_BUSTYPE_PCI) {
  375. /* Ignore PCI cores on PCI-E cards.
  376. * Ignore PCI-E cores on PCI cards. */
  377. if (dev->id.coreid == SSB_DEV_PCI) {
  378. if (bus->host_pci->is_pcie)
  379. continue;
  380. } else {
  381. if (!bus->host_pci->is_pcie)
  382. continue;
  383. }
  384. }
  385. if (bus->pcicore.dev) {
  386. ssb_printk(KERN_WARNING PFX
  387. "WARNING: Multiple PCI(E) cores found\n");
  388. break;
  389. }
  390. bus->pcicore.dev = dev;
  391. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  392. break;
  393. default:
  394. break;
  395. }
  396. dev_i++;
  397. }
  398. bus->nr_devices = dev_i;
  399. err = 0;
  400. out:
  401. return err;
  402. err_unmap:
  403. ssb_iounmap(bus);
  404. goto out;
  405. }