main.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <mb@bu3sch.de>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/ssb/ssb.h>
  14. #include <linux/ssb/ssb_regs.h>
  15. #include <linux/ssb/ssb_driver_gige.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/pci.h>
  18. #include <linux/mmc/sdio_func.h>
  19. #include <pcmcia/cs_types.h>
  20. #include <pcmcia/cs.h>
  21. #include <pcmcia/cistpl.h>
  22. #include <pcmcia/ds.h>
  23. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  24. MODULE_LICENSE("GPL");
  25. /* Temporary list of yet-to-be-attached buses */
  26. static LIST_HEAD(attach_queue);
  27. /* List if running buses */
  28. static LIST_HEAD(buses);
  29. /* Software ID counter */
  30. static unsigned int next_busnumber;
  31. /* buses_mutes locks the two buslists and the next_busnumber.
  32. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  33. static DEFINE_MUTEX(buses_mutex);
  34. /* There are differences in the codeflow, if the bus is
  35. * initialized from early boot, as various needed services
  36. * are not available early. This is a mechanism to delay
  37. * these initializations to after early boot has finished.
  38. * It's also used to avoid mutex locking, as that's not
  39. * available and needed early. */
  40. static bool ssb_is_early_boot = 1;
  41. static void ssb_buses_lock(void);
  42. static void ssb_buses_unlock(void);
  43. #ifdef CONFIG_SSB_PCIHOST
  44. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  45. {
  46. struct ssb_bus *bus;
  47. ssb_buses_lock();
  48. list_for_each_entry(bus, &buses, list) {
  49. if (bus->bustype == SSB_BUSTYPE_PCI &&
  50. bus->host_pci == pdev)
  51. goto found;
  52. }
  53. bus = NULL;
  54. found:
  55. ssb_buses_unlock();
  56. return bus;
  57. }
  58. #endif /* CONFIG_SSB_PCIHOST */
  59. #ifdef CONFIG_SSB_PCMCIAHOST
  60. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  61. {
  62. struct ssb_bus *bus;
  63. ssb_buses_lock();
  64. list_for_each_entry(bus, &buses, list) {
  65. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  66. bus->host_pcmcia == pdev)
  67. goto found;
  68. }
  69. bus = NULL;
  70. found:
  71. ssb_buses_unlock();
  72. return bus;
  73. }
  74. #endif /* CONFIG_SSB_PCMCIAHOST */
  75. #ifdef CONFIG_SSB_SDIOHOST
  76. struct ssb_bus *ssb_sdio_func_to_bus(struct sdio_func *func)
  77. {
  78. struct ssb_bus *bus;
  79. ssb_buses_lock();
  80. list_for_each_entry(bus, &buses, list) {
  81. if (bus->bustype == SSB_BUSTYPE_SDIO &&
  82. bus->host_sdio == func)
  83. goto found;
  84. }
  85. bus = NULL;
  86. found:
  87. ssb_buses_unlock();
  88. return bus;
  89. }
  90. #endif /* CONFIG_SSB_SDIOHOST */
  91. int ssb_for_each_bus_call(unsigned long data,
  92. int (*func)(struct ssb_bus *bus, unsigned long data))
  93. {
  94. struct ssb_bus *bus;
  95. int res;
  96. ssb_buses_lock();
  97. list_for_each_entry(bus, &buses, list) {
  98. res = func(bus, data);
  99. if (res >= 0) {
  100. ssb_buses_unlock();
  101. return res;
  102. }
  103. }
  104. ssb_buses_unlock();
  105. return -ENODEV;
  106. }
  107. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  108. {
  109. if (dev)
  110. get_device(dev->dev);
  111. return dev;
  112. }
  113. static void ssb_device_put(struct ssb_device *dev)
  114. {
  115. if (dev)
  116. put_device(dev->dev);
  117. }
  118. static int ssb_device_resume(struct device *dev)
  119. {
  120. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  121. struct ssb_driver *ssb_drv;
  122. int err = 0;
  123. if (dev->driver) {
  124. ssb_drv = drv_to_ssb_drv(dev->driver);
  125. if (ssb_drv && ssb_drv->resume)
  126. err = ssb_drv->resume(ssb_dev);
  127. if (err)
  128. goto out;
  129. }
  130. out:
  131. return err;
  132. }
  133. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  134. {
  135. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  136. struct ssb_driver *ssb_drv;
  137. int err = 0;
  138. if (dev->driver) {
  139. ssb_drv = drv_to_ssb_drv(dev->driver);
  140. if (ssb_drv && ssb_drv->suspend)
  141. err = ssb_drv->suspend(ssb_dev, state);
  142. if (err)
  143. goto out;
  144. }
  145. out:
  146. return err;
  147. }
  148. int ssb_bus_resume(struct ssb_bus *bus)
  149. {
  150. int err;
  151. /* Reset HW state information in memory, so that HW is
  152. * completely reinitialized. */
  153. bus->mapped_device = NULL;
  154. #ifdef CONFIG_SSB_DRIVER_PCICORE
  155. bus->pcicore.setup_done = 0;
  156. #endif
  157. err = ssb_bus_powerup(bus, 0);
  158. if (err)
  159. return err;
  160. err = ssb_pcmcia_hardware_setup(bus);
  161. if (err) {
  162. ssb_bus_may_powerdown(bus);
  163. return err;
  164. }
  165. ssb_chipco_resume(&bus->chipco);
  166. ssb_bus_may_powerdown(bus);
  167. return 0;
  168. }
  169. EXPORT_SYMBOL(ssb_bus_resume);
  170. int ssb_bus_suspend(struct ssb_bus *bus)
  171. {
  172. ssb_chipco_suspend(&bus->chipco);
  173. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  174. return 0;
  175. }
  176. EXPORT_SYMBOL(ssb_bus_suspend);
  177. #ifdef CONFIG_SSB_SPROM
  178. int ssb_devices_freeze(struct ssb_bus *bus)
  179. {
  180. struct ssb_device *dev;
  181. struct ssb_driver *drv;
  182. int err = 0;
  183. int i;
  184. pm_message_t state = PMSG_FREEZE;
  185. /* First check that we are capable to freeze all devices. */
  186. for (i = 0; i < bus->nr_devices; i++) {
  187. dev = &(bus->devices[i]);
  188. if (!dev->dev ||
  189. !dev->dev->driver ||
  190. !device_is_registered(dev->dev))
  191. continue;
  192. drv = drv_to_ssb_drv(dev->dev->driver);
  193. if (!drv)
  194. continue;
  195. if (!drv->suspend) {
  196. /* Nope, can't suspend this one. */
  197. return -EOPNOTSUPP;
  198. }
  199. }
  200. /* Now suspend all devices */
  201. for (i = 0; i < bus->nr_devices; i++) {
  202. dev = &(bus->devices[i]);
  203. if (!dev->dev ||
  204. !dev->dev->driver ||
  205. !device_is_registered(dev->dev))
  206. continue;
  207. drv = drv_to_ssb_drv(dev->dev->driver);
  208. if (!drv)
  209. continue;
  210. err = drv->suspend(dev, state);
  211. if (err) {
  212. ssb_printk(KERN_ERR PFX "Failed to freeze device %s\n",
  213. dev_name(dev->dev));
  214. goto err_unwind;
  215. }
  216. }
  217. return 0;
  218. err_unwind:
  219. for (i--; i >= 0; i--) {
  220. dev = &(bus->devices[i]);
  221. if (!dev->dev ||
  222. !dev->dev->driver ||
  223. !device_is_registered(dev->dev))
  224. continue;
  225. drv = drv_to_ssb_drv(dev->dev->driver);
  226. if (!drv)
  227. continue;
  228. if (drv->resume)
  229. drv->resume(dev);
  230. }
  231. return err;
  232. }
  233. int ssb_devices_thaw(struct ssb_bus *bus)
  234. {
  235. struct ssb_device *dev;
  236. struct ssb_driver *drv;
  237. int err;
  238. int i;
  239. for (i = 0; i < bus->nr_devices; i++) {
  240. dev = &(bus->devices[i]);
  241. if (!dev->dev ||
  242. !dev->dev->driver ||
  243. !device_is_registered(dev->dev))
  244. continue;
  245. drv = drv_to_ssb_drv(dev->dev->driver);
  246. if (!drv)
  247. continue;
  248. if (SSB_WARN_ON(!drv->resume))
  249. continue;
  250. err = drv->resume(dev);
  251. if (err) {
  252. ssb_printk(KERN_ERR PFX "Failed to thaw device %s\n",
  253. dev_name(dev->dev));
  254. }
  255. }
  256. return 0;
  257. }
  258. #endif /* CONFIG_SSB_SPROM */
  259. static void ssb_device_shutdown(struct device *dev)
  260. {
  261. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  262. struct ssb_driver *ssb_drv;
  263. if (!dev->driver)
  264. return;
  265. ssb_drv = drv_to_ssb_drv(dev->driver);
  266. if (ssb_drv && ssb_drv->shutdown)
  267. ssb_drv->shutdown(ssb_dev);
  268. }
  269. static int ssb_device_remove(struct device *dev)
  270. {
  271. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  272. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  273. if (ssb_drv && ssb_drv->remove)
  274. ssb_drv->remove(ssb_dev);
  275. ssb_device_put(ssb_dev);
  276. return 0;
  277. }
  278. static int ssb_device_probe(struct device *dev)
  279. {
  280. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  281. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  282. int err = 0;
  283. ssb_device_get(ssb_dev);
  284. if (ssb_drv && ssb_drv->probe)
  285. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  286. if (err)
  287. ssb_device_put(ssb_dev);
  288. return err;
  289. }
  290. static int ssb_match_devid(const struct ssb_device_id *tabid,
  291. const struct ssb_device_id *devid)
  292. {
  293. if ((tabid->vendor != devid->vendor) &&
  294. tabid->vendor != SSB_ANY_VENDOR)
  295. return 0;
  296. if ((tabid->coreid != devid->coreid) &&
  297. tabid->coreid != SSB_ANY_ID)
  298. return 0;
  299. if ((tabid->revision != devid->revision) &&
  300. tabid->revision != SSB_ANY_REV)
  301. return 0;
  302. return 1;
  303. }
  304. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  305. {
  306. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  307. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  308. const struct ssb_device_id *id;
  309. for (id = ssb_drv->id_table;
  310. id->vendor || id->coreid || id->revision;
  311. id++) {
  312. if (ssb_match_devid(id, &ssb_dev->id))
  313. return 1; /* found */
  314. }
  315. return 0;
  316. }
  317. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  318. {
  319. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  320. if (!dev)
  321. return -ENODEV;
  322. return add_uevent_var(env,
  323. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  324. ssb_dev->id.vendor, ssb_dev->id.coreid,
  325. ssb_dev->id.revision);
  326. }
  327. static struct bus_type ssb_bustype = {
  328. .name = "ssb",
  329. .match = ssb_bus_match,
  330. .probe = ssb_device_probe,
  331. .remove = ssb_device_remove,
  332. .shutdown = ssb_device_shutdown,
  333. .suspend = ssb_device_suspend,
  334. .resume = ssb_device_resume,
  335. .uevent = ssb_device_uevent,
  336. };
  337. static void ssb_buses_lock(void)
  338. {
  339. /* See the comment at the ssb_is_early_boot definition */
  340. if (!ssb_is_early_boot)
  341. mutex_lock(&buses_mutex);
  342. }
  343. static void ssb_buses_unlock(void)
  344. {
  345. /* See the comment at the ssb_is_early_boot definition */
  346. if (!ssb_is_early_boot)
  347. mutex_unlock(&buses_mutex);
  348. }
  349. static void ssb_devices_unregister(struct ssb_bus *bus)
  350. {
  351. struct ssb_device *sdev;
  352. int i;
  353. for (i = bus->nr_devices - 1; i >= 0; i--) {
  354. sdev = &(bus->devices[i]);
  355. if (sdev->dev)
  356. device_unregister(sdev->dev);
  357. }
  358. }
  359. void ssb_bus_unregister(struct ssb_bus *bus)
  360. {
  361. ssb_buses_lock();
  362. ssb_devices_unregister(bus);
  363. list_del(&bus->list);
  364. ssb_buses_unlock();
  365. ssb_pcmcia_exit(bus);
  366. ssb_pci_exit(bus);
  367. ssb_iounmap(bus);
  368. }
  369. EXPORT_SYMBOL(ssb_bus_unregister);
  370. static void ssb_release_dev(struct device *dev)
  371. {
  372. struct __ssb_dev_wrapper *devwrap;
  373. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  374. kfree(devwrap);
  375. }
  376. static int ssb_devices_register(struct ssb_bus *bus)
  377. {
  378. struct ssb_device *sdev;
  379. struct device *dev;
  380. struct __ssb_dev_wrapper *devwrap;
  381. int i, err = 0;
  382. int dev_idx = 0;
  383. for (i = 0; i < bus->nr_devices; i++) {
  384. sdev = &(bus->devices[i]);
  385. /* We don't register SSB-system devices to the kernel,
  386. * as the drivers for them are built into SSB. */
  387. switch (sdev->id.coreid) {
  388. case SSB_DEV_CHIPCOMMON:
  389. case SSB_DEV_PCI:
  390. case SSB_DEV_PCIE:
  391. case SSB_DEV_PCMCIA:
  392. case SSB_DEV_MIPS:
  393. case SSB_DEV_MIPS_3302:
  394. case SSB_DEV_EXTIF:
  395. continue;
  396. }
  397. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  398. if (!devwrap) {
  399. ssb_printk(KERN_ERR PFX
  400. "Could not allocate device\n");
  401. err = -ENOMEM;
  402. goto error;
  403. }
  404. dev = &devwrap->dev;
  405. devwrap->sdev = sdev;
  406. dev->release = ssb_release_dev;
  407. dev->bus = &ssb_bustype;
  408. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  409. switch (bus->bustype) {
  410. case SSB_BUSTYPE_PCI:
  411. #ifdef CONFIG_SSB_PCIHOST
  412. sdev->irq = bus->host_pci->irq;
  413. dev->parent = &bus->host_pci->dev;
  414. #endif
  415. break;
  416. case SSB_BUSTYPE_PCMCIA:
  417. #ifdef CONFIG_SSB_PCMCIAHOST
  418. sdev->irq = bus->host_pcmcia->irq.AssignedIRQ;
  419. dev->parent = &bus->host_pcmcia->dev;
  420. #endif
  421. break;
  422. case SSB_BUSTYPE_SDIO:
  423. #ifdef CONFIG_SSB_SDIO
  424. sdev->irq = bus->host_sdio->dev.irq;
  425. dev->parent = &bus->host_sdio->dev;
  426. #endif
  427. break;
  428. case SSB_BUSTYPE_SSB:
  429. dev->dma_mask = &dev->coherent_dma_mask;
  430. break;
  431. }
  432. sdev->dev = dev;
  433. err = device_register(dev);
  434. if (err) {
  435. ssb_printk(KERN_ERR PFX
  436. "Could not register %s\n",
  437. dev_name(dev));
  438. /* Set dev to NULL to not unregister
  439. * dev on error unwinding. */
  440. sdev->dev = NULL;
  441. kfree(devwrap);
  442. goto error;
  443. }
  444. dev_idx++;
  445. }
  446. return 0;
  447. error:
  448. /* Unwind the already registered devices. */
  449. ssb_devices_unregister(bus);
  450. return err;
  451. }
  452. /* Needs ssb_buses_lock() */
  453. static int ssb_attach_queued_buses(void)
  454. {
  455. struct ssb_bus *bus, *n;
  456. int err = 0;
  457. int drop_them_all = 0;
  458. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  459. if (drop_them_all) {
  460. list_del(&bus->list);
  461. continue;
  462. }
  463. /* Can't init the PCIcore in ssb_bus_register(), as that
  464. * is too early in boot for embedded systems
  465. * (no udelay() available). So do it here in attach stage.
  466. */
  467. err = ssb_bus_powerup(bus, 0);
  468. if (err)
  469. goto error;
  470. ssb_pcicore_init(&bus->pcicore);
  471. ssb_bus_may_powerdown(bus);
  472. err = ssb_devices_register(bus);
  473. error:
  474. if (err) {
  475. drop_them_all = 1;
  476. list_del(&bus->list);
  477. continue;
  478. }
  479. list_move_tail(&bus->list, &buses);
  480. }
  481. return err;
  482. }
  483. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  484. {
  485. struct ssb_bus *bus = dev->bus;
  486. offset += dev->core_index * SSB_CORE_SIZE;
  487. return readb(bus->mmio + offset);
  488. }
  489. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  490. {
  491. struct ssb_bus *bus = dev->bus;
  492. offset += dev->core_index * SSB_CORE_SIZE;
  493. return readw(bus->mmio + offset);
  494. }
  495. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  496. {
  497. struct ssb_bus *bus = dev->bus;
  498. offset += dev->core_index * SSB_CORE_SIZE;
  499. return readl(bus->mmio + offset);
  500. }
  501. #ifdef CONFIG_SSB_BLOCKIO
  502. static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
  503. size_t count, u16 offset, u8 reg_width)
  504. {
  505. struct ssb_bus *bus = dev->bus;
  506. void __iomem *addr;
  507. offset += dev->core_index * SSB_CORE_SIZE;
  508. addr = bus->mmio + offset;
  509. switch (reg_width) {
  510. case sizeof(u8): {
  511. u8 *buf = buffer;
  512. while (count) {
  513. *buf = __raw_readb(addr);
  514. buf++;
  515. count--;
  516. }
  517. break;
  518. }
  519. case sizeof(u16): {
  520. __le16 *buf = buffer;
  521. SSB_WARN_ON(count & 1);
  522. while (count) {
  523. *buf = (__force __le16)__raw_readw(addr);
  524. buf++;
  525. count -= 2;
  526. }
  527. break;
  528. }
  529. case sizeof(u32): {
  530. __le32 *buf = buffer;
  531. SSB_WARN_ON(count & 3);
  532. while (count) {
  533. *buf = (__force __le32)__raw_readl(addr);
  534. buf++;
  535. count -= 4;
  536. }
  537. break;
  538. }
  539. default:
  540. SSB_WARN_ON(1);
  541. }
  542. }
  543. #endif /* CONFIG_SSB_BLOCKIO */
  544. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  545. {
  546. struct ssb_bus *bus = dev->bus;
  547. offset += dev->core_index * SSB_CORE_SIZE;
  548. writeb(value, bus->mmio + offset);
  549. }
  550. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  551. {
  552. struct ssb_bus *bus = dev->bus;
  553. offset += dev->core_index * SSB_CORE_SIZE;
  554. writew(value, bus->mmio + offset);
  555. }
  556. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  557. {
  558. struct ssb_bus *bus = dev->bus;
  559. offset += dev->core_index * SSB_CORE_SIZE;
  560. writel(value, bus->mmio + offset);
  561. }
  562. #ifdef CONFIG_SSB_BLOCKIO
  563. static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
  564. size_t count, u16 offset, u8 reg_width)
  565. {
  566. struct ssb_bus *bus = dev->bus;
  567. void __iomem *addr;
  568. offset += dev->core_index * SSB_CORE_SIZE;
  569. addr = bus->mmio + offset;
  570. switch (reg_width) {
  571. case sizeof(u8): {
  572. const u8 *buf = buffer;
  573. while (count) {
  574. __raw_writeb(*buf, addr);
  575. buf++;
  576. count--;
  577. }
  578. break;
  579. }
  580. case sizeof(u16): {
  581. const __le16 *buf = buffer;
  582. SSB_WARN_ON(count & 1);
  583. while (count) {
  584. __raw_writew((__force u16)(*buf), addr);
  585. buf++;
  586. count -= 2;
  587. }
  588. break;
  589. }
  590. case sizeof(u32): {
  591. const __le32 *buf = buffer;
  592. SSB_WARN_ON(count & 3);
  593. while (count) {
  594. __raw_writel((__force u32)(*buf), addr);
  595. buf++;
  596. count -= 4;
  597. }
  598. break;
  599. }
  600. default:
  601. SSB_WARN_ON(1);
  602. }
  603. }
  604. #endif /* CONFIG_SSB_BLOCKIO */
  605. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  606. static const struct ssb_bus_ops ssb_ssb_ops = {
  607. .read8 = ssb_ssb_read8,
  608. .read16 = ssb_ssb_read16,
  609. .read32 = ssb_ssb_read32,
  610. .write8 = ssb_ssb_write8,
  611. .write16 = ssb_ssb_write16,
  612. .write32 = ssb_ssb_write32,
  613. #ifdef CONFIG_SSB_BLOCKIO
  614. .block_read = ssb_ssb_block_read,
  615. .block_write = ssb_ssb_block_write,
  616. #endif
  617. };
  618. static int ssb_fetch_invariants(struct ssb_bus *bus,
  619. ssb_invariants_func_t get_invariants)
  620. {
  621. struct ssb_init_invariants iv;
  622. int err;
  623. memset(&iv, 0, sizeof(iv));
  624. err = get_invariants(bus, &iv);
  625. if (err)
  626. goto out;
  627. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  628. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  629. bus->has_cardbus_slot = iv.has_cardbus_slot;
  630. out:
  631. return err;
  632. }
  633. static int ssb_bus_register(struct ssb_bus *bus,
  634. ssb_invariants_func_t get_invariants,
  635. unsigned long baseaddr)
  636. {
  637. int err;
  638. spin_lock_init(&bus->bar_lock);
  639. INIT_LIST_HEAD(&bus->list);
  640. #ifdef CONFIG_SSB_EMBEDDED
  641. spin_lock_init(&bus->gpio_lock);
  642. #endif
  643. /* Powerup the bus */
  644. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  645. if (err)
  646. goto out;
  647. /* Init SDIO-host device (if any), before the scan */
  648. err = ssb_sdio_init(bus);
  649. if (err)
  650. goto err_disable_xtal;
  651. ssb_buses_lock();
  652. bus->busnumber = next_busnumber;
  653. /* Scan for devices (cores) */
  654. err = ssb_bus_scan(bus, baseaddr);
  655. if (err)
  656. goto err_sdio_exit;
  657. /* Init PCI-host device (if any) */
  658. err = ssb_pci_init(bus);
  659. if (err)
  660. goto err_unmap;
  661. /* Init PCMCIA-host device (if any) */
  662. err = ssb_pcmcia_init(bus);
  663. if (err)
  664. goto err_pci_exit;
  665. /* Initialize basic system devices (if available) */
  666. err = ssb_bus_powerup(bus, 0);
  667. if (err)
  668. goto err_pcmcia_exit;
  669. ssb_chipcommon_init(&bus->chipco);
  670. ssb_mipscore_init(&bus->mipscore);
  671. err = ssb_fetch_invariants(bus, get_invariants);
  672. if (err) {
  673. ssb_bus_may_powerdown(bus);
  674. goto err_pcmcia_exit;
  675. }
  676. ssb_bus_may_powerdown(bus);
  677. /* Queue it for attach.
  678. * See the comment at the ssb_is_early_boot definition. */
  679. list_add_tail(&bus->list, &attach_queue);
  680. if (!ssb_is_early_boot) {
  681. /* This is not early boot, so we must attach the bus now */
  682. err = ssb_attach_queued_buses();
  683. if (err)
  684. goto err_dequeue;
  685. }
  686. next_busnumber++;
  687. ssb_buses_unlock();
  688. out:
  689. return err;
  690. err_dequeue:
  691. list_del(&bus->list);
  692. err_pcmcia_exit:
  693. ssb_pcmcia_exit(bus);
  694. err_pci_exit:
  695. ssb_pci_exit(bus);
  696. err_unmap:
  697. ssb_iounmap(bus);
  698. err_sdio_exit:
  699. ssb_sdio_exit(bus);
  700. err_disable_xtal:
  701. ssb_buses_unlock();
  702. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  703. return err;
  704. }
  705. #ifdef CONFIG_SSB_PCIHOST
  706. int ssb_bus_pcibus_register(struct ssb_bus *bus,
  707. struct pci_dev *host_pci)
  708. {
  709. int err;
  710. bus->bustype = SSB_BUSTYPE_PCI;
  711. bus->host_pci = host_pci;
  712. bus->ops = &ssb_pci_ops;
  713. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  714. if (!err) {
  715. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  716. "PCI device %s\n", dev_name(&host_pci->dev));
  717. }
  718. return err;
  719. }
  720. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  721. #endif /* CONFIG_SSB_PCIHOST */
  722. #ifdef CONFIG_SSB_PCMCIAHOST
  723. int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  724. struct pcmcia_device *pcmcia_dev,
  725. unsigned long baseaddr)
  726. {
  727. int err;
  728. bus->bustype = SSB_BUSTYPE_PCMCIA;
  729. bus->host_pcmcia = pcmcia_dev;
  730. bus->ops = &ssb_pcmcia_ops;
  731. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  732. if (!err) {
  733. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  734. "PCMCIA device %s\n", pcmcia_dev->devname);
  735. }
  736. return err;
  737. }
  738. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  739. #endif /* CONFIG_SSB_PCMCIAHOST */
  740. #ifdef CONFIG_SSB_SDIOHOST
  741. int ssb_bus_sdiobus_register(struct ssb_bus *bus, struct sdio_func *func,
  742. unsigned int quirks)
  743. {
  744. int err;
  745. bus->bustype = SSB_BUSTYPE_SDIO;
  746. bus->host_sdio = func;
  747. bus->ops = &ssb_sdio_ops;
  748. bus->quirks = quirks;
  749. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  750. if (!err) {
  751. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  752. "SDIO device %s\n", sdio_func_id(func));
  753. }
  754. return err;
  755. }
  756. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  757. #endif /* CONFIG_SSB_PCMCIAHOST */
  758. int ssb_bus_ssbbus_register(struct ssb_bus *bus,
  759. unsigned long baseaddr,
  760. ssb_invariants_func_t get_invariants)
  761. {
  762. int err;
  763. bus->bustype = SSB_BUSTYPE_SSB;
  764. bus->ops = &ssb_ssb_ops;
  765. err = ssb_bus_register(bus, get_invariants, baseaddr);
  766. if (!err) {
  767. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found at "
  768. "address 0x%08lX\n", baseaddr);
  769. }
  770. return err;
  771. }
  772. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  773. {
  774. drv->drv.name = drv->name;
  775. drv->drv.bus = &ssb_bustype;
  776. drv->drv.owner = owner;
  777. return driver_register(&drv->drv);
  778. }
  779. EXPORT_SYMBOL(__ssb_driver_register);
  780. void ssb_driver_unregister(struct ssb_driver *drv)
  781. {
  782. driver_unregister(&drv->drv);
  783. }
  784. EXPORT_SYMBOL(ssb_driver_unregister);
  785. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  786. {
  787. struct ssb_bus *bus = dev->bus;
  788. struct ssb_device *ent;
  789. int i;
  790. for (i = 0; i < bus->nr_devices; i++) {
  791. ent = &(bus->devices[i]);
  792. if (ent->id.vendor != dev->id.vendor)
  793. continue;
  794. if (ent->id.coreid != dev->id.coreid)
  795. continue;
  796. ent->devtypedata = data;
  797. }
  798. }
  799. EXPORT_SYMBOL(ssb_set_devtypedata);
  800. static u32 clkfactor_f6_resolve(u32 v)
  801. {
  802. /* map the magic values */
  803. switch (v) {
  804. case SSB_CHIPCO_CLK_F6_2:
  805. return 2;
  806. case SSB_CHIPCO_CLK_F6_3:
  807. return 3;
  808. case SSB_CHIPCO_CLK_F6_4:
  809. return 4;
  810. case SSB_CHIPCO_CLK_F6_5:
  811. return 5;
  812. case SSB_CHIPCO_CLK_F6_6:
  813. return 6;
  814. case SSB_CHIPCO_CLK_F6_7:
  815. return 7;
  816. }
  817. return 0;
  818. }
  819. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  820. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  821. {
  822. u32 n1, n2, clock, m1, m2, m3, mc;
  823. n1 = (n & SSB_CHIPCO_CLK_N1);
  824. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  825. switch (plltype) {
  826. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  827. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  828. return SSB_CHIPCO_CLK_T6_M0;
  829. return SSB_CHIPCO_CLK_T6_M1;
  830. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  831. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  832. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  833. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  834. n1 = clkfactor_f6_resolve(n1);
  835. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  836. break;
  837. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  838. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  839. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  840. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  841. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  842. break;
  843. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  844. return 100000000;
  845. default:
  846. SSB_WARN_ON(1);
  847. }
  848. switch (plltype) {
  849. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  850. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  851. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  852. break;
  853. default:
  854. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  855. }
  856. if (!clock)
  857. return 0;
  858. m1 = (m & SSB_CHIPCO_CLK_M1);
  859. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  860. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  861. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  862. switch (plltype) {
  863. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  864. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  865. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  866. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  867. m1 = clkfactor_f6_resolve(m1);
  868. if ((plltype == SSB_PLLTYPE_1) ||
  869. (plltype == SSB_PLLTYPE_3))
  870. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  871. else
  872. m2 = clkfactor_f6_resolve(m2);
  873. m3 = clkfactor_f6_resolve(m3);
  874. switch (mc) {
  875. case SSB_CHIPCO_CLK_MC_BYPASS:
  876. return clock;
  877. case SSB_CHIPCO_CLK_MC_M1:
  878. return (clock / m1);
  879. case SSB_CHIPCO_CLK_MC_M1M2:
  880. return (clock / (m1 * m2));
  881. case SSB_CHIPCO_CLK_MC_M1M2M3:
  882. return (clock / (m1 * m2 * m3));
  883. case SSB_CHIPCO_CLK_MC_M1M3:
  884. return (clock / (m1 * m3));
  885. }
  886. return 0;
  887. case SSB_PLLTYPE_2:
  888. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  889. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  890. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  891. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  892. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  893. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  894. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  895. clock /= m1;
  896. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  897. clock /= m2;
  898. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  899. clock /= m3;
  900. return clock;
  901. default:
  902. SSB_WARN_ON(1);
  903. }
  904. return 0;
  905. }
  906. /* Get the current speed the backplane is running at */
  907. u32 ssb_clockspeed(struct ssb_bus *bus)
  908. {
  909. u32 rate;
  910. u32 plltype;
  911. u32 clkctl_n, clkctl_m;
  912. if (ssb_extif_available(&bus->extif))
  913. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  914. &clkctl_n, &clkctl_m);
  915. else if (bus->chipco.dev)
  916. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  917. &clkctl_n, &clkctl_m);
  918. else
  919. return 0;
  920. if (bus->chip_id == 0x5365) {
  921. rate = 100000000;
  922. } else {
  923. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  924. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  925. rate /= 2;
  926. }
  927. return rate;
  928. }
  929. EXPORT_SYMBOL(ssb_clockspeed);
  930. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  931. {
  932. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  933. /* The REJECT bit changed position in TMSLOW between
  934. * Backplane revisions. */
  935. switch (rev) {
  936. case SSB_IDLOW_SSBREV_22:
  937. return SSB_TMSLOW_REJECT_22;
  938. case SSB_IDLOW_SSBREV_23:
  939. return SSB_TMSLOW_REJECT_23;
  940. case SSB_IDLOW_SSBREV_24: /* TODO - find the proper REJECT bits */
  941. case SSB_IDLOW_SSBREV_25: /* same here */
  942. case SSB_IDLOW_SSBREV_26: /* same here */
  943. case SSB_IDLOW_SSBREV_27: /* same here */
  944. return SSB_TMSLOW_REJECT_23; /* this is a guess */
  945. default:
  946. printk(KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  947. WARN_ON(1);
  948. }
  949. return (SSB_TMSLOW_REJECT_22 | SSB_TMSLOW_REJECT_23);
  950. }
  951. int ssb_device_is_enabled(struct ssb_device *dev)
  952. {
  953. u32 val;
  954. u32 reject;
  955. reject = ssb_tmslow_reject_bitmask(dev);
  956. val = ssb_read32(dev, SSB_TMSLOW);
  957. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  958. return (val == SSB_TMSLOW_CLOCK);
  959. }
  960. EXPORT_SYMBOL(ssb_device_is_enabled);
  961. static void ssb_flush_tmslow(struct ssb_device *dev)
  962. {
  963. /* Make _really_ sure the device has finished the TMSLOW
  964. * register write transaction, as we risk running into
  965. * a machine check exception otherwise.
  966. * Do this by reading the register back to commit the
  967. * PCI write and delay an additional usec for the device
  968. * to react to the change. */
  969. ssb_read32(dev, SSB_TMSLOW);
  970. udelay(1);
  971. }
  972. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  973. {
  974. u32 val;
  975. ssb_device_disable(dev, core_specific_flags);
  976. ssb_write32(dev, SSB_TMSLOW,
  977. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  978. SSB_TMSLOW_FGC | core_specific_flags);
  979. ssb_flush_tmslow(dev);
  980. /* Clear SERR if set. This is a hw bug workaround. */
  981. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  982. ssb_write32(dev, SSB_TMSHIGH, 0);
  983. val = ssb_read32(dev, SSB_IMSTATE);
  984. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  985. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  986. ssb_write32(dev, SSB_IMSTATE, val);
  987. }
  988. ssb_write32(dev, SSB_TMSLOW,
  989. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  990. core_specific_flags);
  991. ssb_flush_tmslow(dev);
  992. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  993. core_specific_flags);
  994. ssb_flush_tmslow(dev);
  995. }
  996. EXPORT_SYMBOL(ssb_device_enable);
  997. /* Wait for a bit in a register to get set or unset.
  998. * timeout is in units of ten-microseconds */
  999. static int ssb_wait_bit(struct ssb_device *dev, u16 reg, u32 bitmask,
  1000. int timeout, int set)
  1001. {
  1002. int i;
  1003. u32 val;
  1004. for (i = 0; i < timeout; i++) {
  1005. val = ssb_read32(dev, reg);
  1006. if (set) {
  1007. if (val & bitmask)
  1008. return 0;
  1009. } else {
  1010. if (!(val & bitmask))
  1011. return 0;
  1012. }
  1013. udelay(10);
  1014. }
  1015. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  1016. "register %04X to %s.\n",
  1017. bitmask, reg, (set ? "set" : "clear"));
  1018. return -ETIMEDOUT;
  1019. }
  1020. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  1021. {
  1022. u32 reject;
  1023. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  1024. return;
  1025. reject = ssb_tmslow_reject_bitmask(dev);
  1026. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  1027. ssb_wait_bit(dev, SSB_TMSLOW, reject, 1000, 1);
  1028. ssb_wait_bit(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  1029. ssb_write32(dev, SSB_TMSLOW,
  1030. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  1031. reject | SSB_TMSLOW_RESET |
  1032. core_specific_flags);
  1033. ssb_flush_tmslow(dev);
  1034. ssb_write32(dev, SSB_TMSLOW,
  1035. reject | SSB_TMSLOW_RESET |
  1036. core_specific_flags);
  1037. ssb_flush_tmslow(dev);
  1038. }
  1039. EXPORT_SYMBOL(ssb_device_disable);
  1040. u32 ssb_dma_translation(struct ssb_device *dev)
  1041. {
  1042. switch (dev->bus->bustype) {
  1043. case SSB_BUSTYPE_SSB:
  1044. return 0;
  1045. case SSB_BUSTYPE_PCI:
  1046. return SSB_PCI_DMA;
  1047. default:
  1048. __ssb_dma_not_implemented(dev);
  1049. }
  1050. return 0;
  1051. }
  1052. EXPORT_SYMBOL(ssb_dma_translation);
  1053. int ssb_dma_set_mask(struct ssb_device *dev, u64 mask)
  1054. {
  1055. #ifdef CONFIG_SSB_PCIHOST
  1056. int err;
  1057. #endif
  1058. switch (dev->bus->bustype) {
  1059. case SSB_BUSTYPE_PCI:
  1060. #ifdef CONFIG_SSB_PCIHOST
  1061. err = pci_set_dma_mask(dev->bus->host_pci, mask);
  1062. if (err)
  1063. return err;
  1064. err = pci_set_consistent_dma_mask(dev->bus->host_pci, mask);
  1065. return err;
  1066. #endif
  1067. case SSB_BUSTYPE_SSB:
  1068. return dma_set_mask(dev->dev, mask);
  1069. default:
  1070. __ssb_dma_not_implemented(dev);
  1071. }
  1072. return -ENOSYS;
  1073. }
  1074. EXPORT_SYMBOL(ssb_dma_set_mask);
  1075. void * ssb_dma_alloc_consistent(struct ssb_device *dev, size_t size,
  1076. dma_addr_t *dma_handle, gfp_t gfp_flags)
  1077. {
  1078. switch (dev->bus->bustype) {
  1079. case SSB_BUSTYPE_PCI:
  1080. #ifdef CONFIG_SSB_PCIHOST
  1081. if (gfp_flags & GFP_DMA) {
  1082. /* Workaround: The PCI API does not support passing
  1083. * a GFP flag. */
  1084. return dma_alloc_coherent(&dev->bus->host_pci->dev,
  1085. size, dma_handle, gfp_flags);
  1086. }
  1087. return pci_alloc_consistent(dev->bus->host_pci, size, dma_handle);
  1088. #endif
  1089. case SSB_BUSTYPE_SSB:
  1090. return dma_alloc_coherent(dev->dev, size, dma_handle, gfp_flags);
  1091. default:
  1092. __ssb_dma_not_implemented(dev);
  1093. }
  1094. return NULL;
  1095. }
  1096. EXPORT_SYMBOL(ssb_dma_alloc_consistent);
  1097. void ssb_dma_free_consistent(struct ssb_device *dev, size_t size,
  1098. void *vaddr, dma_addr_t dma_handle,
  1099. gfp_t gfp_flags)
  1100. {
  1101. switch (dev->bus->bustype) {
  1102. case SSB_BUSTYPE_PCI:
  1103. #ifdef CONFIG_SSB_PCIHOST
  1104. if (gfp_flags & GFP_DMA) {
  1105. /* Workaround: The PCI API does not support passing
  1106. * a GFP flag. */
  1107. dma_free_coherent(&dev->bus->host_pci->dev,
  1108. size, vaddr, dma_handle);
  1109. return;
  1110. }
  1111. pci_free_consistent(dev->bus->host_pci, size,
  1112. vaddr, dma_handle);
  1113. return;
  1114. #endif
  1115. case SSB_BUSTYPE_SSB:
  1116. dma_free_coherent(dev->dev, size, vaddr, dma_handle);
  1117. return;
  1118. default:
  1119. __ssb_dma_not_implemented(dev);
  1120. }
  1121. }
  1122. EXPORT_SYMBOL(ssb_dma_free_consistent);
  1123. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  1124. {
  1125. struct ssb_chipcommon *cc;
  1126. int err = 0;
  1127. /* On buses where more than one core may be working
  1128. * at a time, we must not powerdown stuff if there are
  1129. * still cores that may want to run. */
  1130. if (bus->bustype == SSB_BUSTYPE_SSB)
  1131. goto out;
  1132. cc = &bus->chipco;
  1133. if (!cc->dev)
  1134. goto out;
  1135. if (cc->dev->id.revision < 5)
  1136. goto out;
  1137. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  1138. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  1139. if (err)
  1140. goto error;
  1141. out:
  1142. #ifdef CONFIG_SSB_DEBUG
  1143. bus->powered_up = 0;
  1144. #endif
  1145. return err;
  1146. error:
  1147. ssb_printk(KERN_ERR PFX "Bus powerdown failed\n");
  1148. goto out;
  1149. }
  1150. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1151. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1152. {
  1153. struct ssb_chipcommon *cc;
  1154. int err;
  1155. enum ssb_clkmode mode;
  1156. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1157. if (err)
  1158. goto error;
  1159. cc = &bus->chipco;
  1160. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1161. ssb_chipco_set_clockmode(cc, mode);
  1162. #ifdef CONFIG_SSB_DEBUG
  1163. bus->powered_up = 1;
  1164. #endif
  1165. return 0;
  1166. error:
  1167. ssb_printk(KERN_ERR PFX "Bus powerup failed\n");
  1168. return err;
  1169. }
  1170. EXPORT_SYMBOL(ssb_bus_powerup);
  1171. u32 ssb_admatch_base(u32 adm)
  1172. {
  1173. u32 base = 0;
  1174. switch (adm & SSB_ADM_TYPE) {
  1175. case SSB_ADM_TYPE0:
  1176. base = (adm & SSB_ADM_BASE0);
  1177. break;
  1178. case SSB_ADM_TYPE1:
  1179. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1180. base = (adm & SSB_ADM_BASE1);
  1181. break;
  1182. case SSB_ADM_TYPE2:
  1183. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1184. base = (adm & SSB_ADM_BASE2);
  1185. break;
  1186. default:
  1187. SSB_WARN_ON(1);
  1188. }
  1189. return base;
  1190. }
  1191. EXPORT_SYMBOL(ssb_admatch_base);
  1192. u32 ssb_admatch_size(u32 adm)
  1193. {
  1194. u32 size = 0;
  1195. switch (adm & SSB_ADM_TYPE) {
  1196. case SSB_ADM_TYPE0:
  1197. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1198. break;
  1199. case SSB_ADM_TYPE1:
  1200. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1201. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1202. break;
  1203. case SSB_ADM_TYPE2:
  1204. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1205. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1206. break;
  1207. default:
  1208. SSB_WARN_ON(1);
  1209. }
  1210. size = (1 << (size + 1));
  1211. return size;
  1212. }
  1213. EXPORT_SYMBOL(ssb_admatch_size);
  1214. static int __init ssb_modinit(void)
  1215. {
  1216. int err;
  1217. /* See the comment at the ssb_is_early_boot definition */
  1218. ssb_is_early_boot = 0;
  1219. err = bus_register(&ssb_bustype);
  1220. if (err)
  1221. return err;
  1222. /* Maybe we already registered some buses at early boot.
  1223. * Check for this and attach them
  1224. */
  1225. ssb_buses_lock();
  1226. err = ssb_attach_queued_buses();
  1227. ssb_buses_unlock();
  1228. if (err) {
  1229. bus_unregister(&ssb_bustype);
  1230. goto out;
  1231. }
  1232. err = b43_pci_ssb_bridge_init();
  1233. if (err) {
  1234. ssb_printk(KERN_ERR "Broadcom 43xx PCI-SSB-bridge "
  1235. "initialization failed\n");
  1236. /* don't fail SSB init because of this */
  1237. err = 0;
  1238. }
  1239. err = ssb_gige_init();
  1240. if (err) {
  1241. ssb_printk(KERN_ERR "SSB Broadcom Gigabit Ethernet "
  1242. "driver initialization failed\n");
  1243. /* don't fail SSB init because of this */
  1244. err = 0;
  1245. }
  1246. out:
  1247. return err;
  1248. }
  1249. /* ssb must be initialized after PCI but before the ssb drivers.
  1250. * That means we must use some initcall between subsys_initcall
  1251. * and device_initcall. */
  1252. fs_initcall(ssb_modinit);
  1253. static void __exit ssb_modexit(void)
  1254. {
  1255. ssb_gige_exit();
  1256. b43_pci_ssb_bridge_exit();
  1257. bus_unregister(&ssb_bustype);
  1258. }
  1259. module_exit(ssb_modexit)