spi_s3c24xx.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /* linux/drivers/spi/spi_s3c24xx.c
  2. *
  3. * Copyright (c) 2006 Ben Dooks
  4. * Copyright (c) 2006 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. */
  12. #include <linux/init.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/delay.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/gpio.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/spi/spi_bitbang.h>
  24. #include <asm/io.h>
  25. #include <asm/dma.h>
  26. #include <mach/hardware.h>
  27. #include <plat/regs-spi.h>
  28. #include <mach/spi.h>
  29. struct s3c24xx_spi {
  30. /* bitbang has to be first */
  31. struct spi_bitbang bitbang;
  32. struct completion done;
  33. void __iomem *regs;
  34. int irq;
  35. int len;
  36. int count;
  37. void (*set_cs)(struct s3c2410_spi_info *spi,
  38. int cs, int pol);
  39. /* data buffers */
  40. const unsigned char *tx;
  41. unsigned char *rx;
  42. struct clk *clk;
  43. struct resource *ioarea;
  44. struct spi_master *master;
  45. struct spi_device *curdev;
  46. struct device *dev;
  47. struct s3c2410_spi_info *pdata;
  48. };
  49. #define SPCON_DEFAULT (S3C2410_SPCON_MSTR | S3C2410_SPCON_SMOD_INT)
  50. #define SPPIN_DEFAULT (S3C2410_SPPIN_KEEP)
  51. static inline struct s3c24xx_spi *to_hw(struct spi_device *sdev)
  52. {
  53. return spi_master_get_devdata(sdev->master);
  54. }
  55. static void s3c24xx_spi_gpiocs(struct s3c2410_spi_info *spi, int cs, int pol)
  56. {
  57. gpio_set_value(spi->pin_cs, pol);
  58. }
  59. static void s3c24xx_spi_chipsel(struct spi_device *spi, int value)
  60. {
  61. struct s3c24xx_spi *hw = to_hw(spi);
  62. unsigned int cspol = spi->mode & SPI_CS_HIGH ? 1 : 0;
  63. unsigned int spcon;
  64. switch (value) {
  65. case BITBANG_CS_INACTIVE:
  66. hw->set_cs(hw->pdata, spi->chip_select, cspol^1);
  67. break;
  68. case BITBANG_CS_ACTIVE:
  69. spcon = readb(hw->regs + S3C2410_SPCON);
  70. if (spi->mode & SPI_CPHA)
  71. spcon |= S3C2410_SPCON_CPHA_FMTB;
  72. else
  73. spcon &= ~S3C2410_SPCON_CPHA_FMTB;
  74. if (spi->mode & SPI_CPOL)
  75. spcon |= S3C2410_SPCON_CPOL_HIGH;
  76. else
  77. spcon &= ~S3C2410_SPCON_CPOL_HIGH;
  78. spcon |= S3C2410_SPCON_ENSCK;
  79. /* write new configration */
  80. writeb(spcon, hw->regs + S3C2410_SPCON);
  81. hw->set_cs(hw->pdata, spi->chip_select, cspol);
  82. break;
  83. }
  84. }
  85. static int s3c24xx_spi_setupxfer(struct spi_device *spi,
  86. struct spi_transfer *t)
  87. {
  88. struct s3c24xx_spi *hw = to_hw(spi);
  89. unsigned int bpw;
  90. unsigned int hz;
  91. unsigned int div;
  92. unsigned long clk;
  93. bpw = t ? t->bits_per_word : spi->bits_per_word;
  94. hz = t ? t->speed_hz : spi->max_speed_hz;
  95. if (!bpw)
  96. bpw = 8;
  97. if (!hz)
  98. hz = spi->max_speed_hz;
  99. if (bpw != 8) {
  100. dev_err(&spi->dev, "invalid bits-per-word (%d)\n", bpw);
  101. return -EINVAL;
  102. }
  103. clk = clk_get_rate(hw->clk);
  104. div = DIV_ROUND_UP(clk, hz * 2) - 1;
  105. if (div > 255)
  106. div = 255;
  107. dev_dbg(&spi->dev, "setting pre-scaler to %d (wanted %d, got %ld)\n",
  108. div, hz, clk / (2 * (div + 1)));
  109. writeb(div, hw->regs + S3C2410_SPPRE);
  110. spin_lock(&hw->bitbang.lock);
  111. if (!hw->bitbang.busy) {
  112. hw->bitbang.chipselect(spi, BITBANG_CS_INACTIVE);
  113. /* need to ndelay for 0.5 clocktick ? */
  114. }
  115. spin_unlock(&hw->bitbang.lock);
  116. return 0;
  117. }
  118. static int s3c24xx_spi_setup(struct spi_device *spi)
  119. {
  120. int ret;
  121. ret = s3c24xx_spi_setupxfer(spi, NULL);
  122. if (ret < 0) {
  123. dev_err(&spi->dev, "setupxfer returned %d\n", ret);
  124. return ret;
  125. }
  126. return 0;
  127. }
  128. static inline unsigned int hw_txbyte(struct s3c24xx_spi *hw, int count)
  129. {
  130. return hw->tx ? hw->tx[count] : 0;
  131. }
  132. static int s3c24xx_spi_txrx(struct spi_device *spi, struct spi_transfer *t)
  133. {
  134. struct s3c24xx_spi *hw = to_hw(spi);
  135. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  136. t->tx_buf, t->rx_buf, t->len);
  137. hw->tx = t->tx_buf;
  138. hw->rx = t->rx_buf;
  139. hw->len = t->len;
  140. hw->count = 0;
  141. init_completion(&hw->done);
  142. /* send the first byte */
  143. writeb(hw_txbyte(hw, 0), hw->regs + S3C2410_SPTDAT);
  144. wait_for_completion(&hw->done);
  145. return hw->count;
  146. }
  147. static irqreturn_t s3c24xx_spi_irq(int irq, void *dev)
  148. {
  149. struct s3c24xx_spi *hw = dev;
  150. unsigned int spsta = readb(hw->regs + S3C2410_SPSTA);
  151. unsigned int count = hw->count;
  152. if (spsta & S3C2410_SPSTA_DCOL) {
  153. dev_dbg(hw->dev, "data-collision\n");
  154. complete(&hw->done);
  155. goto irq_done;
  156. }
  157. if (!(spsta & S3C2410_SPSTA_READY)) {
  158. dev_dbg(hw->dev, "spi not ready for tx?\n");
  159. complete(&hw->done);
  160. goto irq_done;
  161. }
  162. hw->count++;
  163. if (hw->rx)
  164. hw->rx[count] = readb(hw->regs + S3C2410_SPRDAT);
  165. count++;
  166. if (count < hw->len)
  167. writeb(hw_txbyte(hw, count), hw->regs + S3C2410_SPTDAT);
  168. else
  169. complete(&hw->done);
  170. irq_done:
  171. return IRQ_HANDLED;
  172. }
  173. static void s3c24xx_spi_initialsetup(struct s3c24xx_spi *hw)
  174. {
  175. /* for the moment, permanently enable the clock */
  176. clk_enable(hw->clk);
  177. /* program defaults into the registers */
  178. writeb(0xff, hw->regs + S3C2410_SPPRE);
  179. writeb(SPPIN_DEFAULT, hw->regs + S3C2410_SPPIN);
  180. writeb(SPCON_DEFAULT, hw->regs + S3C2410_SPCON);
  181. if (hw->pdata) {
  182. if (hw->set_cs == s3c24xx_spi_gpiocs)
  183. gpio_direction_output(hw->pdata->pin_cs, 1);
  184. if (hw->pdata->gpio_setup)
  185. hw->pdata->gpio_setup(hw->pdata, 1);
  186. }
  187. }
  188. static int __init s3c24xx_spi_probe(struct platform_device *pdev)
  189. {
  190. struct s3c2410_spi_info *pdata;
  191. struct s3c24xx_spi *hw;
  192. struct spi_master *master;
  193. struct resource *res;
  194. int err = 0;
  195. master = spi_alloc_master(&pdev->dev, sizeof(struct s3c24xx_spi));
  196. if (master == NULL) {
  197. dev_err(&pdev->dev, "No memory for spi_master\n");
  198. err = -ENOMEM;
  199. goto err_nomem;
  200. }
  201. hw = spi_master_get_devdata(master);
  202. memset(hw, 0, sizeof(struct s3c24xx_spi));
  203. hw->master = spi_master_get(master);
  204. hw->pdata = pdata = pdev->dev.platform_data;
  205. hw->dev = &pdev->dev;
  206. if (pdata == NULL) {
  207. dev_err(&pdev->dev, "No platform data supplied\n");
  208. err = -ENOENT;
  209. goto err_no_pdata;
  210. }
  211. platform_set_drvdata(pdev, hw);
  212. init_completion(&hw->done);
  213. /* setup the master state. */
  214. /* the spi->mode bits understood by this driver: */
  215. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  216. master->num_chipselect = hw->pdata->num_cs;
  217. master->bus_num = pdata->bus_num;
  218. /* setup the state for the bitbang driver */
  219. hw->bitbang.master = hw->master;
  220. hw->bitbang.setup_transfer = s3c24xx_spi_setupxfer;
  221. hw->bitbang.chipselect = s3c24xx_spi_chipsel;
  222. hw->bitbang.txrx_bufs = s3c24xx_spi_txrx;
  223. hw->bitbang.master->setup = s3c24xx_spi_setup;
  224. dev_dbg(hw->dev, "bitbang at %p\n", &hw->bitbang);
  225. /* find and map our resources */
  226. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  227. if (res == NULL) {
  228. dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
  229. err = -ENOENT;
  230. goto err_no_iores;
  231. }
  232. hw->ioarea = request_mem_region(res->start, (res->end - res->start)+1,
  233. pdev->name);
  234. if (hw->ioarea == NULL) {
  235. dev_err(&pdev->dev, "Cannot reserve region\n");
  236. err = -ENXIO;
  237. goto err_no_iores;
  238. }
  239. hw->regs = ioremap(res->start, (res->end - res->start)+1);
  240. if (hw->regs == NULL) {
  241. dev_err(&pdev->dev, "Cannot map IO\n");
  242. err = -ENXIO;
  243. goto err_no_iomap;
  244. }
  245. hw->irq = platform_get_irq(pdev, 0);
  246. if (hw->irq < 0) {
  247. dev_err(&pdev->dev, "No IRQ specified\n");
  248. err = -ENOENT;
  249. goto err_no_irq;
  250. }
  251. err = request_irq(hw->irq, s3c24xx_spi_irq, 0, pdev->name, hw);
  252. if (err) {
  253. dev_err(&pdev->dev, "Cannot claim IRQ\n");
  254. goto err_no_irq;
  255. }
  256. hw->clk = clk_get(&pdev->dev, "spi");
  257. if (IS_ERR(hw->clk)) {
  258. dev_err(&pdev->dev, "No clock for device\n");
  259. err = PTR_ERR(hw->clk);
  260. goto err_no_clk;
  261. }
  262. /* setup any gpio we can */
  263. if (!pdata->set_cs) {
  264. if (pdata->pin_cs < 0) {
  265. dev_err(&pdev->dev, "No chipselect pin\n");
  266. goto err_register;
  267. }
  268. err = gpio_request(pdata->pin_cs, dev_name(&pdev->dev));
  269. if (err) {
  270. dev_err(&pdev->dev, "Failed to get gpio for cs\n");
  271. goto err_register;
  272. }
  273. hw->set_cs = s3c24xx_spi_gpiocs;
  274. gpio_direction_output(pdata->pin_cs, 1);
  275. } else
  276. hw->set_cs = pdata->set_cs;
  277. s3c24xx_spi_initialsetup(hw);
  278. /* register our spi controller */
  279. err = spi_bitbang_start(&hw->bitbang);
  280. if (err) {
  281. dev_err(&pdev->dev, "Failed to register SPI master\n");
  282. goto err_register;
  283. }
  284. return 0;
  285. err_register:
  286. if (hw->set_cs == s3c24xx_spi_gpiocs)
  287. gpio_free(pdata->pin_cs);
  288. clk_disable(hw->clk);
  289. clk_put(hw->clk);
  290. err_no_clk:
  291. free_irq(hw->irq, hw);
  292. err_no_irq:
  293. iounmap(hw->regs);
  294. err_no_iomap:
  295. release_resource(hw->ioarea);
  296. kfree(hw->ioarea);
  297. err_no_iores:
  298. err_no_pdata:
  299. spi_master_put(hw->master);
  300. err_nomem:
  301. return err;
  302. }
  303. static int __exit s3c24xx_spi_remove(struct platform_device *dev)
  304. {
  305. struct s3c24xx_spi *hw = platform_get_drvdata(dev);
  306. platform_set_drvdata(dev, NULL);
  307. spi_unregister_master(hw->master);
  308. clk_disable(hw->clk);
  309. clk_put(hw->clk);
  310. free_irq(hw->irq, hw);
  311. iounmap(hw->regs);
  312. if (hw->set_cs == s3c24xx_spi_gpiocs)
  313. gpio_free(hw->pdata->pin_cs);
  314. release_resource(hw->ioarea);
  315. kfree(hw->ioarea);
  316. spi_master_put(hw->master);
  317. return 0;
  318. }
  319. #ifdef CONFIG_PM
  320. static int s3c24xx_spi_suspend(struct platform_device *pdev, pm_message_t msg)
  321. {
  322. struct s3c24xx_spi *hw = platform_get_drvdata(pdev);
  323. if (hw->pdata && hw->pdata->gpio_setup)
  324. hw->pdata->gpio_setup(hw->pdata, 0);
  325. clk_disable(hw->clk);
  326. return 0;
  327. }
  328. static int s3c24xx_spi_resume(struct platform_device *pdev)
  329. {
  330. struct s3c24xx_spi *hw = platform_get_drvdata(pdev);
  331. s3c24xx_spi_initialsetup(hw);
  332. return 0;
  333. }
  334. #else
  335. #define s3c24xx_spi_suspend NULL
  336. #define s3c24xx_spi_resume NULL
  337. #endif
  338. MODULE_ALIAS("platform:s3c2410-spi");
  339. static struct platform_driver s3c24xx_spi_driver = {
  340. .remove = __exit_p(s3c24xx_spi_remove),
  341. .suspend = s3c24xx_spi_suspend,
  342. .resume = s3c24xx_spi_resume,
  343. .driver = {
  344. .name = "s3c2410-spi",
  345. .owner = THIS_MODULE,
  346. },
  347. };
  348. static int __init s3c24xx_spi_init(void)
  349. {
  350. return platform_driver_probe(&s3c24xx_spi_driver, s3c24xx_spi_probe);
  351. }
  352. static void __exit s3c24xx_spi_exit(void)
  353. {
  354. platform_driver_unregister(&s3c24xx_spi_driver);
  355. }
  356. module_init(s3c24xx_spi_init);
  357. module_exit(s3c24xx_spi_exit);
  358. MODULE_DESCRIPTION("S3C24XX SPI Driver");
  359. MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
  360. MODULE_LICENSE("GPL");