lpfc_hw4.h 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get(name, ptr) \
  44. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  45. #define bf_set(name, ptr, value) \
  46. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  47. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  48. struct dma_address {
  49. uint32_t addr_lo;
  50. uint32_t addr_hi;
  51. };
  52. #define LPFC_SLIREV_CONF_WORD 0x58
  53. struct lpfc_sli_intf {
  54. uint32_t word0;
  55. #define lpfc_sli_intf_iftype_MASK 0x00000007
  56. #define lpfc_sli_intf_iftype_SHIFT 0
  57. #define lpfc_sli_intf_iftype_WORD word0
  58. #define lpfc_sli_intf_rev_MASK 0x0000000f
  59. #define lpfc_sli_intf_rev_SHIFT 4
  60. #define lpfc_sli_intf_rev_WORD word0
  61. #define LPFC_SLIREV_CONF_SLI4 4
  62. #define lpfc_sli_intf_family_MASK 0x000000ff
  63. #define lpfc_sli_intf_family_SHIFT 8
  64. #define lpfc_sli_intf_family_WORD word0
  65. #define lpfc_sli_intf_feat1_MASK 0x000000ff
  66. #define lpfc_sli_intf_feat1_SHIFT 16
  67. #define lpfc_sli_intf_feat1_WORD word0
  68. #define lpfc_sli_intf_feat2_MASK 0x0000001f
  69. #define lpfc_sli_intf_feat2_SHIFT 24
  70. #define lpfc_sli_intf_feat2_WORD word0
  71. #define lpfc_sli_intf_valid_MASK 0x00000007
  72. #define lpfc_sli_intf_valid_SHIFT 29
  73. #define lpfc_sli_intf_valid_WORD word0
  74. #define LPFC_SLI_INTF_VALID 6
  75. };
  76. #define LPFC_SLI4_BAR0 1
  77. #define LPFC_SLI4_BAR1 2
  78. #define LPFC_SLI4_BAR2 4
  79. #define LPFC_SLI4_MBX_EMBED true
  80. #define LPFC_SLI4_MBX_NEMBED false
  81. #define LPFC_SLI4_MB_WORD_COUNT 64
  82. #define LPFC_MAX_MQ_PAGE 8
  83. #define LPFC_MAX_WQ_PAGE 8
  84. #define LPFC_MAX_CQ_PAGE 4
  85. #define LPFC_MAX_EQ_PAGE 8
  86. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  87. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  88. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  89. /* Define SLI4 Alignment requirements. */
  90. #define LPFC_ALIGN_16_BYTE 16
  91. #define LPFC_ALIGN_64_BYTE 64
  92. /* Define SLI4 specific definitions. */
  93. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  94. #define LPFC_MBX_CMD_HDR_LENGTH 16
  95. #define LPFC_MBX_ERROR_RANGE 0x4000
  96. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  97. #define LPFC_BMBX_BIT1_ADDR_LO 0
  98. #define LPFC_RPI_HDR_COUNT 64
  99. #define LPFC_HDR_TEMPLATE_SIZE 4096
  100. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  101. #define LPFC_FCF_RECORD_WD_CNT 132
  102. #define LPFC_ENTIRE_FCF_DATABASE 0
  103. #define LPFC_DFLT_FCF_INDEX 0
  104. /* Virtual function numbers */
  105. #define LPFC_VF0 0
  106. #define LPFC_VF1 1
  107. #define LPFC_VF2 2
  108. #define LPFC_VF3 3
  109. #define LPFC_VF4 4
  110. #define LPFC_VF5 5
  111. #define LPFC_VF6 6
  112. #define LPFC_VF7 7
  113. #define LPFC_VF8 8
  114. #define LPFC_VF9 9
  115. #define LPFC_VF10 10
  116. #define LPFC_VF11 11
  117. #define LPFC_VF12 12
  118. #define LPFC_VF13 13
  119. #define LPFC_VF14 14
  120. #define LPFC_VF15 15
  121. #define LPFC_VF16 16
  122. #define LPFC_VF17 17
  123. #define LPFC_VF18 18
  124. #define LPFC_VF19 19
  125. #define LPFC_VF20 20
  126. #define LPFC_VF21 21
  127. #define LPFC_VF22 22
  128. #define LPFC_VF23 23
  129. #define LPFC_VF24 24
  130. #define LPFC_VF25 25
  131. #define LPFC_VF26 26
  132. #define LPFC_VF27 27
  133. #define LPFC_VF28 28
  134. #define LPFC_VF29 29
  135. #define LPFC_VF30 30
  136. #define LPFC_VF31 31
  137. /* PCI function numbers */
  138. #define LPFC_PCI_FUNC0 0
  139. #define LPFC_PCI_FUNC1 1
  140. #define LPFC_PCI_FUNC2 2
  141. #define LPFC_PCI_FUNC3 3
  142. #define LPFC_PCI_FUNC4 4
  143. /* Active interrupt test count */
  144. #define LPFC_ACT_INTR_CNT 4
  145. /* Delay Multiplier constant */
  146. #define LPFC_DMULT_CONST 651042
  147. #define LPFC_MIM_IMAX 636
  148. #define LPFC_FP_DEF_IMAX 10000
  149. #define LPFC_SP_DEF_IMAX 10000
  150. struct ulp_bde64 {
  151. union ULP_BDE_TUS {
  152. uint32_t w;
  153. struct {
  154. #ifdef __BIG_ENDIAN_BITFIELD
  155. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  156. VALUE !! */
  157. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  158. #else /* __LITTLE_ENDIAN_BITFIELD */
  159. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  160. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  161. VALUE !! */
  162. #endif
  163. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  164. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  165. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  166. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  167. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  168. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  169. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  170. } f;
  171. } tus;
  172. uint32_t addrLow;
  173. uint32_t addrHigh;
  174. };
  175. struct lpfc_sli4_flags {
  176. uint32_t word0;
  177. #define lpfc_fip_flag_SHIFT 0
  178. #define lpfc_fip_flag_MASK 0x00000001
  179. #define lpfc_fip_flag_WORD word0
  180. };
  181. /* event queue entry structure */
  182. struct lpfc_eqe {
  183. uint32_t word0;
  184. #define lpfc_eqe_resource_id_SHIFT 16
  185. #define lpfc_eqe_resource_id_MASK 0x000000FF
  186. #define lpfc_eqe_resource_id_WORD word0
  187. #define lpfc_eqe_minor_code_SHIFT 4
  188. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  189. #define lpfc_eqe_minor_code_WORD word0
  190. #define lpfc_eqe_major_code_SHIFT 1
  191. #define lpfc_eqe_major_code_MASK 0x00000007
  192. #define lpfc_eqe_major_code_WORD word0
  193. #define lpfc_eqe_valid_SHIFT 0
  194. #define lpfc_eqe_valid_MASK 0x00000001
  195. #define lpfc_eqe_valid_WORD word0
  196. };
  197. /* completion queue entry structure (common fields for all cqe types) */
  198. struct lpfc_cqe {
  199. uint32_t reserved0;
  200. uint32_t reserved1;
  201. uint32_t reserved2;
  202. uint32_t word3;
  203. #define lpfc_cqe_valid_SHIFT 31
  204. #define lpfc_cqe_valid_MASK 0x00000001
  205. #define lpfc_cqe_valid_WORD word3
  206. #define lpfc_cqe_code_SHIFT 16
  207. #define lpfc_cqe_code_MASK 0x000000FF
  208. #define lpfc_cqe_code_WORD word3
  209. };
  210. /* Completion Queue Entry Status Codes */
  211. #define CQE_STATUS_SUCCESS 0x0
  212. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  213. #define CQE_STATUS_REMOTE_STOP 0x2
  214. #define CQE_STATUS_LOCAL_REJECT 0x3
  215. #define CQE_STATUS_NPORT_RJT 0x4
  216. #define CQE_STATUS_FABRIC_RJT 0x5
  217. #define CQE_STATUS_NPORT_BSY 0x6
  218. #define CQE_STATUS_FABRIC_BSY 0x7
  219. #define CQE_STATUS_INTERMED_RSP 0x8
  220. #define CQE_STATUS_LS_RJT 0x9
  221. #define CQE_STATUS_CMD_REJECT 0xb
  222. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  223. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  224. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  225. #define CQE_HW_STATUS_NO_ERR 0x0
  226. #define CQE_HW_STATUS_UNDERRUN 0x1
  227. #define CQE_HW_STATUS_OVERRUN 0x2
  228. /* Completion Queue Entry Codes */
  229. #define CQE_CODE_COMPL_WQE 0x1
  230. #define CQE_CODE_RELEASE_WQE 0x2
  231. #define CQE_CODE_RECEIVE 0x4
  232. #define CQE_CODE_XRI_ABORTED 0x5
  233. /* completion queue entry for wqe completions */
  234. struct lpfc_wcqe_complete {
  235. uint32_t word0;
  236. #define lpfc_wcqe_c_request_tag_SHIFT 16
  237. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  238. #define lpfc_wcqe_c_request_tag_WORD word0
  239. #define lpfc_wcqe_c_status_SHIFT 8
  240. #define lpfc_wcqe_c_status_MASK 0x000000FF
  241. #define lpfc_wcqe_c_status_WORD word0
  242. #define lpfc_wcqe_c_hw_status_SHIFT 0
  243. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  244. #define lpfc_wcqe_c_hw_status_WORD word0
  245. uint32_t total_data_placed;
  246. uint32_t parameter;
  247. uint32_t word3;
  248. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  249. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  250. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  251. #define lpfc_wcqe_c_xb_SHIFT 28
  252. #define lpfc_wcqe_c_xb_MASK 0x00000001
  253. #define lpfc_wcqe_c_xb_WORD word3
  254. #define lpfc_wcqe_c_pv_SHIFT 27
  255. #define lpfc_wcqe_c_pv_MASK 0x00000001
  256. #define lpfc_wcqe_c_pv_WORD word3
  257. #define lpfc_wcqe_c_priority_SHIFT 24
  258. #define lpfc_wcqe_c_priority_MASK 0x00000007
  259. #define lpfc_wcqe_c_priority_WORD word3
  260. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  261. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  262. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  263. };
  264. /* completion queue entry for wqe release */
  265. struct lpfc_wcqe_release {
  266. uint32_t reserved0;
  267. uint32_t reserved1;
  268. uint32_t word2;
  269. #define lpfc_wcqe_r_wq_id_SHIFT 16
  270. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  271. #define lpfc_wcqe_r_wq_id_WORD word2
  272. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  273. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  274. #define lpfc_wcqe_r_wqe_index_WORD word2
  275. uint32_t word3;
  276. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  277. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  278. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  279. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  280. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  281. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  282. };
  283. struct sli4_wcqe_xri_aborted {
  284. uint32_t word0;
  285. #define lpfc_wcqe_xa_status_SHIFT 8
  286. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  287. #define lpfc_wcqe_xa_status_WORD word0
  288. uint32_t parameter;
  289. uint32_t word2;
  290. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  291. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  292. #define lpfc_wcqe_xa_remote_xid_WORD word2
  293. #define lpfc_wcqe_xa_xri_SHIFT 0
  294. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  295. #define lpfc_wcqe_xa_xri_WORD word2
  296. uint32_t word3;
  297. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  298. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  299. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  300. #define lpfc_wcqe_xa_ia_SHIFT 30
  301. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  302. #define lpfc_wcqe_xa_ia_WORD word3
  303. #define CQE_XRI_ABORTED_IA_REMOTE 0
  304. #define CQE_XRI_ABORTED_IA_LOCAL 1
  305. #define lpfc_wcqe_xa_br_SHIFT 29
  306. #define lpfc_wcqe_xa_br_MASK 0x00000001
  307. #define lpfc_wcqe_xa_br_WORD word3
  308. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  309. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  310. #define lpfc_wcqe_xa_eo_SHIFT 28
  311. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  312. #define lpfc_wcqe_xa_eo_WORD word3
  313. #define CQE_XRI_ABORTED_EO_REMOTE 0
  314. #define CQE_XRI_ABORTED_EO_LOCAL 1
  315. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  316. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  317. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  318. };
  319. /* completion queue entry structure for rqe completion */
  320. struct lpfc_rcqe {
  321. uint32_t word0;
  322. #define lpfc_rcqe_bindex_SHIFT 16
  323. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  324. #define lpfc_rcqe_bindex_WORD word0
  325. #define lpfc_rcqe_status_SHIFT 8
  326. #define lpfc_rcqe_status_MASK 0x000000FF
  327. #define lpfc_rcqe_status_WORD word0
  328. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  329. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  330. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  331. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  332. uint32_t reserved1;
  333. uint32_t word2;
  334. #define lpfc_rcqe_length_SHIFT 16
  335. #define lpfc_rcqe_length_MASK 0x0000FFFF
  336. #define lpfc_rcqe_length_WORD word2
  337. #define lpfc_rcqe_rq_id_SHIFT 6
  338. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  339. #define lpfc_rcqe_rq_id_WORD word2
  340. #define lpfc_rcqe_fcf_id_SHIFT 0
  341. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  342. #define lpfc_rcqe_fcf_id_WORD word2
  343. uint32_t word3;
  344. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  345. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  346. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  347. #define lpfc_rcqe_port_SHIFT 30
  348. #define lpfc_rcqe_port_MASK 0x00000001
  349. #define lpfc_rcqe_port_WORD word3
  350. #define lpfc_rcqe_hdr_length_SHIFT 24
  351. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  352. #define lpfc_rcqe_hdr_length_WORD word3
  353. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  354. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  355. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  356. #define lpfc_rcqe_eof_SHIFT 8
  357. #define lpfc_rcqe_eof_MASK 0x000000FF
  358. #define lpfc_rcqe_eof_WORD word3
  359. #define FCOE_EOFn 0x41
  360. #define FCOE_EOFt 0x42
  361. #define FCOE_EOFni 0x49
  362. #define FCOE_EOFa 0x50
  363. #define lpfc_rcqe_sof_SHIFT 0
  364. #define lpfc_rcqe_sof_MASK 0x000000FF
  365. #define lpfc_rcqe_sof_WORD word3
  366. #define FCOE_SOFi2 0x2d
  367. #define FCOE_SOFi3 0x2e
  368. #define FCOE_SOFn2 0x35
  369. #define FCOE_SOFn3 0x36
  370. };
  371. struct lpfc_wqe_generic{
  372. struct ulp_bde64 bde;
  373. uint32_t word3;
  374. uint32_t word4;
  375. uint32_t word5;
  376. uint32_t word6;
  377. #define lpfc_wqe_gen_context_SHIFT 16
  378. #define lpfc_wqe_gen_context_MASK 0x0000FFFF
  379. #define lpfc_wqe_gen_context_WORD word6
  380. #define lpfc_wqe_gen_xri_SHIFT 0
  381. #define lpfc_wqe_gen_xri_MASK 0x0000FFFF
  382. #define lpfc_wqe_gen_xri_WORD word6
  383. uint32_t word7;
  384. #define lpfc_wqe_gen_lnk_SHIFT 23
  385. #define lpfc_wqe_gen_lnk_MASK 0x00000001
  386. #define lpfc_wqe_gen_lnk_WORD word7
  387. #define lpfc_wqe_gen_erp_SHIFT 22
  388. #define lpfc_wqe_gen_erp_MASK 0x00000001
  389. #define lpfc_wqe_gen_erp_WORD word7
  390. #define lpfc_wqe_gen_pu_SHIFT 20
  391. #define lpfc_wqe_gen_pu_MASK 0x00000003
  392. #define lpfc_wqe_gen_pu_WORD word7
  393. #define lpfc_wqe_gen_class_SHIFT 16
  394. #define lpfc_wqe_gen_class_MASK 0x00000007
  395. #define lpfc_wqe_gen_class_WORD word7
  396. #define lpfc_wqe_gen_command_SHIFT 8
  397. #define lpfc_wqe_gen_command_MASK 0x000000FF
  398. #define lpfc_wqe_gen_command_WORD word7
  399. #define lpfc_wqe_gen_status_SHIFT 4
  400. #define lpfc_wqe_gen_status_MASK 0x0000000F
  401. #define lpfc_wqe_gen_status_WORD word7
  402. #define lpfc_wqe_gen_ct_SHIFT 2
  403. #define lpfc_wqe_gen_ct_MASK 0x00000007
  404. #define lpfc_wqe_gen_ct_WORD word7
  405. uint32_t abort_tag;
  406. uint32_t word9;
  407. #define lpfc_wqe_gen_request_tag_SHIFT 0
  408. #define lpfc_wqe_gen_request_tag_MASK 0x0000FFFF
  409. #define lpfc_wqe_gen_request_tag_WORD word9
  410. uint32_t word10;
  411. #define lpfc_wqe_gen_ccp_SHIFT 24
  412. #define lpfc_wqe_gen_ccp_MASK 0x000000FF
  413. #define lpfc_wqe_gen_ccp_WORD word10
  414. #define lpfc_wqe_gen_ccpe_SHIFT 23
  415. #define lpfc_wqe_gen_ccpe_MASK 0x00000001
  416. #define lpfc_wqe_gen_ccpe_WORD word10
  417. #define lpfc_wqe_gen_pv_SHIFT 19
  418. #define lpfc_wqe_gen_pv_MASK 0x00000001
  419. #define lpfc_wqe_gen_pv_WORD word10
  420. #define lpfc_wqe_gen_pri_SHIFT 16
  421. #define lpfc_wqe_gen_pri_MASK 0x00000007
  422. #define lpfc_wqe_gen_pri_WORD word10
  423. uint32_t word11;
  424. #define lpfc_wqe_gen_cq_id_SHIFT 16
  425. #define lpfc_wqe_gen_cq_id_MASK 0x0000FFFF
  426. #define lpfc_wqe_gen_cq_id_WORD word11
  427. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  428. #define lpfc_wqe_gen_wqec_SHIFT 7
  429. #define lpfc_wqe_gen_wqec_MASK 0x00000001
  430. #define lpfc_wqe_gen_wqec_WORD word11
  431. #define lpfc_wqe_gen_cmd_type_SHIFT 0
  432. #define lpfc_wqe_gen_cmd_type_MASK 0x0000000F
  433. #define lpfc_wqe_gen_cmd_type_WORD word11
  434. uint32_t payload[4];
  435. };
  436. struct lpfc_rqe {
  437. uint32_t address_hi;
  438. uint32_t address_lo;
  439. };
  440. /* buffer descriptors */
  441. struct lpfc_bde4 {
  442. uint32_t addr_hi;
  443. uint32_t addr_lo;
  444. uint32_t word2;
  445. #define lpfc_bde4_last_SHIFT 31
  446. #define lpfc_bde4_last_MASK 0x00000001
  447. #define lpfc_bde4_last_WORD word2
  448. #define lpfc_bde4_sge_offset_SHIFT 0
  449. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  450. #define lpfc_bde4_sge_offset_WORD word2
  451. uint32_t word3;
  452. #define lpfc_bde4_length_SHIFT 0
  453. #define lpfc_bde4_length_MASK 0x000000FF
  454. #define lpfc_bde4_length_WORD word3
  455. };
  456. struct lpfc_register {
  457. uint32_t word0;
  458. };
  459. #define LPFC_UERR_STATUS_HI 0x00A4
  460. #define LPFC_UERR_STATUS_LO 0x00A0
  461. #define LPFC_ONLINE0 0x00B0
  462. #define LPFC_ONLINE1 0x00B4
  463. #define LPFC_SCRATCHPAD 0x0058
  464. /* BAR0 Registers */
  465. #define LPFC_HST_STATE 0x00AC
  466. #define lpfc_hst_state_perr_SHIFT 31
  467. #define lpfc_hst_state_perr_MASK 0x1
  468. #define lpfc_hst_state_perr_WORD word0
  469. #define lpfc_hst_state_sfi_SHIFT 30
  470. #define lpfc_hst_state_sfi_MASK 0x1
  471. #define lpfc_hst_state_sfi_WORD word0
  472. #define lpfc_hst_state_nip_SHIFT 29
  473. #define lpfc_hst_state_nip_MASK 0x1
  474. #define lpfc_hst_state_nip_WORD word0
  475. #define lpfc_hst_state_ipc_SHIFT 28
  476. #define lpfc_hst_state_ipc_MASK 0x1
  477. #define lpfc_hst_state_ipc_WORD word0
  478. #define lpfc_hst_state_xrom_SHIFT 27
  479. #define lpfc_hst_state_xrom_MASK 0x1
  480. #define lpfc_hst_state_xrom_WORD word0
  481. #define lpfc_hst_state_dl_SHIFT 26
  482. #define lpfc_hst_state_dl_MASK 0x1
  483. #define lpfc_hst_state_dl_WORD word0
  484. #define lpfc_hst_state_port_status_SHIFT 0
  485. #define lpfc_hst_state_port_status_MASK 0xFFFF
  486. #define lpfc_hst_state_port_status_WORD word0
  487. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  488. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  489. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  490. #define LPFC_POST_STAGE_BE_RESET 0x0003
  491. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  492. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  493. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  494. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  495. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  496. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  497. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  498. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  499. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  500. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  501. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  502. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  503. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  504. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  505. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  506. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  507. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  508. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  509. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  510. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  511. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  512. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  513. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  514. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  515. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  516. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  517. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  518. #define LPFC_POST_STAGE_ARMFW_READY 0xC000
  519. #define LPFC_POST_STAGE_ARMFW_UE 0xF000
  520. #define lpfc_scratchpad_slirev_SHIFT 4
  521. #define lpfc_scratchpad_slirev_MASK 0xF
  522. #define lpfc_scratchpad_slirev_WORD word0
  523. #define lpfc_scratchpad_chiptype_SHIFT 8
  524. #define lpfc_scratchpad_chiptype_MASK 0xFF
  525. #define lpfc_scratchpad_chiptype_WORD word0
  526. #define lpfc_scratchpad_featurelevel1_SHIFT 16
  527. #define lpfc_scratchpad_featurelevel1_MASK 0xFF
  528. #define lpfc_scratchpad_featurelevel1_WORD word0
  529. #define lpfc_scratchpad_featurelevel2_SHIFT 24
  530. #define lpfc_scratchpad_featurelevel2_MASK 0xFF
  531. #define lpfc_scratchpad_featurelevel2_WORD word0
  532. /* BAR1 Registers */
  533. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  534. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  535. #define LPFC_HST_ISR0 0x0C18
  536. #define LPFC_HST_ISR1 0x0C1C
  537. #define LPFC_HST_ISR2 0x0C20
  538. #define LPFC_HST_ISR3 0x0C24
  539. #define LPFC_HST_ISR4 0x0C28
  540. #define LPFC_HST_IMR0 0x0C48
  541. #define LPFC_HST_IMR1 0x0C4C
  542. #define LPFC_HST_IMR2 0x0C50
  543. #define LPFC_HST_IMR3 0x0C54
  544. #define LPFC_HST_IMR4 0x0C58
  545. #define LPFC_HST_ISCR0 0x0C78
  546. #define LPFC_HST_ISCR1 0x0C7C
  547. #define LPFC_HST_ISCR2 0x0C80
  548. #define LPFC_HST_ISCR3 0x0C84
  549. #define LPFC_HST_ISCR4 0x0C88
  550. #define LPFC_SLI4_INTR0 BIT0
  551. #define LPFC_SLI4_INTR1 BIT1
  552. #define LPFC_SLI4_INTR2 BIT2
  553. #define LPFC_SLI4_INTR3 BIT3
  554. #define LPFC_SLI4_INTR4 BIT4
  555. #define LPFC_SLI4_INTR5 BIT5
  556. #define LPFC_SLI4_INTR6 BIT6
  557. #define LPFC_SLI4_INTR7 BIT7
  558. #define LPFC_SLI4_INTR8 BIT8
  559. #define LPFC_SLI4_INTR9 BIT9
  560. #define LPFC_SLI4_INTR10 BIT10
  561. #define LPFC_SLI4_INTR11 BIT11
  562. #define LPFC_SLI4_INTR12 BIT12
  563. #define LPFC_SLI4_INTR13 BIT13
  564. #define LPFC_SLI4_INTR14 BIT14
  565. #define LPFC_SLI4_INTR15 BIT15
  566. #define LPFC_SLI4_INTR16 BIT16
  567. #define LPFC_SLI4_INTR17 BIT17
  568. #define LPFC_SLI4_INTR18 BIT18
  569. #define LPFC_SLI4_INTR19 BIT19
  570. #define LPFC_SLI4_INTR20 BIT20
  571. #define LPFC_SLI4_INTR21 BIT21
  572. #define LPFC_SLI4_INTR22 BIT22
  573. #define LPFC_SLI4_INTR23 BIT23
  574. #define LPFC_SLI4_INTR24 BIT24
  575. #define LPFC_SLI4_INTR25 BIT25
  576. #define LPFC_SLI4_INTR26 BIT26
  577. #define LPFC_SLI4_INTR27 BIT27
  578. #define LPFC_SLI4_INTR28 BIT28
  579. #define LPFC_SLI4_INTR29 BIT29
  580. #define LPFC_SLI4_INTR30 BIT30
  581. #define LPFC_SLI4_INTR31 BIT31
  582. /* BAR2 Registers */
  583. #define LPFC_RQ_DOORBELL 0x00A0
  584. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  585. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  586. #define lpfc_rq_doorbell_num_posted_WORD word0
  587. #define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
  588. #define lpfc_rq_doorbell_id_SHIFT 0
  589. #define lpfc_rq_doorbell_id_MASK 0x03FF
  590. #define lpfc_rq_doorbell_id_WORD word0
  591. #define LPFC_WQ_DOORBELL 0x0040
  592. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  593. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  594. #define lpfc_wq_doorbell_num_posted_WORD word0
  595. #define lpfc_wq_doorbell_index_SHIFT 16
  596. #define lpfc_wq_doorbell_index_MASK 0x00FF
  597. #define lpfc_wq_doorbell_index_WORD word0
  598. #define lpfc_wq_doorbell_id_SHIFT 0
  599. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  600. #define lpfc_wq_doorbell_id_WORD word0
  601. #define LPFC_EQCQ_DOORBELL 0x0120
  602. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  603. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  604. #define lpfc_eqcq_doorbell_arm_WORD word0
  605. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  606. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  607. #define lpfc_eqcq_doorbell_num_released_WORD word0
  608. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  609. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  610. #define lpfc_eqcq_doorbell_qt_WORD word0
  611. #define LPFC_QUEUE_TYPE_COMPLETION 0
  612. #define LPFC_QUEUE_TYPE_EVENT 1
  613. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  614. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  615. #define lpfc_eqcq_doorbell_eqci_WORD word0
  616. #define lpfc_eqcq_doorbell_cqid_SHIFT 0
  617. #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
  618. #define lpfc_eqcq_doorbell_cqid_WORD word0
  619. #define lpfc_eqcq_doorbell_eqid_SHIFT 0
  620. #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
  621. #define lpfc_eqcq_doorbell_eqid_WORD word0
  622. #define LPFC_BMBX 0x0160
  623. #define lpfc_bmbx_addr_SHIFT 2
  624. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  625. #define lpfc_bmbx_addr_WORD word0
  626. #define lpfc_bmbx_hi_SHIFT 1
  627. #define lpfc_bmbx_hi_MASK 0x0001
  628. #define lpfc_bmbx_hi_WORD word0
  629. #define lpfc_bmbx_rdy_SHIFT 0
  630. #define lpfc_bmbx_rdy_MASK 0x0001
  631. #define lpfc_bmbx_rdy_WORD word0
  632. #define LPFC_MQ_DOORBELL 0x0140
  633. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  634. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  635. #define lpfc_mq_doorbell_num_posted_WORD word0
  636. #define lpfc_mq_doorbell_id_SHIFT 0
  637. #define lpfc_mq_doorbell_id_MASK 0x03FF
  638. #define lpfc_mq_doorbell_id_WORD word0
  639. struct lpfc_sli4_cfg_mhdr {
  640. uint32_t word1;
  641. #define lpfc_mbox_hdr_emb_SHIFT 0
  642. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  643. #define lpfc_mbox_hdr_emb_WORD word1
  644. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  645. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  646. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  647. uint32_t payload_length;
  648. uint32_t tag_lo;
  649. uint32_t tag_hi;
  650. uint32_t reserved5;
  651. };
  652. union lpfc_sli4_cfg_shdr {
  653. struct {
  654. uint32_t word6;
  655. #define lpfc_mbox_hdr_opcode_SHIFT 0
  656. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  657. #define lpfc_mbox_hdr_opcode_WORD word6
  658. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  659. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  660. #define lpfc_mbox_hdr_subsystem_WORD word6
  661. #define lpfc_mbox_hdr_port_number_SHIFT 16
  662. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  663. #define lpfc_mbox_hdr_port_number_WORD word6
  664. #define lpfc_mbox_hdr_domain_SHIFT 24
  665. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  666. #define lpfc_mbox_hdr_domain_WORD word6
  667. uint32_t timeout;
  668. uint32_t request_length;
  669. uint32_t reserved9;
  670. } request;
  671. struct {
  672. uint32_t word6;
  673. #define lpfc_mbox_hdr_opcode_SHIFT 0
  674. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  675. #define lpfc_mbox_hdr_opcode_WORD word6
  676. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  677. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  678. #define lpfc_mbox_hdr_subsystem_WORD word6
  679. #define lpfc_mbox_hdr_domain_SHIFT 24
  680. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  681. #define lpfc_mbox_hdr_domain_WORD word6
  682. uint32_t word7;
  683. #define lpfc_mbox_hdr_status_SHIFT 0
  684. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  685. #define lpfc_mbox_hdr_status_WORD word7
  686. #define lpfc_mbox_hdr_add_status_SHIFT 8
  687. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  688. #define lpfc_mbox_hdr_add_status_WORD word7
  689. uint32_t response_length;
  690. uint32_t actual_response_length;
  691. } response;
  692. };
  693. /* Mailbox structures */
  694. struct mbox_header {
  695. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  696. union lpfc_sli4_cfg_shdr cfg_shdr;
  697. };
  698. /* Subsystem Definitions */
  699. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  700. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  701. /* Device Specific Definitions */
  702. /* The HOST ENDIAN defines are in Big Endian format. */
  703. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  704. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  705. /* Common Opcodes */
  706. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  707. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  708. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  709. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  710. #define LPFC_MBOX_OPCODE_NOP 0x21
  711. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  712. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  713. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  714. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  715. /* FCoE Opcodes */
  716. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  717. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  718. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  719. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  720. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  721. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  722. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  723. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  724. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  725. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  726. /* Mailbox command structures */
  727. struct eq_context {
  728. uint32_t word0;
  729. #define lpfc_eq_context_size_SHIFT 31
  730. #define lpfc_eq_context_size_MASK 0x00000001
  731. #define lpfc_eq_context_size_WORD word0
  732. #define LPFC_EQE_SIZE_4 0x0
  733. #define LPFC_EQE_SIZE_16 0x1
  734. #define lpfc_eq_context_valid_SHIFT 29
  735. #define lpfc_eq_context_valid_MASK 0x00000001
  736. #define lpfc_eq_context_valid_WORD word0
  737. uint32_t word1;
  738. #define lpfc_eq_context_count_SHIFT 26
  739. #define lpfc_eq_context_count_MASK 0x00000003
  740. #define lpfc_eq_context_count_WORD word1
  741. #define LPFC_EQ_CNT_256 0x0
  742. #define LPFC_EQ_CNT_512 0x1
  743. #define LPFC_EQ_CNT_1024 0x2
  744. #define LPFC_EQ_CNT_2048 0x3
  745. #define LPFC_EQ_CNT_4096 0x4
  746. uint32_t word2;
  747. #define lpfc_eq_context_delay_multi_SHIFT 13
  748. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  749. #define lpfc_eq_context_delay_multi_WORD word2
  750. uint32_t reserved3;
  751. };
  752. struct sgl_page_pairs {
  753. uint32_t sgl_pg0_addr_lo;
  754. uint32_t sgl_pg0_addr_hi;
  755. uint32_t sgl_pg1_addr_lo;
  756. uint32_t sgl_pg1_addr_hi;
  757. };
  758. struct lpfc_mbx_post_sgl_pages {
  759. struct mbox_header header;
  760. uint32_t word0;
  761. #define lpfc_post_sgl_pages_xri_SHIFT 0
  762. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  763. #define lpfc_post_sgl_pages_xri_WORD word0
  764. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  765. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  766. #define lpfc_post_sgl_pages_xricnt_WORD word0
  767. struct sgl_page_pairs sgl_pg_pairs[1];
  768. };
  769. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  770. struct lpfc_mbx_post_uembed_sgl_page1 {
  771. union lpfc_sli4_cfg_shdr cfg_shdr;
  772. uint32_t word0;
  773. struct sgl_page_pairs sgl_pg_pairs;
  774. };
  775. struct lpfc_mbx_sge {
  776. uint32_t pa_lo;
  777. uint32_t pa_hi;
  778. uint32_t length;
  779. };
  780. struct lpfc_mbx_nembed_cmd {
  781. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  782. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  783. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  784. };
  785. struct lpfc_mbx_nembed_sge_virt {
  786. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  787. };
  788. struct lpfc_mbx_eq_create {
  789. struct mbox_header header;
  790. union {
  791. struct {
  792. uint32_t word0;
  793. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  794. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  795. #define lpfc_mbx_eq_create_num_pages_WORD word0
  796. struct eq_context context;
  797. struct dma_address page[LPFC_MAX_EQ_PAGE];
  798. } request;
  799. struct {
  800. uint32_t word0;
  801. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  802. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  803. #define lpfc_mbx_eq_create_q_id_WORD word0
  804. } response;
  805. } u;
  806. };
  807. struct lpfc_mbx_eq_destroy {
  808. struct mbox_header header;
  809. union {
  810. struct {
  811. uint32_t word0;
  812. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  813. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  814. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  815. } request;
  816. struct {
  817. uint32_t word0;
  818. } response;
  819. } u;
  820. };
  821. struct lpfc_mbx_nop {
  822. struct mbox_header header;
  823. uint32_t context[2];
  824. };
  825. struct cq_context {
  826. uint32_t word0;
  827. #define lpfc_cq_context_event_SHIFT 31
  828. #define lpfc_cq_context_event_MASK 0x00000001
  829. #define lpfc_cq_context_event_WORD word0
  830. #define lpfc_cq_context_valid_SHIFT 29
  831. #define lpfc_cq_context_valid_MASK 0x00000001
  832. #define lpfc_cq_context_valid_WORD word0
  833. #define lpfc_cq_context_count_SHIFT 27
  834. #define lpfc_cq_context_count_MASK 0x00000003
  835. #define lpfc_cq_context_count_WORD word0
  836. #define LPFC_CQ_CNT_256 0x0
  837. #define LPFC_CQ_CNT_512 0x1
  838. #define LPFC_CQ_CNT_1024 0x2
  839. uint32_t word1;
  840. #define lpfc_cq_eq_id_SHIFT 22
  841. #define lpfc_cq_eq_id_MASK 0x000000FF
  842. #define lpfc_cq_eq_id_WORD word1
  843. uint32_t reserved0;
  844. uint32_t reserved1;
  845. };
  846. struct lpfc_mbx_cq_create {
  847. struct mbox_header header;
  848. union {
  849. struct {
  850. uint32_t word0;
  851. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  852. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  853. #define lpfc_mbx_cq_create_num_pages_WORD word0
  854. struct cq_context context;
  855. struct dma_address page[LPFC_MAX_CQ_PAGE];
  856. } request;
  857. struct {
  858. uint32_t word0;
  859. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  860. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  861. #define lpfc_mbx_cq_create_q_id_WORD word0
  862. } response;
  863. } u;
  864. };
  865. struct lpfc_mbx_cq_destroy {
  866. struct mbox_header header;
  867. union {
  868. struct {
  869. uint32_t word0;
  870. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  871. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  872. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  873. } request;
  874. struct {
  875. uint32_t word0;
  876. } response;
  877. } u;
  878. };
  879. struct wq_context {
  880. uint32_t reserved0;
  881. uint32_t reserved1;
  882. uint32_t reserved2;
  883. uint32_t reserved3;
  884. };
  885. struct lpfc_mbx_wq_create {
  886. struct mbox_header header;
  887. union {
  888. struct {
  889. uint32_t word0;
  890. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  891. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  892. #define lpfc_mbx_wq_create_num_pages_WORD word0
  893. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  894. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  895. #define lpfc_mbx_wq_create_cq_id_WORD word0
  896. struct dma_address page[LPFC_MAX_WQ_PAGE];
  897. } request;
  898. struct {
  899. uint32_t word0;
  900. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  901. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  902. #define lpfc_mbx_wq_create_q_id_WORD word0
  903. } response;
  904. } u;
  905. };
  906. struct lpfc_mbx_wq_destroy {
  907. struct mbox_header header;
  908. union {
  909. struct {
  910. uint32_t word0;
  911. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  912. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  913. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  914. } request;
  915. struct {
  916. uint32_t word0;
  917. } response;
  918. } u;
  919. };
  920. #define LPFC_HDR_BUF_SIZE 128
  921. #define LPFC_DATA_BUF_SIZE 4096
  922. struct rq_context {
  923. uint32_t word0;
  924. #define lpfc_rq_context_rq_size_SHIFT 16
  925. #define lpfc_rq_context_rq_size_MASK 0x0000000F
  926. #define lpfc_rq_context_rq_size_WORD word0
  927. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  928. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  929. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  930. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  931. uint32_t reserved1;
  932. uint32_t word2;
  933. #define lpfc_rq_context_cq_id_SHIFT 16
  934. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  935. #define lpfc_rq_context_cq_id_WORD word2
  936. #define lpfc_rq_context_buf_size_SHIFT 0
  937. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  938. #define lpfc_rq_context_buf_size_WORD word2
  939. uint32_t reserved3;
  940. };
  941. struct lpfc_mbx_rq_create {
  942. struct mbox_header header;
  943. union {
  944. struct {
  945. uint32_t word0;
  946. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  947. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  948. #define lpfc_mbx_rq_create_num_pages_WORD word0
  949. struct rq_context context;
  950. struct dma_address page[LPFC_MAX_WQ_PAGE];
  951. } request;
  952. struct {
  953. uint32_t word0;
  954. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  955. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  956. #define lpfc_mbx_rq_create_q_id_WORD word0
  957. } response;
  958. } u;
  959. };
  960. struct lpfc_mbx_rq_destroy {
  961. struct mbox_header header;
  962. union {
  963. struct {
  964. uint32_t word0;
  965. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  966. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  967. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  968. } request;
  969. struct {
  970. uint32_t word0;
  971. } response;
  972. } u;
  973. };
  974. struct mq_context {
  975. uint32_t word0;
  976. #define lpfc_mq_context_cq_id_SHIFT 22
  977. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  978. #define lpfc_mq_context_cq_id_WORD word0
  979. #define lpfc_mq_context_count_SHIFT 16
  980. #define lpfc_mq_context_count_MASK 0x0000000F
  981. #define lpfc_mq_context_count_WORD word0
  982. #define LPFC_MQ_CNT_16 0x5
  983. #define LPFC_MQ_CNT_32 0x6
  984. #define LPFC_MQ_CNT_64 0x7
  985. #define LPFC_MQ_CNT_128 0x8
  986. uint32_t word1;
  987. #define lpfc_mq_context_valid_SHIFT 31
  988. #define lpfc_mq_context_valid_MASK 0x00000001
  989. #define lpfc_mq_context_valid_WORD word1
  990. uint32_t reserved2;
  991. uint32_t reserved3;
  992. };
  993. struct lpfc_mbx_mq_create {
  994. struct mbox_header header;
  995. union {
  996. struct {
  997. uint32_t word0;
  998. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  999. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1000. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1001. struct mq_context context;
  1002. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1003. } request;
  1004. struct {
  1005. uint32_t word0;
  1006. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1007. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1008. #define lpfc_mbx_mq_create_q_id_WORD word0
  1009. } response;
  1010. } u;
  1011. };
  1012. struct lpfc_mbx_mq_destroy {
  1013. struct mbox_header header;
  1014. union {
  1015. struct {
  1016. uint32_t word0;
  1017. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1018. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1019. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1020. } request;
  1021. struct {
  1022. uint32_t word0;
  1023. } response;
  1024. } u;
  1025. };
  1026. struct lpfc_mbx_post_hdr_tmpl {
  1027. struct mbox_header header;
  1028. uint32_t word10;
  1029. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1030. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1031. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1032. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1033. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1034. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1035. uint32_t rpi_paddr_lo;
  1036. uint32_t rpi_paddr_hi;
  1037. };
  1038. struct sli4_sge { /* SLI-4 */
  1039. uint32_t addr_hi;
  1040. uint32_t addr_lo;
  1041. uint32_t word2;
  1042. #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
  1043. #define lpfc_sli4_sge_offset_MASK 0x00FFFFFF
  1044. #define lpfc_sli4_sge_offset_WORD word2
  1045. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
  1046. this flag !! */
  1047. #define lpfc_sli4_sge_last_MASK 0x00000001
  1048. #define lpfc_sli4_sge_last_WORD word2
  1049. uint32_t word3;
  1050. #define lpfc_sli4_sge_len_SHIFT 0
  1051. #define lpfc_sli4_sge_len_MASK 0x0001FFFF
  1052. #define lpfc_sli4_sge_len_WORD word3
  1053. };
  1054. struct fcf_record {
  1055. uint32_t max_rcv_size;
  1056. uint32_t fka_adv_period;
  1057. uint32_t fip_priority;
  1058. uint32_t word3;
  1059. #define lpfc_fcf_record_mac_0_SHIFT 0
  1060. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1061. #define lpfc_fcf_record_mac_0_WORD word3
  1062. #define lpfc_fcf_record_mac_1_SHIFT 8
  1063. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1064. #define lpfc_fcf_record_mac_1_WORD word3
  1065. #define lpfc_fcf_record_mac_2_SHIFT 16
  1066. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1067. #define lpfc_fcf_record_mac_2_WORD word3
  1068. #define lpfc_fcf_record_mac_3_SHIFT 24
  1069. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1070. #define lpfc_fcf_record_mac_3_WORD word3
  1071. uint32_t word4;
  1072. #define lpfc_fcf_record_mac_4_SHIFT 0
  1073. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1074. #define lpfc_fcf_record_mac_4_WORD word4
  1075. #define lpfc_fcf_record_mac_5_SHIFT 8
  1076. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1077. #define lpfc_fcf_record_mac_5_WORD word4
  1078. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1079. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1080. #define lpfc_fcf_record_fcf_avail_WORD word4
  1081. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1082. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1083. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1084. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1085. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1086. uint32_t word5;
  1087. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1088. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1089. #define lpfc_fcf_record_fab_name_0_WORD word5
  1090. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1091. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1092. #define lpfc_fcf_record_fab_name_1_WORD word5
  1093. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1094. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1095. #define lpfc_fcf_record_fab_name_2_WORD word5
  1096. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1097. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1098. #define lpfc_fcf_record_fab_name_3_WORD word5
  1099. uint32_t word6;
  1100. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1101. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1102. #define lpfc_fcf_record_fab_name_4_WORD word6
  1103. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1104. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1105. #define lpfc_fcf_record_fab_name_5_WORD word6
  1106. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1107. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1108. #define lpfc_fcf_record_fab_name_6_WORD word6
  1109. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1110. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1111. #define lpfc_fcf_record_fab_name_7_WORD word6
  1112. uint32_t word7;
  1113. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1114. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1115. #define lpfc_fcf_record_fc_map_0_WORD word7
  1116. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1117. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1118. #define lpfc_fcf_record_fc_map_1_WORD word7
  1119. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1120. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1121. #define lpfc_fcf_record_fc_map_2_WORD word7
  1122. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1123. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1124. #define lpfc_fcf_record_fcf_valid_WORD word7
  1125. uint32_t word8;
  1126. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1127. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1128. #define lpfc_fcf_record_fcf_index_WORD word8
  1129. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1130. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1131. #define lpfc_fcf_record_fcf_state_WORD word8
  1132. uint8_t vlan_bitmap[512];
  1133. uint32_t word137;
  1134. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1135. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1136. #define lpfc_fcf_record_switch_name_0_WORD word137
  1137. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1138. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1139. #define lpfc_fcf_record_switch_name_1_WORD word137
  1140. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1141. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1142. #define lpfc_fcf_record_switch_name_2_WORD word137
  1143. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1144. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1145. #define lpfc_fcf_record_switch_name_3_WORD word137
  1146. uint32_t word138;
  1147. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1148. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1149. #define lpfc_fcf_record_switch_name_4_WORD word138
  1150. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1151. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1152. #define lpfc_fcf_record_switch_name_5_WORD word138
  1153. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1154. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1155. #define lpfc_fcf_record_switch_name_6_WORD word138
  1156. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1157. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1158. #define lpfc_fcf_record_switch_name_7_WORD word138
  1159. };
  1160. struct lpfc_mbx_read_fcf_tbl {
  1161. union lpfc_sli4_cfg_shdr cfg_shdr;
  1162. union {
  1163. struct {
  1164. uint32_t word10;
  1165. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1166. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1167. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1168. } request;
  1169. struct {
  1170. uint32_t eventag;
  1171. } response;
  1172. } u;
  1173. uint32_t word11;
  1174. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1175. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1176. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1177. };
  1178. struct lpfc_mbx_add_fcf_tbl_entry {
  1179. union lpfc_sli4_cfg_shdr cfg_shdr;
  1180. uint32_t word10;
  1181. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1182. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1183. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1184. struct lpfc_mbx_sge fcf_sge;
  1185. };
  1186. struct lpfc_mbx_del_fcf_tbl_entry {
  1187. struct mbox_header header;
  1188. uint32_t word10;
  1189. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1190. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1191. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1192. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1193. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1194. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1195. };
  1196. /* Status field for embedded SLI_CONFIG mailbox command */
  1197. #define STATUS_SUCCESS 0x0
  1198. #define STATUS_FAILED 0x1
  1199. #define STATUS_ILLEGAL_REQUEST 0x2
  1200. #define STATUS_ILLEGAL_FIELD 0x3
  1201. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1202. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1203. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1204. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1205. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1206. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1207. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1208. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1209. #define STATUS_ASSERT_FAILED 0x1e
  1210. #define STATUS_INVALID_SESSION 0x1f
  1211. #define STATUS_INVALID_CONNECTION 0x20
  1212. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1213. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1214. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1215. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1216. #define STATUS_FLASHROM_READ_FAILED 0x27
  1217. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1218. #define STATUS_ERROR_ACITMAIN 0x2a
  1219. #define STATUS_REBOOT_REQUIRED 0x2c
  1220. #define STATUS_FCF_IN_USE 0x3a
  1221. struct lpfc_mbx_sli4_config {
  1222. struct mbox_header header;
  1223. };
  1224. struct lpfc_mbx_init_vfi {
  1225. uint32_t word1;
  1226. #define lpfc_init_vfi_vr_SHIFT 31
  1227. #define lpfc_init_vfi_vr_MASK 0x00000001
  1228. #define lpfc_init_vfi_vr_WORD word1
  1229. #define lpfc_init_vfi_vt_SHIFT 30
  1230. #define lpfc_init_vfi_vt_MASK 0x00000001
  1231. #define lpfc_init_vfi_vt_WORD word1
  1232. #define lpfc_init_vfi_vf_SHIFT 29
  1233. #define lpfc_init_vfi_vf_MASK 0x00000001
  1234. #define lpfc_init_vfi_vf_WORD word1
  1235. #define lpfc_init_vfi_vfi_SHIFT 0
  1236. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1237. #define lpfc_init_vfi_vfi_WORD word1
  1238. uint32_t word2;
  1239. #define lpfc_init_vfi_fcfi_SHIFT 0
  1240. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1241. #define lpfc_init_vfi_fcfi_WORD word2
  1242. uint32_t word3;
  1243. #define lpfc_init_vfi_pri_SHIFT 13
  1244. #define lpfc_init_vfi_pri_MASK 0x00000007
  1245. #define lpfc_init_vfi_pri_WORD word3
  1246. #define lpfc_init_vfi_vf_id_SHIFT 1
  1247. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1248. #define lpfc_init_vfi_vf_id_WORD word3
  1249. uint32_t word4;
  1250. #define lpfc_init_vfi_hop_count_SHIFT 24
  1251. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1252. #define lpfc_init_vfi_hop_count_WORD word4
  1253. };
  1254. struct lpfc_mbx_reg_vfi {
  1255. uint32_t word1;
  1256. #define lpfc_reg_vfi_vp_SHIFT 28
  1257. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1258. #define lpfc_reg_vfi_vp_WORD word1
  1259. #define lpfc_reg_vfi_vfi_SHIFT 0
  1260. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1261. #define lpfc_reg_vfi_vfi_WORD word1
  1262. uint32_t word2;
  1263. #define lpfc_reg_vfi_vpi_SHIFT 16
  1264. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1265. #define lpfc_reg_vfi_vpi_WORD word2
  1266. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1267. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1268. #define lpfc_reg_vfi_fcfi_WORD word2
  1269. uint32_t word3_rsvd;
  1270. uint32_t word4_rsvd;
  1271. struct ulp_bde64 bde;
  1272. uint32_t word8_rsvd;
  1273. uint32_t word9_rsvd;
  1274. uint32_t word10;
  1275. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1276. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1277. #define lpfc_reg_vfi_nport_id_WORD word10
  1278. };
  1279. struct lpfc_mbx_init_vpi {
  1280. uint32_t word1;
  1281. #define lpfc_init_vpi_vfi_SHIFT 16
  1282. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1283. #define lpfc_init_vpi_vfi_WORD word1
  1284. #define lpfc_init_vpi_vpi_SHIFT 0
  1285. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1286. #define lpfc_init_vpi_vpi_WORD word1
  1287. };
  1288. struct lpfc_mbx_read_vpi {
  1289. uint32_t word1_rsvd;
  1290. uint32_t word2;
  1291. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1292. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1293. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1294. uint32_t word3_rsvd;
  1295. uint32_t word4;
  1296. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1297. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1298. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1299. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1300. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1301. #define lpfc_mbx_read_vpi_pb_WORD word4
  1302. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1303. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1304. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1305. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1306. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1307. #define lpfc_mbx_read_vpi_ns_WORD word4
  1308. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1309. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1310. #define lpfc_mbx_read_vpi_hl_WORD word4
  1311. uint32_t word5_rsvd;
  1312. uint32_t word6;
  1313. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1314. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1315. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1316. uint32_t word7;
  1317. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1318. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1319. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1320. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1321. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1322. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1323. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1324. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1325. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1326. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1327. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1328. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1329. uint32_t word8;
  1330. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1331. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1332. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1333. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1334. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1335. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1336. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1337. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1338. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1339. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1340. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1341. #define lpfc_mbx_read_vpi_vv_WORD word8
  1342. };
  1343. struct lpfc_mbx_unreg_vfi {
  1344. uint32_t word1_rsvd;
  1345. uint32_t word2;
  1346. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1347. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1348. #define lpfc_unreg_vfi_vfi_WORD word2
  1349. };
  1350. struct lpfc_mbx_resume_rpi {
  1351. uint32_t word1;
  1352. #define lpfc_resume_rpi_index_SHIFT 0
  1353. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1354. #define lpfc_resume_rpi_index_WORD word1
  1355. #define lpfc_resume_rpi_ii_SHIFT 30
  1356. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1357. #define lpfc_resume_rpi_ii_WORD word1
  1358. #define RESUME_INDEX_RPI 0
  1359. #define RESUME_INDEX_VPI 1
  1360. #define RESUME_INDEX_VFI 2
  1361. #define RESUME_INDEX_FCFI 3
  1362. uint32_t event_tag;
  1363. };
  1364. #define REG_FCF_INVALID_QID 0xFFFF
  1365. struct lpfc_mbx_reg_fcfi {
  1366. uint32_t word1;
  1367. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1368. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1369. #define lpfc_reg_fcfi_info_index_WORD word1
  1370. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1371. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1372. #define lpfc_reg_fcfi_fcfi_WORD word1
  1373. uint32_t word2;
  1374. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1375. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1376. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1377. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1378. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1379. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1380. uint32_t word3;
  1381. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1382. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1383. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1384. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1385. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1386. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1387. uint32_t word4;
  1388. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1389. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1390. #define lpfc_reg_fcfi_type_match0_WORD word4
  1391. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1392. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1393. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1394. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1395. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1396. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1397. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1398. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1399. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1400. uint32_t word5;
  1401. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1402. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1403. #define lpfc_reg_fcfi_type_match1_WORD word5
  1404. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1405. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1406. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1407. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1408. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1409. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1410. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1411. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1412. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1413. uint32_t word6;
  1414. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1415. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1416. #define lpfc_reg_fcfi_type_match2_WORD word6
  1417. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1418. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1419. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1420. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1421. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1422. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1423. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1424. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1425. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1426. uint32_t word7;
  1427. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1428. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1429. #define lpfc_reg_fcfi_type_match3_WORD word7
  1430. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1431. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1432. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1433. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1434. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1435. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1436. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1437. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1438. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1439. uint32_t word8;
  1440. #define lpfc_reg_fcfi_mam_SHIFT 13
  1441. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1442. #define lpfc_reg_fcfi_mam_WORD word8
  1443. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1444. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1445. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1446. #define lpfc_reg_fcfi_vv_SHIFT 12
  1447. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1448. #define lpfc_reg_fcfi_vv_WORD word8
  1449. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1450. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1451. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1452. };
  1453. struct lpfc_mbx_unreg_fcfi {
  1454. uint32_t word1_rsv;
  1455. uint32_t word2;
  1456. #define lpfc_unreg_fcfi_SHIFT 0
  1457. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1458. #define lpfc_unreg_fcfi_WORD word2
  1459. };
  1460. struct lpfc_mbx_read_rev {
  1461. uint32_t word1;
  1462. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1463. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1464. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1465. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1466. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1467. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1468. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1469. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1470. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1471. uint32_t first_hw_rev;
  1472. uint32_t second_hw_rev;
  1473. uint32_t word4_rsvd;
  1474. uint32_t third_hw_rev;
  1475. uint32_t word6;
  1476. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1477. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1478. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1479. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1480. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1481. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1482. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1483. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1484. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1485. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1486. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1487. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1488. uint32_t word7_rsvd;
  1489. uint32_t fw_id_rev;
  1490. uint8_t fw_name[16];
  1491. uint32_t ulp_fw_id_rev;
  1492. uint8_t ulp_fw_name[16];
  1493. uint32_t word18_47_rsvd[30];
  1494. uint32_t word48;
  1495. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1496. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1497. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1498. uint32_t vpd_paddr_low;
  1499. uint32_t vpd_paddr_high;
  1500. uint32_t avail_vpd_len;
  1501. uint32_t rsvd_52_63[12];
  1502. };
  1503. struct lpfc_mbx_read_config {
  1504. uint32_t word1;
  1505. #define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
  1506. #define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
  1507. #define lpfc_mbx_rd_conf_max_bbc_WORD word1
  1508. #define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
  1509. #define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
  1510. #define lpfc_mbx_rd_conf_init_bbc_WORD word1
  1511. uint32_t word2;
  1512. #define lpfc_mbx_rd_conf_nport_did_SHIFT 0
  1513. #define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
  1514. #define lpfc_mbx_rd_conf_nport_did_WORD word2
  1515. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  1516. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  1517. #define lpfc_mbx_rd_conf_topology_WORD word2
  1518. uint32_t word3;
  1519. #define lpfc_mbx_rd_conf_ao_SHIFT 0
  1520. #define lpfc_mbx_rd_conf_ao_MASK 0x00000001
  1521. #define lpfc_mbx_rd_conf_ao_WORD word3
  1522. #define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
  1523. #define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
  1524. #define lpfc_mbx_rd_conf_bb_scn_WORD word3
  1525. #define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
  1526. #define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
  1527. #define lpfc_mbx_rd_conf_cbb_scn_WORD word3
  1528. #define lpfc_mbx_rd_conf_mc_SHIFT 29
  1529. #define lpfc_mbx_rd_conf_mc_MASK 0x00000001
  1530. #define lpfc_mbx_rd_conf_mc_WORD word3
  1531. uint32_t word4;
  1532. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  1533. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  1534. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  1535. uint32_t word5;
  1536. #define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
  1537. #define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
  1538. #define lpfc_mbx_rd_conf_lp_tov_WORD word5
  1539. uint32_t word6;
  1540. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  1541. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  1542. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  1543. uint32_t word7;
  1544. #define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
  1545. #define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
  1546. #define lpfc_mbx_rd_conf_r_t_tov_WORD word7
  1547. uint32_t word8;
  1548. #define lpfc_mbx_rd_conf_al_tov_SHIFT 0
  1549. #define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
  1550. #define lpfc_mbx_rd_conf_al_tov_WORD word8
  1551. uint32_t word9;
  1552. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  1553. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  1554. #define lpfc_mbx_rd_conf_lmt_WORD word9
  1555. uint32_t word10;
  1556. #define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
  1557. #define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
  1558. #define lpfc_mbx_rd_conf_max_alpa_WORD word10
  1559. uint32_t word11_rsvd;
  1560. uint32_t word12;
  1561. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  1562. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  1563. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  1564. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  1565. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  1566. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  1567. uint32_t word13;
  1568. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  1569. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  1570. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  1571. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  1572. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  1573. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  1574. uint32_t word14;
  1575. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  1576. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  1577. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  1578. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  1579. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  1580. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  1581. uint32_t word15;
  1582. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  1583. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  1584. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  1585. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  1586. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  1587. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  1588. uint32_t word16;
  1589. #define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
  1590. #define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
  1591. #define lpfc_mbx_rd_conf_fcfi_base_WORD word16
  1592. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  1593. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  1594. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  1595. uint32_t word17;
  1596. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  1597. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  1598. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  1599. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  1600. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  1601. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  1602. uint32_t word18;
  1603. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  1604. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  1605. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  1606. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  1607. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  1608. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  1609. };
  1610. struct lpfc_mbx_request_features {
  1611. uint32_t word1;
  1612. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  1613. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  1614. #define lpfc_mbx_rq_ftr_qry_WORD word1
  1615. uint32_t word2;
  1616. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  1617. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  1618. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  1619. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  1620. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  1621. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  1622. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  1623. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  1624. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  1625. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  1626. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  1627. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  1628. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  1629. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  1630. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  1631. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  1632. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  1633. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  1634. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  1635. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  1636. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  1637. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  1638. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  1639. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  1640. uint32_t word3;
  1641. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  1642. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  1643. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  1644. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  1645. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  1646. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  1647. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  1648. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  1649. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  1650. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  1651. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  1652. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  1653. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  1654. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  1655. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  1656. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  1657. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  1658. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  1659. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  1660. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  1661. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  1662. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  1663. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  1664. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  1665. };
  1666. /* Mailbox Completion Queue Error Messages */
  1667. #define MB_CQE_STATUS_SUCCESS 0x0
  1668. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  1669. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  1670. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  1671. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  1672. #define MB_CQE_STATUS_DMA_FAILED 0x5
  1673. /* mailbox queue entry structure */
  1674. struct lpfc_mqe {
  1675. uint32_t word0;
  1676. #define lpfc_mqe_status_SHIFT 16
  1677. #define lpfc_mqe_status_MASK 0x0000FFFF
  1678. #define lpfc_mqe_status_WORD word0
  1679. #define lpfc_mqe_command_SHIFT 8
  1680. #define lpfc_mqe_command_MASK 0x000000FF
  1681. #define lpfc_mqe_command_WORD word0
  1682. union {
  1683. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  1684. /* sli4 mailbox commands */
  1685. struct lpfc_mbx_sli4_config sli4_config;
  1686. struct lpfc_mbx_init_vfi init_vfi;
  1687. struct lpfc_mbx_reg_vfi reg_vfi;
  1688. struct lpfc_mbx_reg_vfi unreg_vfi;
  1689. struct lpfc_mbx_init_vpi init_vpi;
  1690. struct lpfc_mbx_resume_rpi resume_rpi;
  1691. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  1692. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  1693. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  1694. struct lpfc_mbx_reg_fcfi reg_fcfi;
  1695. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  1696. struct lpfc_mbx_mq_create mq_create;
  1697. struct lpfc_mbx_eq_create eq_create;
  1698. struct lpfc_mbx_cq_create cq_create;
  1699. struct lpfc_mbx_wq_create wq_create;
  1700. struct lpfc_mbx_rq_create rq_create;
  1701. struct lpfc_mbx_mq_destroy mq_destroy;
  1702. struct lpfc_mbx_eq_destroy eq_destroy;
  1703. struct lpfc_mbx_cq_destroy cq_destroy;
  1704. struct lpfc_mbx_wq_destroy wq_destroy;
  1705. struct lpfc_mbx_rq_destroy rq_destroy;
  1706. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  1707. struct lpfc_mbx_nembed_cmd nembed_cmd;
  1708. struct lpfc_mbx_read_rev read_rev;
  1709. struct lpfc_mbx_read_vpi read_vpi;
  1710. struct lpfc_mbx_read_config rd_config;
  1711. struct lpfc_mbx_request_features req_ftrs;
  1712. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  1713. struct lpfc_mbx_nop nop;
  1714. } un;
  1715. };
  1716. struct lpfc_mcqe {
  1717. uint32_t word0;
  1718. #define lpfc_mcqe_status_SHIFT 0
  1719. #define lpfc_mcqe_status_MASK 0x0000FFFF
  1720. #define lpfc_mcqe_status_WORD word0
  1721. #define lpfc_mcqe_ext_status_SHIFT 16
  1722. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  1723. #define lpfc_mcqe_ext_status_WORD word0
  1724. uint32_t mcqe_tag0;
  1725. uint32_t mcqe_tag1;
  1726. uint32_t trailer;
  1727. #define lpfc_trailer_valid_SHIFT 31
  1728. #define lpfc_trailer_valid_MASK 0x00000001
  1729. #define lpfc_trailer_valid_WORD trailer
  1730. #define lpfc_trailer_async_SHIFT 30
  1731. #define lpfc_trailer_async_MASK 0x00000001
  1732. #define lpfc_trailer_async_WORD trailer
  1733. #define lpfc_trailer_hpi_SHIFT 29
  1734. #define lpfc_trailer_hpi_MASK 0x00000001
  1735. #define lpfc_trailer_hpi_WORD trailer
  1736. #define lpfc_trailer_completed_SHIFT 28
  1737. #define lpfc_trailer_completed_MASK 0x00000001
  1738. #define lpfc_trailer_completed_WORD trailer
  1739. #define lpfc_trailer_consumed_SHIFT 27
  1740. #define lpfc_trailer_consumed_MASK 0x00000001
  1741. #define lpfc_trailer_consumed_WORD trailer
  1742. #define lpfc_trailer_type_SHIFT 16
  1743. #define lpfc_trailer_type_MASK 0x000000FF
  1744. #define lpfc_trailer_type_WORD trailer
  1745. #define lpfc_trailer_code_SHIFT 8
  1746. #define lpfc_trailer_code_MASK 0x000000FF
  1747. #define lpfc_trailer_code_WORD trailer
  1748. #define LPFC_TRAILER_CODE_LINK 0x1
  1749. #define LPFC_TRAILER_CODE_FCOE 0x2
  1750. #define LPFC_TRAILER_CODE_DCBX 0x3
  1751. };
  1752. struct lpfc_acqe_link {
  1753. uint32_t word0;
  1754. #define lpfc_acqe_link_speed_SHIFT 24
  1755. #define lpfc_acqe_link_speed_MASK 0x000000FF
  1756. #define lpfc_acqe_link_speed_WORD word0
  1757. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  1758. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  1759. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  1760. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  1761. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  1762. #define lpfc_acqe_link_duplex_SHIFT 16
  1763. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  1764. #define lpfc_acqe_link_duplex_WORD word0
  1765. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  1766. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  1767. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  1768. #define lpfc_acqe_link_status_SHIFT 8
  1769. #define lpfc_acqe_link_status_MASK 0x000000FF
  1770. #define lpfc_acqe_link_status_WORD word0
  1771. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  1772. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  1773. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  1774. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  1775. #define lpfc_acqe_link_physical_SHIFT 0
  1776. #define lpfc_acqe_link_physical_MASK 0x000000FF
  1777. #define lpfc_acqe_link_physical_WORD word0
  1778. #define LPFC_ASYNC_LINK_PORT_A 0x0
  1779. #define LPFC_ASYNC_LINK_PORT_B 0x1
  1780. uint32_t word1;
  1781. #define lpfc_acqe_link_fault_SHIFT 0
  1782. #define lpfc_acqe_link_fault_MASK 0x000000FF
  1783. #define lpfc_acqe_link_fault_WORD word1
  1784. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  1785. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  1786. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  1787. uint32_t event_tag;
  1788. uint32_t trailer;
  1789. };
  1790. struct lpfc_acqe_fcoe {
  1791. uint32_t fcf_index;
  1792. uint32_t word1;
  1793. #define lpfc_acqe_fcoe_fcf_count_SHIFT 0
  1794. #define lpfc_acqe_fcoe_fcf_count_MASK 0x0000FFFF
  1795. #define lpfc_acqe_fcoe_fcf_count_WORD word1
  1796. #define lpfc_acqe_fcoe_event_type_SHIFT 16
  1797. #define lpfc_acqe_fcoe_event_type_MASK 0x0000FFFF
  1798. #define lpfc_acqe_fcoe_event_type_WORD word1
  1799. #define LPFC_FCOE_EVENT_TYPE_NEW_FCF 0x1
  1800. #define LPFC_FCOE_EVENT_TYPE_FCF_TABLE_FULL 0x2
  1801. #define LPFC_FCOE_EVENT_TYPE_FCF_DEAD 0x3
  1802. uint32_t event_tag;
  1803. uint32_t trailer;
  1804. };
  1805. struct lpfc_acqe_dcbx {
  1806. uint32_t tlv_ttl;
  1807. uint32_t reserved;
  1808. uint32_t event_tag;
  1809. uint32_t trailer;
  1810. };
  1811. /*
  1812. * Define the bootstrap mailbox (bmbx) region used to communicate
  1813. * mailbox command between the host and port. The mailbox consists
  1814. * of a payload area of 256 bytes and a completion queue of length
  1815. * 16 bytes.
  1816. */
  1817. struct lpfc_bmbx_create {
  1818. struct lpfc_mqe mqe;
  1819. struct lpfc_mcqe mcqe;
  1820. };
  1821. #define SGL_ALIGN_SZ 64
  1822. #define SGL_PAGE_SIZE 4096
  1823. /* align SGL addr on a size boundary - adjust address up */
  1824. #define NO_XRI ((uint16_t)-1)
  1825. struct wqe_common {
  1826. uint32_t word6;
  1827. #define wqe_xri_SHIFT 0
  1828. #define wqe_xri_MASK 0x0000FFFF
  1829. #define wqe_xri_WORD word6
  1830. #define wqe_ctxt_tag_SHIFT 16
  1831. #define wqe_ctxt_tag_MASK 0x0000FFFF
  1832. #define wqe_ctxt_tag_WORD word6
  1833. uint32_t word7;
  1834. #define wqe_ct_SHIFT 2
  1835. #define wqe_ct_MASK 0x00000003
  1836. #define wqe_ct_WORD word7
  1837. #define wqe_status_SHIFT 4
  1838. #define wqe_status_MASK 0x0000000f
  1839. #define wqe_status_WORD word7
  1840. #define wqe_cmnd_SHIFT 8
  1841. #define wqe_cmnd_MASK 0x000000ff
  1842. #define wqe_cmnd_WORD word7
  1843. #define wqe_class_SHIFT 16
  1844. #define wqe_class_MASK 0x00000007
  1845. #define wqe_class_WORD word7
  1846. #define wqe_pu_SHIFT 20
  1847. #define wqe_pu_MASK 0x00000003
  1848. #define wqe_pu_WORD word7
  1849. #define wqe_erp_SHIFT 22
  1850. #define wqe_erp_MASK 0x00000001
  1851. #define wqe_erp_WORD word7
  1852. #define wqe_lnk_SHIFT 23
  1853. #define wqe_lnk_MASK 0x00000001
  1854. #define wqe_lnk_WORD word7
  1855. #define wqe_tmo_SHIFT 24
  1856. #define wqe_tmo_MASK 0x000000ff
  1857. #define wqe_tmo_WORD word7
  1858. uint32_t abort_tag; /* word 8 in WQE */
  1859. uint32_t word9;
  1860. #define wqe_reqtag_SHIFT 0
  1861. #define wqe_reqtag_MASK 0x0000FFFF
  1862. #define wqe_reqtag_WORD word9
  1863. #define wqe_rcvoxid_SHIFT 16
  1864. #define wqe_rcvoxid_MASK 0x0000FFFF
  1865. #define wqe_rcvoxid_WORD word9
  1866. uint32_t word10;
  1867. #define wqe_pri_SHIFT 16
  1868. #define wqe_pri_MASK 0x00000007
  1869. #define wqe_pri_WORD word10
  1870. #define wqe_pv_SHIFT 19
  1871. #define wqe_pv_MASK 0x00000001
  1872. #define wqe_pv_WORD word10
  1873. #define wqe_xc_SHIFT 21
  1874. #define wqe_xc_MASK 0x00000001
  1875. #define wqe_xc_WORD word10
  1876. #define wqe_ccpe_SHIFT 23
  1877. #define wqe_ccpe_MASK 0x00000001
  1878. #define wqe_ccpe_WORD word10
  1879. #define wqe_ccp_SHIFT 24
  1880. #define wqe_ccp_MASK 0x000000ff
  1881. #define wqe_ccp_WORD word10
  1882. uint32_t word11;
  1883. #define wqe_cmd_type_SHIFT 0
  1884. #define wqe_cmd_type_MASK 0x0000000f
  1885. #define wqe_cmd_type_WORD word11
  1886. #define wqe_wqec_SHIFT 7
  1887. #define wqe_wqec_MASK 0x00000001
  1888. #define wqe_wqec_WORD word11
  1889. #define wqe_cqid_SHIFT 16
  1890. #define wqe_cqid_MASK 0x000003ff
  1891. #define wqe_cqid_WORD word11
  1892. };
  1893. struct wqe_did {
  1894. uint32_t word5;
  1895. #define wqe_els_did_SHIFT 0
  1896. #define wqe_els_did_MASK 0x00FFFFFF
  1897. #define wqe_els_did_WORD word5
  1898. #define wqe_xmit_bls_ar_SHIFT 30
  1899. #define wqe_xmit_bls_ar_MASK 0x00000001
  1900. #define wqe_xmit_bls_ar_WORD word5
  1901. #define wqe_xmit_bls_xo_SHIFT 31
  1902. #define wqe_xmit_bls_xo_MASK 0x00000001
  1903. #define wqe_xmit_bls_xo_WORD word5
  1904. };
  1905. struct els_request64_wqe {
  1906. struct ulp_bde64 bde;
  1907. uint32_t payload_len;
  1908. uint32_t word4;
  1909. #define els_req64_sid_SHIFT 0
  1910. #define els_req64_sid_MASK 0x00FFFFFF
  1911. #define els_req64_sid_WORD word4
  1912. #define els_req64_sp_SHIFT 24
  1913. #define els_req64_sp_MASK 0x00000001
  1914. #define els_req64_sp_WORD word4
  1915. #define els_req64_vf_SHIFT 25
  1916. #define els_req64_vf_MASK 0x00000001
  1917. #define els_req64_vf_WORD word4
  1918. struct wqe_did wqe_dest;
  1919. struct wqe_common wqe_com; /* words 6-11 */
  1920. uint32_t word12;
  1921. #define els_req64_vfid_SHIFT 1
  1922. #define els_req64_vfid_MASK 0x00000FFF
  1923. #define els_req64_vfid_WORD word12
  1924. #define els_req64_pri_SHIFT 13
  1925. #define els_req64_pri_MASK 0x00000007
  1926. #define els_req64_pri_WORD word12
  1927. uint32_t word13;
  1928. #define els_req64_hopcnt_SHIFT 24
  1929. #define els_req64_hopcnt_MASK 0x000000ff
  1930. #define els_req64_hopcnt_WORD word13
  1931. uint32_t reserved[2];
  1932. };
  1933. struct xmit_els_rsp64_wqe {
  1934. struct ulp_bde64 bde;
  1935. uint32_t rsvd3;
  1936. uint32_t rsvd4;
  1937. struct wqe_did wqe_dest;
  1938. struct wqe_common wqe_com; /* words 6-11 */
  1939. uint32_t rsvd_12_15[4];
  1940. };
  1941. struct xmit_bls_rsp64_wqe {
  1942. uint32_t payload0;
  1943. uint32_t word1;
  1944. #define xmit_bls_rsp64_rxid_SHIFT 0
  1945. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  1946. #define xmit_bls_rsp64_rxid_WORD word1
  1947. #define xmit_bls_rsp64_oxid_SHIFT 16
  1948. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  1949. #define xmit_bls_rsp64_oxid_WORD word1
  1950. uint32_t word2;
  1951. #define xmit_bls_rsp64_seqcntlo_SHIFT 0
  1952. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  1953. #define xmit_bls_rsp64_seqcntlo_WORD word2
  1954. #define xmit_bls_rsp64_seqcnthi_SHIFT 16
  1955. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  1956. #define xmit_bls_rsp64_seqcnthi_WORD word2
  1957. uint32_t rsrvd3;
  1958. uint32_t rsrvd4;
  1959. struct wqe_did wqe_dest;
  1960. struct wqe_common wqe_com; /* words 6-11 */
  1961. uint32_t rsvd_12_15[4];
  1962. };
  1963. struct wqe_rctl_dfctl {
  1964. uint32_t word5;
  1965. #define wqe_si_SHIFT 2
  1966. #define wqe_si_MASK 0x000000001
  1967. #define wqe_si_WORD word5
  1968. #define wqe_la_SHIFT 3
  1969. #define wqe_la_MASK 0x000000001
  1970. #define wqe_la_WORD word5
  1971. #define wqe_ls_SHIFT 7
  1972. #define wqe_ls_MASK 0x000000001
  1973. #define wqe_ls_WORD word5
  1974. #define wqe_dfctl_SHIFT 8
  1975. #define wqe_dfctl_MASK 0x0000000ff
  1976. #define wqe_dfctl_WORD word5
  1977. #define wqe_type_SHIFT 16
  1978. #define wqe_type_MASK 0x0000000ff
  1979. #define wqe_type_WORD word5
  1980. #define wqe_rctl_SHIFT 24
  1981. #define wqe_rctl_MASK 0x0000000ff
  1982. #define wqe_rctl_WORD word5
  1983. };
  1984. struct xmit_seq64_wqe {
  1985. struct ulp_bde64 bde;
  1986. uint32_t paylaod_offset;
  1987. uint32_t relative_offset;
  1988. struct wqe_rctl_dfctl wge_ctl;
  1989. struct wqe_common wqe_com; /* words 6-11 */
  1990. /* Note: word10 different REVISIT */
  1991. uint32_t xmit_len;
  1992. uint32_t rsvd_12_15[3];
  1993. };
  1994. struct xmit_bcast64_wqe {
  1995. struct ulp_bde64 bde;
  1996. uint32_t paylaod_len;
  1997. uint32_t rsvd4;
  1998. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  1999. struct wqe_common wqe_com; /* words 6-11 */
  2000. uint32_t rsvd_12_15[4];
  2001. };
  2002. struct gen_req64_wqe {
  2003. struct ulp_bde64 bde;
  2004. uint32_t command_len;
  2005. uint32_t payload_len;
  2006. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2007. struct wqe_common wqe_com; /* words 6-11 */
  2008. uint32_t rsvd_12_15[4];
  2009. };
  2010. struct create_xri_wqe {
  2011. uint32_t rsrvd[5]; /* words 0-4 */
  2012. struct wqe_did wqe_dest; /* word 5 */
  2013. struct wqe_common wqe_com; /* words 6-11 */
  2014. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2015. };
  2016. #define T_REQUEST_TAG 3
  2017. #define T_XRI_TAG 1
  2018. struct abort_cmd_wqe {
  2019. uint32_t rsrvd[3];
  2020. uint32_t word3;
  2021. #define abort_cmd_ia_SHIFT 0
  2022. #define abort_cmd_ia_MASK 0x000000001
  2023. #define abort_cmd_ia_WORD word3
  2024. #define abort_cmd_criteria_SHIFT 8
  2025. #define abort_cmd_criteria_MASK 0x0000000ff
  2026. #define abort_cmd_criteria_WORD word3
  2027. uint32_t rsrvd4;
  2028. uint32_t rsrvd5;
  2029. struct wqe_common wqe_com; /* words 6-11 */
  2030. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2031. };
  2032. struct fcp_iwrite64_wqe {
  2033. struct ulp_bde64 bde;
  2034. uint32_t payload_len;
  2035. uint32_t total_xfer_len;
  2036. uint32_t initial_xfer_len;
  2037. struct wqe_common wqe_com; /* words 6-11 */
  2038. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2039. };
  2040. struct fcp_iread64_wqe {
  2041. struct ulp_bde64 bde;
  2042. uint32_t payload_len; /* word 3 */
  2043. uint32_t total_xfer_len; /* word 4 */
  2044. uint32_t rsrvd5; /* word 5 */
  2045. struct wqe_common wqe_com; /* words 6-11 */
  2046. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2047. };
  2048. struct fcp_icmnd64_wqe {
  2049. struct ulp_bde64 bde; /* words 0-2 */
  2050. uint32_t rsrvd[3]; /* words 3-5 */
  2051. struct wqe_common wqe_com; /* words 6-11 */
  2052. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2053. };
  2054. union lpfc_wqe {
  2055. uint32_t words[16];
  2056. struct lpfc_wqe_generic generic;
  2057. struct fcp_icmnd64_wqe fcp_icmd;
  2058. struct fcp_iread64_wqe fcp_iread;
  2059. struct fcp_iwrite64_wqe fcp_iwrite;
  2060. struct abort_cmd_wqe abort_cmd;
  2061. struct create_xri_wqe create_xri;
  2062. struct xmit_bcast64_wqe xmit_bcast64;
  2063. struct xmit_seq64_wqe xmit_sequence;
  2064. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  2065. struct xmit_els_rsp64_wqe xmit_els_rsp;
  2066. struct els_request64_wqe els_req;
  2067. struct gen_req64_wqe gen_req;
  2068. };
  2069. #define FCP_COMMAND 0x0
  2070. #define FCP_COMMAND_DATA_OUT 0x1
  2071. #define ELS_COMMAND_NON_FIP 0xC
  2072. #define ELS_COMMAND_FIP 0xD
  2073. #define OTHER_COMMAND 0x8