iwl-eeprom.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *****************************************************************************/
  62. #include <linux/kernel.h>
  63. #include <linux/module.h>
  64. #include <linux/init.h>
  65. #include <net/mac80211.h>
  66. #include "iwl-commands.h"
  67. #include "iwl-dev.h"
  68. #include "iwl-core.h"
  69. #include "iwl-debug.h"
  70. #include "iwl-eeprom.h"
  71. #include "iwl-io.h"
  72. /************************** EEPROM BANDS ****************************
  73. *
  74. * The iwl_eeprom_band definitions below provide the mapping from the
  75. * EEPROM contents to the specific channel number supported for each
  76. * band.
  77. *
  78. * For example, iwl_priv->eeprom.band_3_channels[4] from the band_3
  79. * definition below maps to physical channel 42 in the 5.2GHz spectrum.
  80. * The specific geography and calibration information for that channel
  81. * is contained in the eeprom map itself.
  82. *
  83. * During init, we copy the eeprom information and channel map
  84. * information into priv->channel_info_24/52 and priv->channel_map_24/52
  85. *
  86. * channel_map_24/52 provides the index in the channel_info array for a
  87. * given channel. We have to have two separate maps as there is channel
  88. * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
  89. * band_2
  90. *
  91. * A value of 0xff stored in the channel_map indicates that the channel
  92. * is not supported by the hardware at all.
  93. *
  94. * A value of 0xfe in the channel_map indicates that the channel is not
  95. * valid for Tx with the current hardware. This means that
  96. * while the system can tune and receive on a given channel, it may not
  97. * be able to associate or transmit any frames on that
  98. * channel. There is no corresponding channel information for that
  99. * entry.
  100. *
  101. *********************************************************************/
  102. /* 2.4 GHz */
  103. const u8 iwl_eeprom_band_1[14] = {
  104. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  105. };
  106. /* 5.2 GHz bands */
  107. static const u8 iwl_eeprom_band_2[] = { /* 4915-5080MHz */
  108. 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
  109. };
  110. static const u8 iwl_eeprom_band_3[] = { /* 5170-5320MHz */
  111. 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  112. };
  113. static const u8 iwl_eeprom_band_4[] = { /* 5500-5700MHz */
  114. 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  115. };
  116. static const u8 iwl_eeprom_band_5[] = { /* 5725-5825MHz */
  117. 145, 149, 153, 157, 161, 165
  118. };
  119. static const u8 iwl_eeprom_band_6[] = { /* 2.4 ht40 channel */
  120. 1, 2, 3, 4, 5, 6, 7
  121. };
  122. static const u8 iwl_eeprom_band_7[] = { /* 5.2 ht40 channel */
  123. 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157
  124. };
  125. /**
  126. * struct iwl_txpwr_section: eeprom section information
  127. * @offset: indirect address into eeprom image
  128. * @count: number of "struct iwl_eeprom_enhanced_txpwr" in this section
  129. * @band: band type for the section
  130. * @is_common - true: common section, false: channel section
  131. * @is_cck - true: cck section, false: not cck section
  132. * @is_ht_40 - true: all channel in the section are HT40 channel,
  133. * false: legacy or HT 20 MHz
  134. * ignore if it is common section
  135. * @iwl_eeprom_section_channel: channel array in the section,
  136. * ignore if common section
  137. */
  138. struct iwl_txpwr_section {
  139. u32 offset;
  140. u8 count;
  141. enum ieee80211_band band;
  142. bool is_common;
  143. bool is_cck;
  144. bool is_ht40;
  145. u8 iwl_eeprom_section_channel[EEPROM_MAX_TXPOWER_SECTION_ELEMENTS];
  146. };
  147. /**
  148. * section 1 - 3 are regulatory tx power apply to all channels based on
  149. * modulation: CCK, OFDM
  150. * Band: 2.4GHz, 5.2GHz
  151. * section 4 - 10 are regulatory tx power apply to specified channels
  152. * For example:
  153. * 1L - Channel 1 Legacy
  154. * 1HT - Channel 1 HT
  155. * (1,+1) - Channel 1 HT40 "_above_"
  156. *
  157. * Section 1: all CCK channels
  158. * Section 2: all 2.4 GHz OFDM (Legacy, HT and HT40) channels
  159. * Section 3: all 5.2 GHz OFDM (Legacy, HT and HT40) channels
  160. * Section 4: 2.4 GHz 20MHz channels: 1L, 1HT, 2L, 2HT, 10L, 10HT, 11L, 11HT
  161. * Section 5: 2.4 GHz 40MHz channels: (1,+1) (2,+1) (6,+1) (7,+1) (9,+1)
  162. * Section 6: 5.2 GHz 20MHz channels: 36L, 64L, 100L, 36HT, 64HT, 100HT
  163. * Section 7: 5.2 GHz 40MHz channels: (36,+1) (60,+1) (100,+1)
  164. * Section 8: 2.4 GHz channel: 13L, 13HT
  165. * Section 9: 2.4 GHz channel: 140L, 140HT
  166. * Section 10: 2.4 GHz 40MHz channels: (132,+1) (44,+1)
  167. *
  168. */
  169. static const struct iwl_txpwr_section enhinfo[] = {
  170. { EEPROM_LB_CCK_20_COMMON, 1, IEEE80211_BAND_2GHZ, true, true, false },
  171. { EEPROM_LB_OFDM_COMMON, 3, IEEE80211_BAND_2GHZ, true, false, false },
  172. { EEPROM_HB_OFDM_COMMON, 3, IEEE80211_BAND_5GHZ, true, false, false },
  173. { EEPROM_LB_OFDM_20_BAND, 8, IEEE80211_BAND_2GHZ,
  174. false, false, false,
  175. {1, 1, 2, 2, 10, 10, 11, 11 } },
  176. { EEPROM_LB_OFDM_HT40_BAND, 5, IEEE80211_BAND_2GHZ,
  177. false, false, true,
  178. { 1, 2, 6, 7, 9 } },
  179. { EEPROM_HB_OFDM_20_BAND, 6, IEEE80211_BAND_5GHZ,
  180. false, false, false,
  181. { 36, 64, 100, 36, 64, 100 } },
  182. { EEPROM_HB_OFDM_HT40_BAND, 3, IEEE80211_BAND_5GHZ,
  183. false, false, true,
  184. { 36, 60, 100 } },
  185. { EEPROM_LB_OFDM_20_CHANNEL_13, 2, IEEE80211_BAND_2GHZ,
  186. false, false, false,
  187. { 13, 13 } },
  188. { EEPROM_HB_OFDM_20_CHANNEL_140, 2, IEEE80211_BAND_5GHZ,
  189. false, false, false,
  190. { 140, 140 } },
  191. { EEPROM_HB_OFDM_HT40_BAND_1, 2, IEEE80211_BAND_5GHZ,
  192. false, false, true,
  193. { 132, 44 } },
  194. };
  195. /******************************************************************************
  196. *
  197. * EEPROM related functions
  198. *
  199. ******************************************************************************/
  200. int iwlcore_eeprom_verify_signature(struct iwl_priv *priv)
  201. {
  202. u32 gp = iwl_read32(priv, CSR_EEPROM_GP);
  203. if ((gp & CSR_EEPROM_GP_VALID_MSK) == CSR_EEPROM_GP_BAD_SIGNATURE) {
  204. IWL_ERR(priv, "EEPROM not found, EEPROM_GP=0x%08x\n", gp);
  205. return -ENOENT;
  206. }
  207. return 0;
  208. }
  209. EXPORT_SYMBOL(iwlcore_eeprom_verify_signature);
  210. static void iwl_set_otp_access(struct iwl_priv *priv, enum iwl_access_mode mode)
  211. {
  212. u32 otpgp;
  213. otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
  214. if (mode == IWL_OTP_ACCESS_ABSOLUTE)
  215. iwl_clear_bit(priv, CSR_OTP_GP_REG,
  216. CSR_OTP_GP_REG_OTP_ACCESS_MODE);
  217. else
  218. iwl_set_bit(priv, CSR_OTP_GP_REG,
  219. CSR_OTP_GP_REG_OTP_ACCESS_MODE);
  220. }
  221. static int iwlcore_get_nvm_type(struct iwl_priv *priv)
  222. {
  223. u32 otpgp;
  224. int nvm_type;
  225. /* OTP only valid for CP/PP and after */
  226. switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
  227. case CSR_HW_REV_TYPE_NONE:
  228. IWL_ERR(priv, "Unknown hardware type\n");
  229. return -ENOENT;
  230. case CSR_HW_REV_TYPE_3945:
  231. case CSR_HW_REV_TYPE_4965:
  232. case CSR_HW_REV_TYPE_5300:
  233. case CSR_HW_REV_TYPE_5350:
  234. case CSR_HW_REV_TYPE_5100:
  235. case CSR_HW_REV_TYPE_5150:
  236. nvm_type = NVM_DEVICE_TYPE_EEPROM;
  237. break;
  238. default:
  239. otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
  240. if (otpgp & CSR_OTP_GP_REG_DEVICE_SELECT)
  241. nvm_type = NVM_DEVICE_TYPE_OTP;
  242. else
  243. nvm_type = NVM_DEVICE_TYPE_EEPROM;
  244. break;
  245. }
  246. return nvm_type;
  247. }
  248. /*
  249. * The device's EEPROM semaphore prevents conflicts between driver and uCode
  250. * when accessing the EEPROM; each access is a series of pulses to/from the
  251. * EEPROM chip, not a single event, so even reads could conflict if they
  252. * weren't arbitrated by the semaphore.
  253. */
  254. int iwlcore_eeprom_acquire_semaphore(struct iwl_priv *priv)
  255. {
  256. u16 count;
  257. int ret;
  258. for (count = 0; count < EEPROM_SEM_RETRY_LIMIT; count++) {
  259. /* Request semaphore */
  260. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  261. CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
  262. /* See if we got it */
  263. ret = iwl_poll_direct_bit(priv, CSR_HW_IF_CONFIG_REG,
  264. CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
  265. EEPROM_SEM_TIMEOUT);
  266. if (ret >= 0) {
  267. IWL_DEBUG_IO(priv, "Acquired semaphore after %d tries.\n",
  268. count+1);
  269. return ret;
  270. }
  271. }
  272. return ret;
  273. }
  274. EXPORT_SYMBOL(iwlcore_eeprom_acquire_semaphore);
  275. void iwlcore_eeprom_release_semaphore(struct iwl_priv *priv)
  276. {
  277. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  278. CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
  279. }
  280. EXPORT_SYMBOL(iwlcore_eeprom_release_semaphore);
  281. const u8 *iwlcore_eeprom_query_addr(const struct iwl_priv *priv, size_t offset)
  282. {
  283. BUG_ON(offset >= priv->cfg->eeprom_size);
  284. return &priv->eeprom[offset];
  285. }
  286. EXPORT_SYMBOL(iwlcore_eeprom_query_addr);
  287. static int iwl_init_otp_access(struct iwl_priv *priv)
  288. {
  289. int ret;
  290. /* Enable 40MHz radio clock */
  291. _iwl_write32(priv, CSR_GP_CNTRL,
  292. _iwl_read32(priv, CSR_GP_CNTRL) |
  293. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  294. /* wait for clock to be ready */
  295. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  296. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  297. 25000);
  298. if (ret < 0)
  299. IWL_ERR(priv, "Time out access OTP\n");
  300. else {
  301. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
  302. APMG_PS_CTRL_VAL_RESET_REQ);
  303. udelay(5);
  304. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  305. APMG_PS_CTRL_VAL_RESET_REQ);
  306. }
  307. return ret;
  308. }
  309. static int iwl_read_otp_word(struct iwl_priv *priv, u16 addr, u16 *eeprom_data)
  310. {
  311. int ret = 0;
  312. u32 r;
  313. u32 otpgp;
  314. _iwl_write32(priv, CSR_EEPROM_REG,
  315. CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
  316. ret = iwl_poll_direct_bit(priv, CSR_EEPROM_REG,
  317. CSR_EEPROM_REG_READ_VALID_MSK,
  318. IWL_EEPROM_ACCESS_TIMEOUT);
  319. if (ret < 0) {
  320. IWL_ERR(priv, "Time out reading OTP[%d]\n", addr);
  321. return ret;
  322. }
  323. r = _iwl_read_direct32(priv, CSR_EEPROM_REG);
  324. /* check for ECC errors: */
  325. otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
  326. if (otpgp & CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK) {
  327. /* stop in this case */
  328. /* set the uncorrectable OTP ECC bit for acknowledgement */
  329. iwl_set_bit(priv, CSR_OTP_GP_REG,
  330. CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK);
  331. IWL_ERR(priv, "Uncorrectable OTP ECC error, abort OTP read\n");
  332. return -EINVAL;
  333. }
  334. if (otpgp & CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK) {
  335. /* continue in this case */
  336. /* set the correctable OTP ECC bit for acknowledgement */
  337. iwl_set_bit(priv, CSR_OTP_GP_REG,
  338. CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK);
  339. IWL_ERR(priv, "Correctable OTP ECC error, continue read\n");
  340. }
  341. *eeprom_data = le16_to_cpu((__force __le16)(r >> 16));
  342. return 0;
  343. }
  344. /*
  345. * iwl_is_otp_empty: check for empty OTP
  346. */
  347. static bool iwl_is_otp_empty(struct iwl_priv *priv)
  348. {
  349. u16 next_link_addr = 0, link_value;
  350. bool is_empty = false;
  351. /* locate the beginning of OTP link list */
  352. if (!iwl_read_otp_word(priv, next_link_addr, &link_value)) {
  353. if (!link_value) {
  354. IWL_ERR(priv, "OTP is empty\n");
  355. is_empty = true;
  356. }
  357. } else {
  358. IWL_ERR(priv, "Unable to read first block of OTP list.\n");
  359. is_empty = true;
  360. }
  361. return is_empty;
  362. }
  363. /*
  364. * iwl_find_otp_image: find EEPROM image in OTP
  365. * finding the OTP block that contains the EEPROM image.
  366. * the last valid block on the link list (the block _before_ the last block)
  367. * is the block we should read and used to configure the device.
  368. * If all the available OTP blocks are full, the last block will be the block
  369. * we should read and used to configure the device.
  370. * only perform this operation if shadow RAM is disabled
  371. */
  372. static int iwl_find_otp_image(struct iwl_priv *priv,
  373. u16 *validblockaddr)
  374. {
  375. u16 next_link_addr = 0, link_value = 0, valid_addr;
  376. int ret = 0;
  377. int usedblocks = 0;
  378. /* set addressing mode to absolute to traverse the link list */
  379. iwl_set_otp_access(priv, IWL_OTP_ACCESS_ABSOLUTE);
  380. /* checking for empty OTP or error */
  381. if (iwl_is_otp_empty(priv))
  382. return -EINVAL;
  383. /*
  384. * start traverse link list
  385. * until reach the max number of OTP blocks
  386. * different devices have different number of OTP blocks
  387. */
  388. do {
  389. /* save current valid block address
  390. * check for more block on the link list
  391. */
  392. valid_addr = next_link_addr;
  393. next_link_addr = link_value;
  394. IWL_DEBUG_INFO(priv, "OTP blocks %d addr 0x%x\n",
  395. usedblocks, next_link_addr);
  396. if (iwl_read_otp_word(priv, next_link_addr, &link_value))
  397. return -EINVAL;
  398. if (!link_value) {
  399. /*
  400. * reach the end of link list,
  401. * set address point to the starting address
  402. * of the image
  403. */
  404. goto done;
  405. }
  406. /* more in the link list, continue */
  407. usedblocks++;
  408. } while (usedblocks < priv->cfg->max_ll_items);
  409. /* OTP full, use last block */
  410. IWL_DEBUG_INFO(priv, "OTP is full, use last block\n");
  411. done:
  412. *validblockaddr = valid_addr;
  413. /* skip first 2 bytes (link list pointer) */
  414. *validblockaddr += 2;
  415. return ret;
  416. }
  417. /**
  418. * iwl_eeprom_init - read EEPROM contents
  419. *
  420. * Load the EEPROM contents from adapter into priv->eeprom
  421. *
  422. * NOTE: This routine uses the non-debug IO access functions.
  423. */
  424. int iwl_eeprom_init(struct iwl_priv *priv)
  425. {
  426. u16 *e;
  427. u32 gp = iwl_read32(priv, CSR_EEPROM_GP);
  428. int sz;
  429. int ret;
  430. u16 addr;
  431. u16 validblockaddr = 0;
  432. u16 cache_addr = 0;
  433. priv->nvm_device_type = iwlcore_get_nvm_type(priv);
  434. if (priv->nvm_device_type == -ENOENT)
  435. return -ENOENT;
  436. /* allocate eeprom */
  437. IWL_DEBUG_INFO(priv, "NVM size = %d\n", priv->cfg->eeprom_size);
  438. sz = priv->cfg->eeprom_size;
  439. priv->eeprom = kzalloc(sz, GFP_KERNEL);
  440. if (!priv->eeprom) {
  441. ret = -ENOMEM;
  442. goto alloc_err;
  443. }
  444. e = (u16 *)priv->eeprom;
  445. ret = priv->cfg->ops->lib->eeprom_ops.verify_signature(priv);
  446. if (ret < 0) {
  447. IWL_ERR(priv, "EEPROM not found, EEPROM_GP=0x%08x\n", gp);
  448. ret = -ENOENT;
  449. goto err;
  450. }
  451. /* Make sure driver (instead of uCode) is allowed to read EEPROM */
  452. ret = priv->cfg->ops->lib->eeprom_ops.acquire_semaphore(priv);
  453. if (ret < 0) {
  454. IWL_ERR(priv, "Failed to acquire EEPROM semaphore.\n");
  455. ret = -ENOENT;
  456. goto err;
  457. }
  458. if (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP) {
  459. ret = iwl_init_otp_access(priv);
  460. if (ret) {
  461. IWL_ERR(priv, "Failed to initialize OTP access.\n");
  462. ret = -ENOENT;
  463. goto done;
  464. }
  465. _iwl_write32(priv, CSR_EEPROM_GP,
  466. iwl_read32(priv, CSR_EEPROM_GP) &
  467. ~CSR_EEPROM_GP_IF_OWNER_MSK);
  468. iwl_set_bit(priv, CSR_OTP_GP_REG,
  469. CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK |
  470. CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK);
  471. /* traversing the linked list if no shadow ram supported */
  472. if (!priv->cfg->shadow_ram_support) {
  473. if (iwl_find_otp_image(priv, &validblockaddr)) {
  474. ret = -ENOENT;
  475. goto done;
  476. }
  477. }
  478. for (addr = validblockaddr; addr < validblockaddr + sz;
  479. addr += sizeof(u16)) {
  480. u16 eeprom_data;
  481. ret = iwl_read_otp_word(priv, addr, &eeprom_data);
  482. if (ret)
  483. goto done;
  484. e[cache_addr / 2] = eeprom_data;
  485. cache_addr += sizeof(u16);
  486. }
  487. } else {
  488. /* eeprom is an array of 16bit values */
  489. for (addr = 0; addr < sz; addr += sizeof(u16)) {
  490. u32 r;
  491. _iwl_write32(priv, CSR_EEPROM_REG,
  492. CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
  493. ret = iwl_poll_direct_bit(priv, CSR_EEPROM_REG,
  494. CSR_EEPROM_REG_READ_VALID_MSK,
  495. IWL_EEPROM_ACCESS_TIMEOUT);
  496. if (ret < 0) {
  497. IWL_ERR(priv, "Time out reading EEPROM[%d]\n", addr);
  498. goto done;
  499. }
  500. r = _iwl_read_direct32(priv, CSR_EEPROM_REG);
  501. e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
  502. }
  503. }
  504. ret = 0;
  505. done:
  506. priv->cfg->ops->lib->eeprom_ops.release_semaphore(priv);
  507. err:
  508. if (ret)
  509. iwl_eeprom_free(priv);
  510. alloc_err:
  511. return ret;
  512. }
  513. EXPORT_SYMBOL(iwl_eeprom_init);
  514. void iwl_eeprom_free(struct iwl_priv *priv)
  515. {
  516. kfree(priv->eeprom);
  517. priv->eeprom = NULL;
  518. }
  519. EXPORT_SYMBOL(iwl_eeprom_free);
  520. int iwl_eeprom_check_version(struct iwl_priv *priv)
  521. {
  522. u16 eeprom_ver;
  523. u16 calib_ver;
  524. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  525. calib_ver = priv->cfg->ops->lib->eeprom_ops.calib_version(priv);
  526. if (eeprom_ver < priv->cfg->eeprom_ver ||
  527. calib_ver < priv->cfg->eeprom_calib_ver)
  528. goto err;
  529. return 0;
  530. err:
  531. IWL_ERR(priv, "Unsupported (too old) EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
  532. eeprom_ver, priv->cfg->eeprom_ver,
  533. calib_ver, priv->cfg->eeprom_calib_ver);
  534. return -EINVAL;
  535. }
  536. EXPORT_SYMBOL(iwl_eeprom_check_version);
  537. const u8 *iwl_eeprom_query_addr(const struct iwl_priv *priv, size_t offset)
  538. {
  539. return priv->cfg->ops->lib->eeprom_ops.query_addr(priv, offset);
  540. }
  541. EXPORT_SYMBOL(iwl_eeprom_query_addr);
  542. u16 iwl_eeprom_query16(const struct iwl_priv *priv, size_t offset)
  543. {
  544. if (!priv->eeprom)
  545. return 0;
  546. return (u16)priv->eeprom[offset] | ((u16)priv->eeprom[offset + 1] << 8);
  547. }
  548. EXPORT_SYMBOL(iwl_eeprom_query16);
  549. void iwl_eeprom_get_mac(const struct iwl_priv *priv, u8 *mac)
  550. {
  551. const u8 *addr = priv->cfg->ops->lib->eeprom_ops.query_addr(priv,
  552. EEPROM_MAC_ADDRESS);
  553. memcpy(mac, addr, ETH_ALEN);
  554. }
  555. EXPORT_SYMBOL(iwl_eeprom_get_mac);
  556. static void iwl_init_band_reference(const struct iwl_priv *priv,
  557. int eep_band, int *eeprom_ch_count,
  558. const struct iwl_eeprom_channel **eeprom_ch_info,
  559. const u8 **eeprom_ch_index)
  560. {
  561. u32 offset = priv->cfg->ops->lib->
  562. eeprom_ops.regulatory_bands[eep_band - 1];
  563. switch (eep_band) {
  564. case 1: /* 2.4GHz band */
  565. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_1);
  566. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  567. iwl_eeprom_query_addr(priv, offset);
  568. *eeprom_ch_index = iwl_eeprom_band_1;
  569. break;
  570. case 2: /* 4.9GHz band */
  571. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_2);
  572. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  573. iwl_eeprom_query_addr(priv, offset);
  574. *eeprom_ch_index = iwl_eeprom_band_2;
  575. break;
  576. case 3: /* 5.2GHz band */
  577. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_3);
  578. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  579. iwl_eeprom_query_addr(priv, offset);
  580. *eeprom_ch_index = iwl_eeprom_band_3;
  581. break;
  582. case 4: /* 5.5GHz band */
  583. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_4);
  584. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  585. iwl_eeprom_query_addr(priv, offset);
  586. *eeprom_ch_index = iwl_eeprom_band_4;
  587. break;
  588. case 5: /* 5.7GHz band */
  589. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_5);
  590. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  591. iwl_eeprom_query_addr(priv, offset);
  592. *eeprom_ch_index = iwl_eeprom_band_5;
  593. break;
  594. case 6: /* 2.4GHz ht40 channels */
  595. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_6);
  596. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  597. iwl_eeprom_query_addr(priv, offset);
  598. *eeprom_ch_index = iwl_eeprom_band_6;
  599. break;
  600. case 7: /* 5 GHz ht40 channels */
  601. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_7);
  602. *eeprom_ch_info = (struct iwl_eeprom_channel *)
  603. iwl_eeprom_query_addr(priv, offset);
  604. *eeprom_ch_index = iwl_eeprom_band_7;
  605. break;
  606. default:
  607. BUG();
  608. return;
  609. }
  610. }
  611. #define CHECK_AND_PRINT(x) ((eeprom_ch->flags & EEPROM_CHANNEL_##x) \
  612. ? # x " " : "")
  613. /**
  614. * iwl_mod_ht40_chan_info - Copy ht40 channel info into driver's priv.
  615. *
  616. * Does not set up a command, or touch hardware.
  617. */
  618. static int iwl_mod_ht40_chan_info(struct iwl_priv *priv,
  619. enum ieee80211_band band, u16 channel,
  620. const struct iwl_eeprom_channel *eeprom_ch,
  621. u8 clear_ht40_extension_channel)
  622. {
  623. struct iwl_channel_info *ch_info;
  624. ch_info = (struct iwl_channel_info *)
  625. iwl_get_channel_info(priv, band, channel);
  626. if (!is_channel_valid(ch_info))
  627. return -1;
  628. IWL_DEBUG_INFO(priv, "HT40 Ch. %d [%sGHz] %s%s%s%s%s(0x%02x %ddBm):"
  629. " Ad-Hoc %ssupported\n",
  630. ch_info->channel,
  631. is_channel_a_band(ch_info) ?
  632. "5.2" : "2.4",
  633. CHECK_AND_PRINT(IBSS),
  634. CHECK_AND_PRINT(ACTIVE),
  635. CHECK_AND_PRINT(RADAR),
  636. CHECK_AND_PRINT(WIDE),
  637. CHECK_AND_PRINT(DFS),
  638. eeprom_ch->flags,
  639. eeprom_ch->max_power_avg,
  640. ((eeprom_ch->flags & EEPROM_CHANNEL_IBSS)
  641. && !(eeprom_ch->flags & EEPROM_CHANNEL_RADAR)) ?
  642. "" : "not ");
  643. ch_info->ht40_eeprom = *eeprom_ch;
  644. ch_info->ht40_max_power_avg = eeprom_ch->max_power_avg;
  645. ch_info->ht40_curr_txpow = eeprom_ch->max_power_avg;
  646. ch_info->ht40_min_power = 0;
  647. ch_info->ht40_scan_power = eeprom_ch->max_power_avg;
  648. ch_info->ht40_flags = eeprom_ch->flags;
  649. ch_info->ht40_extension_channel &= ~clear_ht40_extension_channel;
  650. return 0;
  651. }
  652. /**
  653. * iwl_get_max_txpower_avg - get the highest tx power from all chains.
  654. * find the highest tx power from all chains for the channel
  655. */
  656. static s8 iwl_get_max_txpower_avg(struct iwl_priv *priv,
  657. struct iwl_eeprom_enhanced_txpwr *enhanced_txpower, int element)
  658. {
  659. s8 max_txpower_avg = 0; /* (dBm) */
  660. IWL_DEBUG_INFO(priv, "%d - "
  661. "chain_a: %d dB chain_b: %d dB "
  662. "chain_c: %d dB mimo2: %d dB mimo3: %d dB\n",
  663. element,
  664. enhanced_txpower[element].chain_a_max >> 1,
  665. enhanced_txpower[element].chain_b_max >> 1,
  666. enhanced_txpower[element].chain_c_max >> 1,
  667. enhanced_txpower[element].mimo2_max >> 1,
  668. enhanced_txpower[element].mimo3_max >> 1);
  669. /* Take the highest tx power from any valid chains */
  670. if ((priv->cfg->valid_tx_ant & ANT_A) &&
  671. (enhanced_txpower[element].chain_a_max > max_txpower_avg))
  672. max_txpower_avg = enhanced_txpower[element].chain_a_max;
  673. if ((priv->cfg->valid_tx_ant & ANT_B) &&
  674. (enhanced_txpower[element].chain_b_max > max_txpower_avg))
  675. max_txpower_avg = enhanced_txpower[element].chain_b_max;
  676. if ((priv->cfg->valid_tx_ant & ANT_C) &&
  677. (enhanced_txpower[element].chain_c_max > max_txpower_avg))
  678. max_txpower_avg = enhanced_txpower[element].chain_c_max;
  679. if (((priv->cfg->valid_tx_ant == ANT_AB) |
  680. (priv->cfg->valid_tx_ant == ANT_BC) |
  681. (priv->cfg->valid_tx_ant == ANT_AC)) &&
  682. (enhanced_txpower[element].mimo2_max > max_txpower_avg))
  683. max_txpower_avg = enhanced_txpower[element].mimo2_max;
  684. if ((priv->cfg->valid_tx_ant == ANT_ABC) &&
  685. (enhanced_txpower[element].mimo3_max > max_txpower_avg))
  686. max_txpower_avg = enhanced_txpower[element].mimo3_max;
  687. /* max. tx power in EEPROM is in 1/2 dBm format
  688. * convert from 1/2 dBm to dBm
  689. */
  690. return max_txpower_avg >> 1;
  691. }
  692. /**
  693. * iwl_update_common_txpower: update channel tx power
  694. * update tx power per band based on EEPROM enhanced tx power info.
  695. */
  696. static s8 iwl_update_common_txpower(struct iwl_priv *priv,
  697. struct iwl_eeprom_enhanced_txpwr *enhanced_txpower,
  698. int section, int element)
  699. {
  700. struct iwl_channel_info *ch_info;
  701. int ch;
  702. bool is_ht40 = false;
  703. s8 max_txpower_avg; /* (dBm) */
  704. /* it is common section, contain all type (Legacy, HT and HT40)
  705. * based on the element in the section to determine
  706. * is it HT 40 or not
  707. */
  708. if (element == EEPROM_TXPOWER_COMMON_HT40_INDEX)
  709. is_ht40 = true;
  710. max_txpower_avg =
  711. iwl_get_max_txpower_avg(priv, enhanced_txpower, element);
  712. ch_info = priv->channel_info;
  713. for (ch = 0; ch < priv->channel_count; ch++) {
  714. /* find matching band and update tx power if needed */
  715. if ((ch_info->band == enhinfo[section].band) &&
  716. (ch_info->max_power_avg < max_txpower_avg) && (!is_ht40)) {
  717. /* Update regulatory-based run-time data */
  718. ch_info->max_power_avg = ch_info->curr_txpow =
  719. max_txpower_avg;
  720. ch_info->scan_power = max_txpower_avg;
  721. }
  722. if ((ch_info->band == enhinfo[section].band) && is_ht40 &&
  723. ch_info->ht40_max_power_avg &&
  724. (ch_info->ht40_max_power_avg < max_txpower_avg)) {
  725. /* Update regulatory-based run-time data */
  726. ch_info->ht40_max_power_avg = max_txpower_avg;
  727. ch_info->ht40_curr_txpow = max_txpower_avg;
  728. ch_info->ht40_scan_power = max_txpower_avg;
  729. }
  730. ch_info++;
  731. }
  732. return max_txpower_avg;
  733. }
  734. /**
  735. * iwl_update_channel_txpower: update channel tx power
  736. * update channel tx power based on EEPROM enhanced tx power info.
  737. */
  738. static s8 iwl_update_channel_txpower(struct iwl_priv *priv,
  739. struct iwl_eeprom_enhanced_txpwr *enhanced_txpower,
  740. int section, int element)
  741. {
  742. struct iwl_channel_info *ch_info;
  743. int ch;
  744. u8 channel;
  745. s8 max_txpower_avg; /* (dBm) */
  746. channel = enhinfo[section].iwl_eeprom_section_channel[element];
  747. max_txpower_avg =
  748. iwl_get_max_txpower_avg(priv, enhanced_txpower, element);
  749. ch_info = priv->channel_info;
  750. for (ch = 0; ch < priv->channel_count; ch++) {
  751. /* find matching channel and update tx power if needed */
  752. if (ch_info->channel == channel) {
  753. if ((ch_info->max_power_avg < max_txpower_avg) &&
  754. (!enhinfo[section].is_ht40)) {
  755. /* Update regulatory-based run-time data */
  756. ch_info->max_power_avg = max_txpower_avg;
  757. ch_info->curr_txpow = max_txpower_avg;
  758. ch_info->scan_power = max_txpower_avg;
  759. }
  760. if ((enhinfo[section].is_ht40) &&
  761. (ch_info->ht40_max_power_avg) &&
  762. (ch_info->ht40_max_power_avg < max_txpower_avg)) {
  763. /* Update regulatory-based run-time data */
  764. ch_info->ht40_max_power_avg = max_txpower_avg;
  765. ch_info->ht40_curr_txpow = max_txpower_avg;
  766. ch_info->ht40_scan_power = max_txpower_avg;
  767. }
  768. break;
  769. }
  770. ch_info++;
  771. }
  772. return max_txpower_avg;
  773. }
  774. /**
  775. * iwlcore_eeprom_enhanced_txpower: process enhanced tx power info
  776. */
  777. void iwlcore_eeprom_enhanced_txpower(struct iwl_priv *priv)
  778. {
  779. int eeprom_section_count = 0;
  780. int section, element;
  781. struct iwl_eeprom_enhanced_txpwr *enhanced_txpower;
  782. u32 offset;
  783. s8 max_txpower_avg; /* (dBm) */
  784. /* Loop through all the sections
  785. * adjust bands and channel's max tx power
  786. * Set the tx_power_user_lmt to the highest power
  787. * supported by any channels and chains
  788. */
  789. for (section = 0; section < ARRAY_SIZE(enhinfo); section++) {
  790. eeprom_section_count = enhinfo[section].count;
  791. offset = enhinfo[section].offset;
  792. enhanced_txpower = (struct iwl_eeprom_enhanced_txpwr *)
  793. iwl_eeprom_query_addr(priv, offset);
  794. for (element = 0; element < eeprom_section_count; element++) {
  795. if (enhinfo[section].is_common)
  796. max_txpower_avg =
  797. iwl_update_common_txpower(priv,
  798. enhanced_txpower, section, element);
  799. else
  800. max_txpower_avg =
  801. iwl_update_channel_txpower(priv,
  802. enhanced_txpower, section, element);
  803. /* Update the tx_power_user_lmt to the highest power
  804. * supported by any channel */
  805. if (max_txpower_avg > priv->tx_power_user_lmt)
  806. priv->tx_power_user_lmt = max_txpower_avg;
  807. }
  808. }
  809. }
  810. EXPORT_SYMBOL(iwlcore_eeprom_enhanced_txpower);
  811. #define CHECK_AND_PRINT_I(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
  812. ? # x " " : "")
  813. /**
  814. * iwl_init_channel_map - Set up driver's info for all possible channels
  815. */
  816. int iwl_init_channel_map(struct iwl_priv *priv)
  817. {
  818. int eeprom_ch_count = 0;
  819. const u8 *eeprom_ch_index = NULL;
  820. const struct iwl_eeprom_channel *eeprom_ch_info = NULL;
  821. int band, ch;
  822. struct iwl_channel_info *ch_info;
  823. if (priv->channel_count) {
  824. IWL_DEBUG_INFO(priv, "Channel map already initialized.\n");
  825. return 0;
  826. }
  827. IWL_DEBUG_INFO(priv, "Initializing regulatory info from EEPROM\n");
  828. priv->channel_count =
  829. ARRAY_SIZE(iwl_eeprom_band_1) +
  830. ARRAY_SIZE(iwl_eeprom_band_2) +
  831. ARRAY_SIZE(iwl_eeprom_band_3) +
  832. ARRAY_SIZE(iwl_eeprom_band_4) +
  833. ARRAY_SIZE(iwl_eeprom_band_5);
  834. IWL_DEBUG_INFO(priv, "Parsing data for %d channels.\n", priv->channel_count);
  835. priv->channel_info = kzalloc(sizeof(struct iwl_channel_info) *
  836. priv->channel_count, GFP_KERNEL);
  837. if (!priv->channel_info) {
  838. IWL_ERR(priv, "Could not allocate channel_info\n");
  839. priv->channel_count = 0;
  840. return -ENOMEM;
  841. }
  842. ch_info = priv->channel_info;
  843. /* Loop through the 5 EEPROM bands adding them in order to the
  844. * channel map we maintain (that contains additional information than
  845. * what just in the EEPROM) */
  846. for (band = 1; band <= 5; band++) {
  847. iwl_init_band_reference(priv, band, &eeprom_ch_count,
  848. &eeprom_ch_info, &eeprom_ch_index);
  849. /* Loop through each band adding each of the channels */
  850. for (ch = 0; ch < eeprom_ch_count; ch++) {
  851. ch_info->channel = eeprom_ch_index[ch];
  852. ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
  853. IEEE80211_BAND_5GHZ;
  854. /* permanently store EEPROM's channel regulatory flags
  855. * and max power in channel info database. */
  856. ch_info->eeprom = eeprom_ch_info[ch];
  857. /* Copy the run-time flags so they are there even on
  858. * invalid channels */
  859. ch_info->flags = eeprom_ch_info[ch].flags;
  860. /* First write that ht40 is not enabled, and then enable
  861. * one by one */
  862. ch_info->ht40_extension_channel =
  863. IEEE80211_CHAN_NO_HT40;
  864. if (!(is_channel_valid(ch_info))) {
  865. IWL_DEBUG_INFO(priv, "Ch. %d Flags %x [%sGHz] - "
  866. "No traffic\n",
  867. ch_info->channel,
  868. ch_info->flags,
  869. is_channel_a_band(ch_info) ?
  870. "5.2" : "2.4");
  871. ch_info++;
  872. continue;
  873. }
  874. /* Initialize regulatory-based run-time data */
  875. ch_info->max_power_avg = ch_info->curr_txpow =
  876. eeprom_ch_info[ch].max_power_avg;
  877. ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
  878. ch_info->min_power = 0;
  879. IWL_DEBUG_INFO(priv, "Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x %ddBm):"
  880. " Ad-Hoc %ssupported\n",
  881. ch_info->channel,
  882. is_channel_a_band(ch_info) ?
  883. "5.2" : "2.4",
  884. CHECK_AND_PRINT_I(VALID),
  885. CHECK_AND_PRINT_I(IBSS),
  886. CHECK_AND_PRINT_I(ACTIVE),
  887. CHECK_AND_PRINT_I(RADAR),
  888. CHECK_AND_PRINT_I(WIDE),
  889. CHECK_AND_PRINT_I(DFS),
  890. eeprom_ch_info[ch].flags,
  891. eeprom_ch_info[ch].max_power_avg,
  892. ((eeprom_ch_info[ch].
  893. flags & EEPROM_CHANNEL_IBSS)
  894. && !(eeprom_ch_info[ch].
  895. flags & EEPROM_CHANNEL_RADAR))
  896. ? "" : "not ");
  897. /* Set the tx_power_user_lmt to the highest power
  898. * supported by any channel */
  899. if (eeprom_ch_info[ch].max_power_avg >
  900. priv->tx_power_user_lmt)
  901. priv->tx_power_user_lmt =
  902. eeprom_ch_info[ch].max_power_avg;
  903. ch_info++;
  904. }
  905. }
  906. /* Check if we do have HT40 channels */
  907. if (priv->cfg->ops->lib->eeprom_ops.regulatory_bands[5] ==
  908. EEPROM_REGULATORY_BAND_NO_HT40 &&
  909. priv->cfg->ops->lib->eeprom_ops.regulatory_bands[6] ==
  910. EEPROM_REGULATORY_BAND_NO_HT40)
  911. return 0;
  912. /* Two additional EEPROM bands for 2.4 and 5 GHz HT40 channels */
  913. for (band = 6; band <= 7; band++) {
  914. enum ieee80211_band ieeeband;
  915. iwl_init_band_reference(priv, band, &eeprom_ch_count,
  916. &eeprom_ch_info, &eeprom_ch_index);
  917. /* EEPROM band 6 is 2.4, band 7 is 5 GHz */
  918. ieeeband =
  919. (band == 6) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  920. /* Loop through each band adding each of the channels */
  921. for (ch = 0; ch < eeprom_ch_count; ch++) {
  922. /* Set up driver's info for lower half */
  923. iwl_mod_ht40_chan_info(priv, ieeeband,
  924. eeprom_ch_index[ch],
  925. &eeprom_ch_info[ch],
  926. IEEE80211_CHAN_NO_HT40PLUS);
  927. /* Set up driver's info for upper half */
  928. iwl_mod_ht40_chan_info(priv, ieeeband,
  929. eeprom_ch_index[ch] + 4,
  930. &eeprom_ch_info[ch],
  931. IEEE80211_CHAN_NO_HT40MINUS);
  932. }
  933. }
  934. /* for newer device (6000 series and up)
  935. * EEPROM contain enhanced tx power information
  936. * driver need to process addition information
  937. * to determine the max channel tx power limits
  938. */
  939. if (priv->cfg->ops->lib->eeprom_ops.update_enhanced_txpower)
  940. priv->cfg->ops->lib->eeprom_ops.update_enhanced_txpower(priv);
  941. return 0;
  942. }
  943. EXPORT_SYMBOL(iwl_init_channel_map);
  944. /*
  945. * iwl_free_channel_map - undo allocations in iwl_init_channel_map
  946. */
  947. void iwl_free_channel_map(struct iwl_priv *priv)
  948. {
  949. kfree(priv->channel_info);
  950. priv->channel_count = 0;
  951. }
  952. EXPORT_SYMBOL(iwl_free_channel_map);
  953. /**
  954. * iwl_get_channel_info - Find driver's private channel info
  955. *
  956. * Based on band and channel number.
  957. */
  958. const struct iwl_channel_info *iwl_get_channel_info(const struct iwl_priv *priv,
  959. enum ieee80211_band band, u16 channel)
  960. {
  961. int i;
  962. switch (band) {
  963. case IEEE80211_BAND_5GHZ:
  964. for (i = 14; i < priv->channel_count; i++) {
  965. if (priv->channel_info[i].channel == channel)
  966. return &priv->channel_info[i];
  967. }
  968. break;
  969. case IEEE80211_BAND_2GHZ:
  970. if (channel >= 1 && channel <= 14)
  971. return &priv->channel_info[channel - 1];
  972. break;
  973. default:
  974. BUG();
  975. }
  976. return NULL;
  977. }
  978. EXPORT_SYMBOL(iwl_get_channel_info);