iwl-4965.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <net/mac80211.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include "iwl-eeprom.h"
  39. #include "iwl-dev.h"
  40. #include "iwl-core.h"
  41. #include "iwl-io.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-calib.h"
  44. #include "iwl-sta.h"
  45. static int iwl4965_send_tx_power(struct iwl_priv *priv);
  46. static int iwl4965_hw_get_temperature(struct iwl_priv *priv);
  47. /* Highest firmware API version supported */
  48. #define IWL4965_UCODE_API_MAX 2
  49. /* Lowest firmware API version supported */
  50. #define IWL4965_UCODE_API_MIN 2
  51. #define IWL4965_FW_PRE "iwlwifi-4965-"
  52. #define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
  53. #define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
  54. /* module parameters */
  55. static struct iwl_mod_params iwl4965_mod_params = {
  56. .num_of_queues = IWL49_NUM_QUEUES,
  57. .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
  58. .amsdu_size_8K = 1,
  59. .restart_fw = 1,
  60. /* the rest are 0 by default */
  61. };
  62. /* check contents of special bootstrap uCode SRAM */
  63. static int iwl4965_verify_bsm(struct iwl_priv *priv)
  64. {
  65. __le32 *image = priv->ucode_boot.v_addr;
  66. u32 len = priv->ucode_boot.len;
  67. u32 reg;
  68. u32 val;
  69. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  70. /* verify BSM SRAM contents */
  71. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  72. for (reg = BSM_SRAM_LOWER_BOUND;
  73. reg < BSM_SRAM_LOWER_BOUND + len;
  74. reg += sizeof(u32), image++) {
  75. val = iwl_read_prph(priv, reg);
  76. if (val != le32_to_cpu(*image)) {
  77. IWL_ERR(priv, "BSM uCode verification failed at "
  78. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  79. BSM_SRAM_LOWER_BOUND,
  80. reg - BSM_SRAM_LOWER_BOUND, len,
  81. val, le32_to_cpu(*image));
  82. return -EIO;
  83. }
  84. }
  85. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  86. return 0;
  87. }
  88. /**
  89. * iwl4965_load_bsm - Load bootstrap instructions
  90. *
  91. * BSM operation:
  92. *
  93. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  94. * in special SRAM that does not power down during RFKILL. When powering back
  95. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  96. * the bootstrap program into the on-board processor, and starts it.
  97. *
  98. * The bootstrap program loads (via DMA) instructions and data for a new
  99. * program from host DRAM locations indicated by the host driver in the
  100. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  101. * automatically.
  102. *
  103. * When initializing the NIC, the host driver points the BSM to the
  104. * "initialize" uCode image. This uCode sets up some internal data, then
  105. * notifies host via "initialize alive" that it is complete.
  106. *
  107. * The host then replaces the BSM_DRAM_* pointer values to point to the
  108. * normal runtime uCode instructions and a backup uCode data cache buffer
  109. * (filled initially with starting data values for the on-board processor),
  110. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  111. * which begins normal operation.
  112. *
  113. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  114. * the backup data cache in DRAM before SRAM is powered down.
  115. *
  116. * When powering back up, the BSM loads the bootstrap program. This reloads
  117. * the runtime uCode instructions and the backup data cache into SRAM,
  118. * and re-launches the runtime uCode from where it left off.
  119. */
  120. static int iwl4965_load_bsm(struct iwl_priv *priv)
  121. {
  122. __le32 *image = priv->ucode_boot.v_addr;
  123. u32 len = priv->ucode_boot.len;
  124. dma_addr_t pinst;
  125. dma_addr_t pdata;
  126. u32 inst_len;
  127. u32 data_len;
  128. int i;
  129. u32 done;
  130. u32 reg_offset;
  131. int ret;
  132. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  133. priv->ucode_type = UCODE_RT;
  134. /* make sure bootstrap program is no larger than BSM's SRAM size */
  135. if (len > IWL49_MAX_BSM_SIZE)
  136. return -EINVAL;
  137. /* Tell bootstrap uCode where to find the "Initialize" uCode
  138. * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
  139. * NOTE: iwl_init_alive_start() will replace these values,
  140. * after the "initialize" uCode has run, to point to
  141. * runtime/protocol instructions and backup data cache.
  142. */
  143. pinst = priv->ucode_init.p_addr >> 4;
  144. pdata = priv->ucode_init_data.p_addr >> 4;
  145. inst_len = priv->ucode_init.len;
  146. data_len = priv->ucode_init_data.len;
  147. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  148. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  149. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  150. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  151. /* Fill BSM memory with bootstrap instructions */
  152. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  153. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  154. reg_offset += sizeof(u32), image++)
  155. _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
  156. ret = iwl4965_verify_bsm(priv);
  157. if (ret)
  158. return ret;
  159. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  160. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  161. iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
  162. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  163. /* Load bootstrap code into instruction SRAM now,
  164. * to prepare to load "initialize" uCode */
  165. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  166. /* Wait for load of bootstrap uCode to finish */
  167. for (i = 0; i < 100; i++) {
  168. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  169. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  170. break;
  171. udelay(10);
  172. }
  173. if (i < 100)
  174. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  175. else {
  176. IWL_ERR(priv, "BSM write did not complete!\n");
  177. return -EIO;
  178. }
  179. /* Enable future boot loads whenever power management unit triggers it
  180. * (e.g. when powering back up after power-save shutdown) */
  181. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  182. return 0;
  183. }
  184. /**
  185. * iwl4965_set_ucode_ptrs - Set uCode address location
  186. *
  187. * Tell initialization uCode where to find runtime uCode.
  188. *
  189. * BSM registers initially contain pointers to initialization uCode.
  190. * We need to replace them to load runtime uCode inst and data,
  191. * and to save runtime data when powering down.
  192. */
  193. static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
  194. {
  195. dma_addr_t pinst;
  196. dma_addr_t pdata;
  197. int ret = 0;
  198. /* bits 35:4 for 4965 */
  199. pinst = priv->ucode_code.p_addr >> 4;
  200. pdata = priv->ucode_data_backup.p_addr >> 4;
  201. /* Tell bootstrap uCode where to find image to load */
  202. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  203. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  204. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  205. priv->ucode_data.len);
  206. /* Inst byte count must be last to set up, bit 31 signals uCode
  207. * that all new ptr/size info is in place */
  208. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  209. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  210. IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
  211. return ret;
  212. }
  213. /**
  214. * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
  215. *
  216. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  217. *
  218. * The 4965 "initialize" ALIVE reply contains calibration data for:
  219. * Voltage, temperature, and MIMO tx gain correction, now stored in priv
  220. * (3945 does not contain this data).
  221. *
  222. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  223. */
  224. static void iwl4965_init_alive_start(struct iwl_priv *priv)
  225. {
  226. /* Check alive response for "valid" sign from uCode */
  227. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  228. /* We had an error bringing up the hardware, so take it
  229. * all the way back down so we can try again */
  230. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  231. goto restart;
  232. }
  233. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  234. * This is a paranoid check, because we would not have gotten the
  235. * "initialize" alive if code weren't properly loaded. */
  236. if (iwl_verify_ucode(priv)) {
  237. /* Runtime instruction load was bad;
  238. * take it all the way back down so we can try again */
  239. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  240. goto restart;
  241. }
  242. /* Calculate temperature */
  243. priv->temperature = iwl4965_hw_get_temperature(priv);
  244. /* Send pointers to protocol/runtime uCode image ... init code will
  245. * load and launch runtime uCode, which will send us another "Alive"
  246. * notification. */
  247. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  248. if (iwl4965_set_ucode_ptrs(priv)) {
  249. /* Runtime instruction load won't happen;
  250. * take it all the way back down so we can try again */
  251. IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
  252. goto restart;
  253. }
  254. return;
  255. restart:
  256. queue_work(priv->workqueue, &priv->restart);
  257. }
  258. static bool is_ht40_channel(__le32 rxon_flags)
  259. {
  260. int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
  261. >> RXON_FLG_CHANNEL_MODE_POS;
  262. return ((chan_mod == CHANNEL_MODE_PURE_40) ||
  263. (chan_mod == CHANNEL_MODE_MIXED));
  264. }
  265. /*
  266. * EEPROM handlers
  267. */
  268. static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
  269. {
  270. return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
  271. }
  272. /*
  273. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  274. * must be called under priv->lock and mac access
  275. */
  276. static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
  277. {
  278. iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
  279. }
  280. static int iwl4965_apm_init(struct iwl_priv *priv)
  281. {
  282. int ret = 0;
  283. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  284. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  285. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  286. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  287. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  288. /* set "initialization complete" bit to move adapter
  289. * D0U* --> D0A* state */
  290. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  291. /* wait for clock stabilization */
  292. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  293. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  294. if (ret < 0) {
  295. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  296. goto out;
  297. }
  298. /* enable DMA */
  299. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  300. APMG_CLK_VAL_BSM_CLK_RQT);
  301. udelay(20);
  302. /* disable L1-Active */
  303. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  304. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  305. out:
  306. return ret;
  307. }
  308. static void iwl4965_nic_config(struct iwl_priv *priv)
  309. {
  310. unsigned long flags;
  311. u16 radio_cfg;
  312. u16 lctl;
  313. spin_lock_irqsave(&priv->lock, flags);
  314. lctl = iwl_pcie_link_ctl(priv);
  315. /* HW bug W/A - negligible power consumption */
  316. /* L1-ASPM is enabled by BIOS */
  317. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
  318. /* L1-ASPM enabled: disable L0S */
  319. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  320. else
  321. /* L1-ASPM disabled: enable L0S */
  322. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  323. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  324. /* write radio config values to register */
  325. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
  326. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  327. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  328. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  329. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  330. /* set CSR_HW_CONFIG_REG for uCode use */
  331. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  332. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  333. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  334. priv->calib_info = (struct iwl_eeprom_calib_info *)
  335. iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
  336. spin_unlock_irqrestore(&priv->lock, flags);
  337. }
  338. static int iwl4965_apm_stop_master(struct iwl_priv *priv)
  339. {
  340. unsigned long flags;
  341. spin_lock_irqsave(&priv->lock, flags);
  342. /* set stop master bit */
  343. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  344. iwl_poll_direct_bit(priv, CSR_RESET,
  345. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  346. spin_unlock_irqrestore(&priv->lock, flags);
  347. IWL_DEBUG_INFO(priv, "stop master\n");
  348. return 0;
  349. }
  350. static void iwl4965_apm_stop(struct iwl_priv *priv)
  351. {
  352. unsigned long flags;
  353. iwl4965_apm_stop_master(priv);
  354. spin_lock_irqsave(&priv->lock, flags);
  355. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  356. udelay(10);
  357. /* clear "init complete" move adapter D0A* --> D0U state */
  358. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  359. spin_unlock_irqrestore(&priv->lock, flags);
  360. }
  361. static int iwl4965_apm_reset(struct iwl_priv *priv)
  362. {
  363. int ret = 0;
  364. iwl4965_apm_stop_master(priv);
  365. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  366. udelay(10);
  367. /* FIXME: put here L1A -L0S w/a */
  368. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  369. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  370. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  371. if (ret < 0)
  372. goto out;
  373. udelay(10);
  374. /* Enable DMA and BSM Clock */
  375. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  376. APMG_CLK_VAL_BSM_CLK_RQT);
  377. udelay(10);
  378. /* disable L1A */
  379. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  380. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  381. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  382. wake_up_interruptible(&priv->wait_command_queue);
  383. out:
  384. return ret;
  385. }
  386. /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
  387. * Called after every association, but this runs only once!
  388. * ... once chain noise is calibrated the first time, it's good forever. */
  389. static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
  390. {
  391. struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
  392. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  393. struct iwl_calib_diff_gain_cmd cmd;
  394. memset(&cmd, 0, sizeof(cmd));
  395. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  396. cmd.diff_gain_a = 0;
  397. cmd.diff_gain_b = 0;
  398. cmd.diff_gain_c = 0;
  399. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  400. sizeof(cmd), &cmd))
  401. IWL_ERR(priv,
  402. "Could not send REPLY_PHY_CALIBRATION_CMD\n");
  403. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  404. IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
  405. }
  406. }
  407. static void iwl4965_gain_computation(struct iwl_priv *priv,
  408. u32 *average_noise,
  409. u16 min_average_noise_antenna_i,
  410. u32 min_average_noise)
  411. {
  412. int i, ret;
  413. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  414. data->delta_gain_code[min_average_noise_antenna_i] = 0;
  415. for (i = 0; i < NUM_RX_CHAINS; i++) {
  416. s32 delta_g = 0;
  417. if (!(data->disconn_array[i]) &&
  418. (data->delta_gain_code[i] ==
  419. CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
  420. delta_g = average_noise[i] - min_average_noise;
  421. data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
  422. data->delta_gain_code[i] =
  423. min(data->delta_gain_code[i],
  424. (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  425. data->delta_gain_code[i] =
  426. (data->delta_gain_code[i] | (1 << 2));
  427. } else {
  428. data->delta_gain_code[i] = 0;
  429. }
  430. }
  431. IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
  432. data->delta_gain_code[0],
  433. data->delta_gain_code[1],
  434. data->delta_gain_code[2]);
  435. /* Differential gain gets sent to uCode only once */
  436. if (!data->radio_write) {
  437. struct iwl_calib_diff_gain_cmd cmd;
  438. data->radio_write = 1;
  439. memset(&cmd, 0, sizeof(cmd));
  440. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  441. cmd.diff_gain_a = data->delta_gain_code[0];
  442. cmd.diff_gain_b = data->delta_gain_code[1];
  443. cmd.diff_gain_c = data->delta_gain_code[2];
  444. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  445. sizeof(cmd), &cmd);
  446. if (ret)
  447. IWL_DEBUG_CALIB(priv, "fail sending cmd "
  448. "REPLY_PHY_CALIBRATION_CMD \n");
  449. /* TODO we might want recalculate
  450. * rx_chain in rxon cmd */
  451. /* Mark so we run this algo only once! */
  452. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  453. }
  454. data->chain_noise_a = 0;
  455. data->chain_noise_b = 0;
  456. data->chain_noise_c = 0;
  457. data->chain_signal_a = 0;
  458. data->chain_signal_b = 0;
  459. data->chain_signal_c = 0;
  460. data->beacon_count = 0;
  461. }
  462. static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  463. __le32 *tx_flags)
  464. {
  465. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  466. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  467. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  468. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  469. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  470. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  471. }
  472. }
  473. static void iwl4965_bg_txpower_work(struct work_struct *work)
  474. {
  475. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  476. txpower_work);
  477. /* If a scan happened to start before we got here
  478. * then just return; the statistics notification will
  479. * kick off another scheduled work to compensate for
  480. * any temperature delta we missed here. */
  481. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  482. test_bit(STATUS_SCANNING, &priv->status))
  483. return;
  484. mutex_lock(&priv->mutex);
  485. /* Regardless of if we are associated, we must reconfigure the
  486. * TX power since frames can be sent on non-radar channels while
  487. * not associated */
  488. iwl4965_send_tx_power(priv);
  489. /* Update last_temperature to keep is_calib_needed from running
  490. * when it isn't needed... */
  491. priv->last_temperature = priv->temperature;
  492. mutex_unlock(&priv->mutex);
  493. }
  494. /*
  495. * Acquire priv->lock before calling this function !
  496. */
  497. static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
  498. {
  499. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  500. (index & 0xff) | (txq_id << 8));
  501. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
  502. }
  503. /**
  504. * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  505. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  506. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  507. *
  508. * NOTE: Acquire priv->lock before calling this function !
  509. */
  510. static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
  511. struct iwl_tx_queue *txq,
  512. int tx_fifo_id, int scd_retry)
  513. {
  514. int txq_id = txq->q.id;
  515. /* Find out whether to activate Tx queue */
  516. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  517. /* Set up and activate */
  518. iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  519. (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  520. (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  521. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  522. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  523. IWL49_SCD_QUEUE_STTS_REG_MSK);
  524. txq->sched_retry = scd_retry;
  525. IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
  526. active ? "Activate" : "Deactivate",
  527. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  528. }
  529. static const u16 default_queue_to_tx_fifo[] = {
  530. IWL_TX_FIFO_AC3,
  531. IWL_TX_FIFO_AC2,
  532. IWL_TX_FIFO_AC1,
  533. IWL_TX_FIFO_AC0,
  534. IWL49_CMD_FIFO_NUM,
  535. IWL_TX_FIFO_HCCA_1,
  536. IWL_TX_FIFO_HCCA_2
  537. };
  538. static int iwl4965_alive_notify(struct iwl_priv *priv)
  539. {
  540. u32 a;
  541. unsigned long flags;
  542. int i, chan;
  543. u32 reg_val;
  544. spin_lock_irqsave(&priv->lock, flags);
  545. /* Clear 4965's internal Tx Scheduler data base */
  546. priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
  547. a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
  548. for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  549. iwl_write_targ_mem(priv, a, 0);
  550. for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  551. iwl_write_targ_mem(priv, a, 0);
  552. for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
  553. iwl_write_targ_mem(priv, a, 0);
  554. /* Tel 4965 where to find Tx byte count tables */
  555. iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
  556. priv->scd_bc_tbls.dma >> 10);
  557. /* Enable DMA channel */
  558. for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
  559. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  560. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  561. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  562. /* Update FH chicken bits */
  563. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  564. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  565. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  566. /* Disable chain mode for all queues */
  567. iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
  568. /* Initialize each Tx queue (including the command queue) */
  569. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  570. /* TFD circular buffer read/write indexes */
  571. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
  572. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  573. /* Max Tx Window size for Scheduler-ACK mode */
  574. iwl_write_targ_mem(priv, priv->scd_base_addr +
  575. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  576. (SCD_WIN_SIZE <<
  577. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  578. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  579. /* Frame limit */
  580. iwl_write_targ_mem(priv, priv->scd_base_addr +
  581. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  582. sizeof(u32),
  583. (SCD_FRAME_LIMIT <<
  584. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  585. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  586. }
  587. iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
  588. (1 << priv->hw_params.max_txq_num) - 1);
  589. /* Activate all Tx DMA/FIFO channels */
  590. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
  591. iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  592. /* Map each Tx/cmd queue to its corresponding fifo */
  593. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  594. int ac = default_queue_to_tx_fifo[i];
  595. iwl_txq_ctx_activate(priv, i);
  596. iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  597. }
  598. spin_unlock_irqrestore(&priv->lock, flags);
  599. return 0;
  600. }
  601. static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
  602. .min_nrg_cck = 97,
  603. .max_nrg_cck = 0, /* not used, set to 0 */
  604. .auto_corr_min_ofdm = 85,
  605. .auto_corr_min_ofdm_mrc = 170,
  606. .auto_corr_min_ofdm_x1 = 105,
  607. .auto_corr_min_ofdm_mrc_x1 = 220,
  608. .auto_corr_max_ofdm = 120,
  609. .auto_corr_max_ofdm_mrc = 210,
  610. .auto_corr_max_ofdm_x1 = 140,
  611. .auto_corr_max_ofdm_mrc_x1 = 270,
  612. .auto_corr_min_cck = 125,
  613. .auto_corr_max_cck = 200,
  614. .auto_corr_min_cck_mrc = 200,
  615. .auto_corr_max_cck_mrc = 400,
  616. .nrg_th_cck = 100,
  617. .nrg_th_ofdm = 100,
  618. };
  619. static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
  620. {
  621. /* want Kelvin */
  622. priv->hw_params.ct_kill_threshold =
  623. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
  624. }
  625. /**
  626. * iwl4965_hw_set_hw_params
  627. *
  628. * Called when initializing driver
  629. */
  630. static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
  631. {
  632. if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
  633. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  634. IWL_ERR(priv,
  635. "invalid queues_num, should be between %d and %d\n",
  636. IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
  637. return -EINVAL;
  638. }
  639. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  640. priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  641. priv->hw_params.scd_bc_tbls_size =
  642. IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
  643. priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
  644. priv->hw_params.max_stations = IWL4965_STATION_COUNT;
  645. priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
  646. priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
  647. priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
  648. priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  649. priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
  650. priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
  651. priv->hw_params.tx_chains_num = 2;
  652. priv->hw_params.rx_chains_num = 2;
  653. priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
  654. priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
  655. if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
  656. priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
  657. priv->hw_params.sens = &iwl4965_sensitivity;
  658. return 0;
  659. }
  660. static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
  661. {
  662. s32 sign = 1;
  663. if (num < 0) {
  664. sign = -sign;
  665. num = -num;
  666. }
  667. if (denom < 0) {
  668. sign = -sign;
  669. denom = -denom;
  670. }
  671. *res = 1;
  672. *res = ((num * 2 + denom) / (denom * 2)) * sign;
  673. return 1;
  674. }
  675. /**
  676. * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
  677. *
  678. * Determines power supply voltage compensation for txpower calculations.
  679. * Returns number of 1/2-dB steps to subtract from gain table index,
  680. * to compensate for difference between power supply voltage during
  681. * factory measurements, vs. current power supply voltage.
  682. *
  683. * Voltage indication is higher for lower voltage.
  684. * Lower voltage requires more gain (lower gain table index).
  685. */
  686. static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
  687. s32 current_voltage)
  688. {
  689. s32 comp = 0;
  690. if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
  691. (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
  692. return 0;
  693. iwl4965_math_div_round(current_voltage - eeprom_voltage,
  694. TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
  695. if (current_voltage > eeprom_voltage)
  696. comp *= 2;
  697. if ((comp < -2) || (comp > 2))
  698. comp = 0;
  699. return comp;
  700. }
  701. static s32 iwl4965_get_tx_atten_grp(u16 channel)
  702. {
  703. if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
  704. channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
  705. return CALIB_CH_GROUP_5;
  706. if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
  707. channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
  708. return CALIB_CH_GROUP_1;
  709. if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
  710. channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
  711. return CALIB_CH_GROUP_2;
  712. if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
  713. channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
  714. return CALIB_CH_GROUP_3;
  715. if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
  716. channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
  717. return CALIB_CH_GROUP_4;
  718. return -1;
  719. }
  720. static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
  721. {
  722. s32 b = -1;
  723. for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
  724. if (priv->calib_info->band_info[b].ch_from == 0)
  725. continue;
  726. if ((channel >= priv->calib_info->band_info[b].ch_from)
  727. && (channel <= priv->calib_info->band_info[b].ch_to))
  728. break;
  729. }
  730. return b;
  731. }
  732. static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
  733. {
  734. s32 val;
  735. if (x2 == x1)
  736. return y1;
  737. else {
  738. iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
  739. return val + y2;
  740. }
  741. }
  742. /**
  743. * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
  744. *
  745. * Interpolates factory measurements from the two sample channels within a
  746. * sub-band, to apply to channel of interest. Interpolation is proportional to
  747. * differences in channel frequencies, which is proportional to differences
  748. * in channel number.
  749. */
  750. static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
  751. struct iwl_eeprom_calib_ch_info *chan_info)
  752. {
  753. s32 s = -1;
  754. u32 c;
  755. u32 m;
  756. const struct iwl_eeprom_calib_measure *m1;
  757. const struct iwl_eeprom_calib_measure *m2;
  758. struct iwl_eeprom_calib_measure *omeas;
  759. u32 ch_i1;
  760. u32 ch_i2;
  761. s = iwl4965_get_sub_band(priv, channel);
  762. if (s >= EEPROM_TX_POWER_BANDS) {
  763. IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
  764. return -1;
  765. }
  766. ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
  767. ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
  768. chan_info->ch_num = (u8) channel;
  769. IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
  770. channel, s, ch_i1, ch_i2);
  771. for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
  772. for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
  773. m1 = &(priv->calib_info->band_info[s].ch1.
  774. measurements[c][m]);
  775. m2 = &(priv->calib_info->band_info[s].ch2.
  776. measurements[c][m]);
  777. omeas = &(chan_info->measurements[c][m]);
  778. omeas->actual_pow =
  779. (u8) iwl4965_interpolate_value(channel, ch_i1,
  780. m1->actual_pow,
  781. ch_i2,
  782. m2->actual_pow);
  783. omeas->gain_idx =
  784. (u8) iwl4965_interpolate_value(channel, ch_i1,
  785. m1->gain_idx, ch_i2,
  786. m2->gain_idx);
  787. omeas->temperature =
  788. (u8) iwl4965_interpolate_value(channel, ch_i1,
  789. m1->temperature,
  790. ch_i2,
  791. m2->temperature);
  792. omeas->pa_det =
  793. (s8) iwl4965_interpolate_value(channel, ch_i1,
  794. m1->pa_det, ch_i2,
  795. m2->pa_det);
  796. IWL_DEBUG_TXPOWER(priv,
  797. "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
  798. m1->actual_pow, m2->actual_pow, omeas->actual_pow);
  799. IWL_DEBUG_TXPOWER(priv,
  800. "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
  801. m1->gain_idx, m2->gain_idx, omeas->gain_idx);
  802. IWL_DEBUG_TXPOWER(priv,
  803. "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
  804. m1->pa_det, m2->pa_det, omeas->pa_det);
  805. IWL_DEBUG_TXPOWER(priv,
  806. "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
  807. m1->temperature, m2->temperature,
  808. omeas->temperature);
  809. }
  810. }
  811. return 0;
  812. }
  813. /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
  814. * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
  815. static s32 back_off_table[] = {
  816. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
  817. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
  818. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
  819. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
  820. 10 /* CCK */
  821. };
  822. /* Thermal compensation values for txpower for various frequency ranges ...
  823. * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
  824. static struct iwl4965_txpower_comp_entry {
  825. s32 degrees_per_05db_a;
  826. s32 degrees_per_05db_a_denom;
  827. } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
  828. {9, 2}, /* group 0 5.2, ch 34-43 */
  829. {4, 1}, /* group 1 5.2, ch 44-70 */
  830. {4, 1}, /* group 2 5.2, ch 71-124 */
  831. {4, 1}, /* group 3 5.2, ch 125-200 */
  832. {3, 1} /* group 4 2.4, ch all */
  833. };
  834. static s32 get_min_power_index(s32 rate_power_index, u32 band)
  835. {
  836. if (!band) {
  837. if ((rate_power_index & 7) <= 4)
  838. return MIN_TX_GAIN_INDEX_52GHZ_EXT;
  839. }
  840. return MIN_TX_GAIN_INDEX;
  841. }
  842. struct gain_entry {
  843. u8 dsp;
  844. u8 radio;
  845. };
  846. static const struct gain_entry gain_table[2][108] = {
  847. /* 5.2GHz power gain index table */
  848. {
  849. {123, 0x3F}, /* highest txpower */
  850. {117, 0x3F},
  851. {110, 0x3F},
  852. {104, 0x3F},
  853. {98, 0x3F},
  854. {110, 0x3E},
  855. {104, 0x3E},
  856. {98, 0x3E},
  857. {110, 0x3D},
  858. {104, 0x3D},
  859. {98, 0x3D},
  860. {110, 0x3C},
  861. {104, 0x3C},
  862. {98, 0x3C},
  863. {110, 0x3B},
  864. {104, 0x3B},
  865. {98, 0x3B},
  866. {110, 0x3A},
  867. {104, 0x3A},
  868. {98, 0x3A},
  869. {110, 0x39},
  870. {104, 0x39},
  871. {98, 0x39},
  872. {110, 0x38},
  873. {104, 0x38},
  874. {98, 0x38},
  875. {110, 0x37},
  876. {104, 0x37},
  877. {98, 0x37},
  878. {110, 0x36},
  879. {104, 0x36},
  880. {98, 0x36},
  881. {110, 0x35},
  882. {104, 0x35},
  883. {98, 0x35},
  884. {110, 0x34},
  885. {104, 0x34},
  886. {98, 0x34},
  887. {110, 0x33},
  888. {104, 0x33},
  889. {98, 0x33},
  890. {110, 0x32},
  891. {104, 0x32},
  892. {98, 0x32},
  893. {110, 0x31},
  894. {104, 0x31},
  895. {98, 0x31},
  896. {110, 0x30},
  897. {104, 0x30},
  898. {98, 0x30},
  899. {110, 0x25},
  900. {104, 0x25},
  901. {98, 0x25},
  902. {110, 0x24},
  903. {104, 0x24},
  904. {98, 0x24},
  905. {110, 0x23},
  906. {104, 0x23},
  907. {98, 0x23},
  908. {110, 0x22},
  909. {104, 0x18},
  910. {98, 0x18},
  911. {110, 0x17},
  912. {104, 0x17},
  913. {98, 0x17},
  914. {110, 0x16},
  915. {104, 0x16},
  916. {98, 0x16},
  917. {110, 0x15},
  918. {104, 0x15},
  919. {98, 0x15},
  920. {110, 0x14},
  921. {104, 0x14},
  922. {98, 0x14},
  923. {110, 0x13},
  924. {104, 0x13},
  925. {98, 0x13},
  926. {110, 0x12},
  927. {104, 0x08},
  928. {98, 0x08},
  929. {110, 0x07},
  930. {104, 0x07},
  931. {98, 0x07},
  932. {110, 0x06},
  933. {104, 0x06},
  934. {98, 0x06},
  935. {110, 0x05},
  936. {104, 0x05},
  937. {98, 0x05},
  938. {110, 0x04},
  939. {104, 0x04},
  940. {98, 0x04},
  941. {110, 0x03},
  942. {104, 0x03},
  943. {98, 0x03},
  944. {110, 0x02},
  945. {104, 0x02},
  946. {98, 0x02},
  947. {110, 0x01},
  948. {104, 0x01},
  949. {98, 0x01},
  950. {110, 0x00},
  951. {104, 0x00},
  952. {98, 0x00},
  953. {93, 0x00},
  954. {88, 0x00},
  955. {83, 0x00},
  956. {78, 0x00},
  957. },
  958. /* 2.4GHz power gain index table */
  959. {
  960. {110, 0x3f}, /* highest txpower */
  961. {104, 0x3f},
  962. {98, 0x3f},
  963. {110, 0x3e},
  964. {104, 0x3e},
  965. {98, 0x3e},
  966. {110, 0x3d},
  967. {104, 0x3d},
  968. {98, 0x3d},
  969. {110, 0x3c},
  970. {104, 0x3c},
  971. {98, 0x3c},
  972. {110, 0x3b},
  973. {104, 0x3b},
  974. {98, 0x3b},
  975. {110, 0x3a},
  976. {104, 0x3a},
  977. {98, 0x3a},
  978. {110, 0x39},
  979. {104, 0x39},
  980. {98, 0x39},
  981. {110, 0x38},
  982. {104, 0x38},
  983. {98, 0x38},
  984. {110, 0x37},
  985. {104, 0x37},
  986. {98, 0x37},
  987. {110, 0x36},
  988. {104, 0x36},
  989. {98, 0x36},
  990. {110, 0x35},
  991. {104, 0x35},
  992. {98, 0x35},
  993. {110, 0x34},
  994. {104, 0x34},
  995. {98, 0x34},
  996. {110, 0x33},
  997. {104, 0x33},
  998. {98, 0x33},
  999. {110, 0x32},
  1000. {104, 0x32},
  1001. {98, 0x32},
  1002. {110, 0x31},
  1003. {104, 0x31},
  1004. {98, 0x31},
  1005. {110, 0x30},
  1006. {104, 0x30},
  1007. {98, 0x30},
  1008. {110, 0x6},
  1009. {104, 0x6},
  1010. {98, 0x6},
  1011. {110, 0x5},
  1012. {104, 0x5},
  1013. {98, 0x5},
  1014. {110, 0x4},
  1015. {104, 0x4},
  1016. {98, 0x4},
  1017. {110, 0x3},
  1018. {104, 0x3},
  1019. {98, 0x3},
  1020. {110, 0x2},
  1021. {104, 0x2},
  1022. {98, 0x2},
  1023. {110, 0x1},
  1024. {104, 0x1},
  1025. {98, 0x1},
  1026. {110, 0x0},
  1027. {104, 0x0},
  1028. {98, 0x0},
  1029. {97, 0},
  1030. {96, 0},
  1031. {95, 0},
  1032. {94, 0},
  1033. {93, 0},
  1034. {92, 0},
  1035. {91, 0},
  1036. {90, 0},
  1037. {89, 0},
  1038. {88, 0},
  1039. {87, 0},
  1040. {86, 0},
  1041. {85, 0},
  1042. {84, 0},
  1043. {83, 0},
  1044. {82, 0},
  1045. {81, 0},
  1046. {80, 0},
  1047. {79, 0},
  1048. {78, 0},
  1049. {77, 0},
  1050. {76, 0},
  1051. {75, 0},
  1052. {74, 0},
  1053. {73, 0},
  1054. {72, 0},
  1055. {71, 0},
  1056. {70, 0},
  1057. {69, 0},
  1058. {68, 0},
  1059. {67, 0},
  1060. {66, 0},
  1061. {65, 0},
  1062. {64, 0},
  1063. {63, 0},
  1064. {62, 0},
  1065. {61, 0},
  1066. {60, 0},
  1067. {59, 0},
  1068. }
  1069. };
  1070. static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
  1071. u8 is_ht40, u8 ctrl_chan_high,
  1072. struct iwl4965_tx_power_db *tx_power_tbl)
  1073. {
  1074. u8 saturation_power;
  1075. s32 target_power;
  1076. s32 user_target_power;
  1077. s32 power_limit;
  1078. s32 current_temp;
  1079. s32 reg_limit;
  1080. s32 current_regulatory;
  1081. s32 txatten_grp = CALIB_CH_GROUP_MAX;
  1082. int i;
  1083. int c;
  1084. const struct iwl_channel_info *ch_info = NULL;
  1085. struct iwl_eeprom_calib_ch_info ch_eeprom_info;
  1086. const struct iwl_eeprom_calib_measure *measurement;
  1087. s16 voltage;
  1088. s32 init_voltage;
  1089. s32 voltage_compensation;
  1090. s32 degrees_per_05db_num;
  1091. s32 degrees_per_05db_denom;
  1092. s32 factory_temp;
  1093. s32 temperature_comp[2];
  1094. s32 factory_gain_index[2];
  1095. s32 factory_actual_pwr[2];
  1096. s32 power_index;
  1097. /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
  1098. * are used for indexing into txpower table) */
  1099. user_target_power = 2 * priv->tx_power_user_lmt;
  1100. /* Get current (RXON) channel, band, width */
  1101. IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_ht40 %d\n", channel, band,
  1102. is_ht40);
  1103. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1104. if (!is_channel_valid(ch_info))
  1105. return -EINVAL;
  1106. /* get txatten group, used to select 1) thermal txpower adjustment
  1107. * and 2) mimo txpower balance between Tx chains. */
  1108. txatten_grp = iwl4965_get_tx_atten_grp(channel);
  1109. if (txatten_grp < 0) {
  1110. IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
  1111. channel);
  1112. return -EINVAL;
  1113. }
  1114. IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
  1115. channel, txatten_grp);
  1116. if (is_ht40) {
  1117. if (ctrl_chan_high)
  1118. channel -= 2;
  1119. else
  1120. channel += 2;
  1121. }
  1122. /* hardware txpower limits ...
  1123. * saturation (clipping distortion) txpowers are in half-dBm */
  1124. if (band)
  1125. saturation_power = priv->calib_info->saturation_power24;
  1126. else
  1127. saturation_power = priv->calib_info->saturation_power52;
  1128. if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
  1129. saturation_power > IWL_TX_POWER_SATURATION_MAX) {
  1130. if (band)
  1131. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
  1132. else
  1133. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
  1134. }
  1135. /* regulatory txpower limits ... reg_limit values are in half-dBm,
  1136. * max_power_avg values are in dBm, convert * 2 */
  1137. if (is_ht40)
  1138. reg_limit = ch_info->ht40_max_power_avg * 2;
  1139. else
  1140. reg_limit = ch_info->max_power_avg * 2;
  1141. if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
  1142. (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
  1143. if (band)
  1144. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
  1145. else
  1146. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
  1147. }
  1148. /* Interpolate txpower calibration values for this channel,
  1149. * based on factory calibration tests on spaced channels. */
  1150. iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
  1151. /* calculate tx gain adjustment based on power supply voltage */
  1152. voltage = priv->calib_info->voltage;
  1153. init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
  1154. voltage_compensation =
  1155. iwl4965_get_voltage_compensation(voltage, init_voltage);
  1156. IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
  1157. init_voltage,
  1158. voltage, voltage_compensation);
  1159. /* get current temperature (Celsius) */
  1160. current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
  1161. current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
  1162. current_temp = KELVIN_TO_CELSIUS(current_temp);
  1163. /* select thermal txpower adjustment params, based on channel group
  1164. * (same frequency group used for mimo txatten adjustment) */
  1165. degrees_per_05db_num =
  1166. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
  1167. degrees_per_05db_denom =
  1168. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
  1169. /* get per-chain txpower values from factory measurements */
  1170. for (c = 0; c < 2; c++) {
  1171. measurement = &ch_eeprom_info.measurements[c][1];
  1172. /* txgain adjustment (in half-dB steps) based on difference
  1173. * between factory and current temperature */
  1174. factory_temp = measurement->temperature;
  1175. iwl4965_math_div_round((current_temp - factory_temp) *
  1176. degrees_per_05db_denom,
  1177. degrees_per_05db_num,
  1178. &temperature_comp[c]);
  1179. factory_gain_index[c] = measurement->gain_idx;
  1180. factory_actual_pwr[c] = measurement->actual_pow;
  1181. IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
  1182. IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
  1183. "curr tmp %d, comp %d steps\n",
  1184. factory_temp, current_temp,
  1185. temperature_comp[c]);
  1186. IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
  1187. factory_gain_index[c],
  1188. factory_actual_pwr[c]);
  1189. }
  1190. /* for each of 33 bit-rates (including 1 for CCK) */
  1191. for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
  1192. u8 is_mimo_rate;
  1193. union iwl4965_tx_power_dual_stream tx_power;
  1194. /* for mimo, reduce each chain's txpower by half
  1195. * (3dB, 6 steps), so total output power is regulatory
  1196. * compliant. */
  1197. if (i & 0x8) {
  1198. current_regulatory = reg_limit -
  1199. IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
  1200. is_mimo_rate = 1;
  1201. } else {
  1202. current_regulatory = reg_limit;
  1203. is_mimo_rate = 0;
  1204. }
  1205. /* find txpower limit, either hardware or regulatory */
  1206. power_limit = saturation_power - back_off_table[i];
  1207. if (power_limit > current_regulatory)
  1208. power_limit = current_regulatory;
  1209. /* reduce user's txpower request if necessary
  1210. * for this rate on this channel */
  1211. target_power = user_target_power;
  1212. if (target_power > power_limit)
  1213. target_power = power_limit;
  1214. IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
  1215. i, saturation_power - back_off_table[i],
  1216. current_regulatory, user_target_power,
  1217. target_power);
  1218. /* for each of 2 Tx chains (radio transmitters) */
  1219. for (c = 0; c < 2; c++) {
  1220. s32 atten_value;
  1221. if (is_mimo_rate)
  1222. atten_value =
  1223. (s32)le32_to_cpu(priv->card_alive_init.
  1224. tx_atten[txatten_grp][c]);
  1225. else
  1226. atten_value = 0;
  1227. /* calculate index; higher index means lower txpower */
  1228. power_index = (u8) (factory_gain_index[c] -
  1229. (target_power -
  1230. factory_actual_pwr[c]) -
  1231. temperature_comp[c] -
  1232. voltage_compensation +
  1233. atten_value);
  1234. /* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
  1235. power_index); */
  1236. if (power_index < get_min_power_index(i, band))
  1237. power_index = get_min_power_index(i, band);
  1238. /* adjust 5 GHz index to support negative indexes */
  1239. if (!band)
  1240. power_index += 9;
  1241. /* CCK, rate 32, reduce txpower for CCK */
  1242. if (i == POWER_TABLE_CCK_ENTRY)
  1243. power_index +=
  1244. IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
  1245. /* stay within the table! */
  1246. if (power_index > 107) {
  1247. IWL_WARN(priv, "txpower index %d > 107\n",
  1248. power_index);
  1249. power_index = 107;
  1250. }
  1251. if (power_index < 0) {
  1252. IWL_WARN(priv, "txpower index %d < 0\n",
  1253. power_index);
  1254. power_index = 0;
  1255. }
  1256. /* fill txpower command for this rate/chain */
  1257. tx_power.s.radio_tx_gain[c] =
  1258. gain_table[band][power_index].radio;
  1259. tx_power.s.dsp_predis_atten[c] =
  1260. gain_table[band][power_index].dsp;
  1261. IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
  1262. "gain 0x%02x dsp %d\n",
  1263. c, atten_value, power_index,
  1264. tx_power.s.radio_tx_gain[c],
  1265. tx_power.s.dsp_predis_atten[c]);
  1266. } /* for each chain */
  1267. tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
  1268. } /* for each rate */
  1269. return 0;
  1270. }
  1271. /**
  1272. * iwl4965_send_tx_power - Configure the TXPOWER level user limit
  1273. *
  1274. * Uses the active RXON for channel, band, and characteristics (ht40, high)
  1275. * The power limit is taken from priv->tx_power_user_lmt.
  1276. */
  1277. static int iwl4965_send_tx_power(struct iwl_priv *priv)
  1278. {
  1279. struct iwl4965_txpowertable_cmd cmd = { 0 };
  1280. int ret;
  1281. u8 band = 0;
  1282. bool is_ht40 = false;
  1283. u8 ctrl_chan_high = 0;
  1284. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1285. /* If this gets hit a lot, switch it to a BUG() and catch
  1286. * the stack trace to find out who is calling this during
  1287. * a scan. */
  1288. IWL_WARN(priv, "TX Power requested while scanning!\n");
  1289. return -EAGAIN;
  1290. }
  1291. band = priv->band == IEEE80211_BAND_2GHZ;
  1292. is_ht40 = is_ht40_channel(priv->active_rxon.flags);
  1293. if (is_ht40 &&
  1294. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1295. ctrl_chan_high = 1;
  1296. cmd.band = band;
  1297. cmd.channel = priv->active_rxon.channel;
  1298. ret = iwl4965_fill_txpower_tbl(priv, band,
  1299. le16_to_cpu(priv->active_rxon.channel),
  1300. is_ht40, ctrl_chan_high, &cmd.tx_power);
  1301. if (ret)
  1302. goto out;
  1303. ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
  1304. out:
  1305. return ret;
  1306. }
  1307. static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
  1308. {
  1309. int ret = 0;
  1310. struct iwl4965_rxon_assoc_cmd rxon_assoc;
  1311. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1312. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1313. if ((rxon1->flags == rxon2->flags) &&
  1314. (rxon1->filter_flags == rxon2->filter_flags) &&
  1315. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1316. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1317. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1318. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1319. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1320. (rxon1->rx_chain == rxon2->rx_chain) &&
  1321. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1322. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1323. return 0;
  1324. }
  1325. rxon_assoc.flags = priv->staging_rxon.flags;
  1326. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1327. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1328. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1329. rxon_assoc.reserved = 0;
  1330. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1331. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1332. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1333. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1334. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1335. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1336. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1337. if (ret)
  1338. return ret;
  1339. return ret;
  1340. }
  1341. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1342. static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1343. {
  1344. int rc;
  1345. u8 band = 0;
  1346. bool is_ht40 = false;
  1347. u8 ctrl_chan_high = 0;
  1348. struct iwl4965_channel_switch_cmd cmd = { 0 };
  1349. const struct iwl_channel_info *ch_info;
  1350. band = priv->band == IEEE80211_BAND_2GHZ;
  1351. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1352. is_ht40 = is_ht40_channel(priv->staging_rxon.flags);
  1353. if (is_ht40 &&
  1354. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1355. ctrl_chan_high = 1;
  1356. cmd.band = band;
  1357. cmd.expect_beacon = 0;
  1358. cmd.channel = cpu_to_le16(channel);
  1359. cmd.rxon_flags = priv->active_rxon.flags;
  1360. cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
  1361. cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
  1362. if (ch_info)
  1363. cmd.expect_beacon = is_channel_radar(ch_info);
  1364. else
  1365. cmd.expect_beacon = 1;
  1366. rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_ht40,
  1367. ctrl_chan_high, &cmd.tx_power);
  1368. if (rc) {
  1369. IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
  1370. return rc;
  1371. }
  1372. rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
  1373. return rc;
  1374. }
  1375. #endif
  1376. /**
  1377. * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  1378. */
  1379. static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  1380. struct iwl_tx_queue *txq,
  1381. u16 byte_cnt)
  1382. {
  1383. struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  1384. int txq_id = txq->q.id;
  1385. int write_ptr = txq->q.write_ptr;
  1386. int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  1387. __le16 bc_ent;
  1388. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  1389. bc_ent = cpu_to_le16(len & 0xFFF);
  1390. /* Set up byte count within first 256 entries */
  1391. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  1392. /* If within first 64 entries, duplicate at end */
  1393. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  1394. scd_bc_tbl[txq_id].
  1395. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  1396. }
  1397. /**
  1398. * sign_extend - Sign extend a value using specified bit as sign-bit
  1399. *
  1400. * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
  1401. * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
  1402. *
  1403. * @param oper value to sign extend
  1404. * @param index 0 based bit index (0<=index<32) to sign bit
  1405. */
  1406. static s32 sign_extend(u32 oper, int index)
  1407. {
  1408. u8 shift = 31 - index;
  1409. return (s32)(oper << shift) >> shift;
  1410. }
  1411. /**
  1412. * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
  1413. * @statistics: Provides the temperature reading from the uCode
  1414. *
  1415. * A return of <0 indicates bogus data in the statistics
  1416. */
  1417. static int iwl4965_hw_get_temperature(struct iwl_priv *priv)
  1418. {
  1419. s32 temperature;
  1420. s32 vt;
  1421. s32 R1, R2, R3;
  1422. u32 R4;
  1423. if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
  1424. (priv->statistics.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)) {
  1425. IWL_DEBUG_TEMP(priv, "Running HT40 temperature calibration\n");
  1426. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
  1427. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
  1428. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
  1429. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
  1430. } else {
  1431. IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
  1432. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
  1433. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
  1434. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
  1435. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
  1436. }
  1437. /*
  1438. * Temperature is only 23 bits, so sign extend out to 32.
  1439. *
  1440. * NOTE If we haven't received a statistics notification yet
  1441. * with an updated temperature, use R4 provided to us in the
  1442. * "initialize" ALIVE response.
  1443. */
  1444. if (!test_bit(STATUS_TEMPERATURE, &priv->status))
  1445. vt = sign_extend(R4, 23);
  1446. else
  1447. vt = sign_extend(
  1448. le32_to_cpu(priv->statistics.general.temperature), 23);
  1449. IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
  1450. if (R3 == R1) {
  1451. IWL_ERR(priv, "Calibration conflict R1 == R3\n");
  1452. return -1;
  1453. }
  1454. /* Calculate temperature in degrees Kelvin, adjust by 97%.
  1455. * Add offset to center the adjustment around 0 degrees Centigrade. */
  1456. temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
  1457. temperature /= (R3 - R1);
  1458. temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
  1459. IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
  1460. temperature, KELVIN_TO_CELSIUS(temperature));
  1461. return temperature;
  1462. }
  1463. /* Adjust Txpower only if temperature variance is greater than threshold. */
  1464. #define IWL_TEMPERATURE_THRESHOLD 3
  1465. /**
  1466. * iwl4965_is_temp_calib_needed - determines if new calibration is needed
  1467. *
  1468. * If the temperature changed has changed sufficiently, then a recalibration
  1469. * is needed.
  1470. *
  1471. * Assumes caller will replace priv->last_temperature once calibration
  1472. * executed.
  1473. */
  1474. static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
  1475. {
  1476. int temp_diff;
  1477. if (!test_bit(STATUS_STATISTICS, &priv->status)) {
  1478. IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
  1479. return 0;
  1480. }
  1481. temp_diff = priv->temperature - priv->last_temperature;
  1482. /* get absolute value */
  1483. if (temp_diff < 0) {
  1484. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
  1485. temp_diff = -temp_diff;
  1486. } else if (temp_diff == 0)
  1487. IWL_DEBUG_POWER(priv, "Same temp, \n");
  1488. else
  1489. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
  1490. if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
  1491. IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
  1492. return 0;
  1493. }
  1494. IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
  1495. return 1;
  1496. }
  1497. static void iwl4965_temperature_calib(struct iwl_priv *priv)
  1498. {
  1499. s32 temp;
  1500. temp = iwl4965_hw_get_temperature(priv);
  1501. if (temp < 0)
  1502. return;
  1503. if (priv->temperature != temp) {
  1504. if (priv->temperature)
  1505. IWL_DEBUG_TEMP(priv, "Temperature changed "
  1506. "from %dC to %dC\n",
  1507. KELVIN_TO_CELSIUS(priv->temperature),
  1508. KELVIN_TO_CELSIUS(temp));
  1509. else
  1510. IWL_DEBUG_TEMP(priv, "Temperature "
  1511. "initialized to %dC\n",
  1512. KELVIN_TO_CELSIUS(temp));
  1513. }
  1514. priv->temperature = temp;
  1515. iwl_tt_handler(priv);
  1516. set_bit(STATUS_TEMPERATURE, &priv->status);
  1517. if (!priv->disable_tx_power_cal &&
  1518. unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  1519. iwl4965_is_temp_calib_needed(priv))
  1520. queue_work(priv->workqueue, &priv->txpower_work);
  1521. }
  1522. /**
  1523. * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1524. */
  1525. static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
  1526. u16 txq_id)
  1527. {
  1528. /* Simply stop the queue, but don't change any configuration;
  1529. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1530. iwl_write_prph(priv,
  1531. IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1532. (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  1533. (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1534. }
  1535. /**
  1536. * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
  1537. * priv->lock must be held by the caller
  1538. */
  1539. static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  1540. u16 ssn_idx, u8 tx_fifo)
  1541. {
  1542. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1543. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1544. IWL_WARN(priv,
  1545. "queue number out of range: %d, must be %d to %d\n",
  1546. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1547. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1548. return -EINVAL;
  1549. }
  1550. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1551. iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1552. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1553. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1554. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1555. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1556. iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1557. iwl_txq_ctx_deactivate(priv, txq_id);
  1558. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  1559. return 0;
  1560. }
  1561. /**
  1562. * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1563. */
  1564. static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  1565. u16 txq_id)
  1566. {
  1567. u32 tbl_dw_addr;
  1568. u32 tbl_dw;
  1569. u16 scd_q2ratid;
  1570. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1571. tbl_dw_addr = priv->scd_base_addr +
  1572. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1573. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  1574. if (txq_id & 0x1)
  1575. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1576. else
  1577. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1578. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  1579. return 0;
  1580. }
  1581. /**
  1582. * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1583. *
  1584. * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
  1585. * i.e. it must be one of the higher queues used for aggregation
  1586. */
  1587. static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  1588. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  1589. {
  1590. unsigned long flags;
  1591. u16 ra_tid;
  1592. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1593. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1594. IWL_WARN(priv,
  1595. "queue number out of range: %d, must be %d to %d\n",
  1596. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1597. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1598. return -EINVAL;
  1599. }
  1600. ra_tid = BUILD_RAxTID(sta_id, tid);
  1601. /* Modify device's station table to Tx this TID */
  1602. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  1603. spin_lock_irqsave(&priv->lock, flags);
  1604. /* Stop this Tx queue before configuring it */
  1605. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1606. /* Map receiver-address / traffic-ID to this queue */
  1607. iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  1608. /* Set this queue as a chain-building queue */
  1609. iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1610. /* Place first TFD at index corresponding to start sequence number.
  1611. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1612. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1613. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1614. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1615. /* Set up Tx window size and frame limit for this queue */
  1616. iwl_write_targ_mem(priv,
  1617. priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1618. (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  1619. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1620. iwl_write_targ_mem(priv, priv->scd_base_addr +
  1621. IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1622. (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  1623. & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1624. iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1625. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1626. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  1627. spin_unlock_irqrestore(&priv->lock, flags);
  1628. return 0;
  1629. }
  1630. static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
  1631. {
  1632. switch (cmd_id) {
  1633. case REPLY_RXON:
  1634. return (u16) sizeof(struct iwl4965_rxon_cmd);
  1635. default:
  1636. return len;
  1637. }
  1638. }
  1639. static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1640. {
  1641. struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
  1642. addsta->mode = cmd->mode;
  1643. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1644. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1645. addsta->station_flags = cmd->station_flags;
  1646. addsta->station_flags_msk = cmd->station_flags_msk;
  1647. addsta->tid_disable_tx = cmd->tid_disable_tx;
  1648. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1649. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1650. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1651. addsta->reserved1 = cpu_to_le16(0);
  1652. addsta->reserved2 = cpu_to_le32(0);
  1653. return (u16)sizeof(struct iwl4965_addsta_cmd);
  1654. }
  1655. static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
  1656. {
  1657. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  1658. }
  1659. /**
  1660. * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  1661. */
  1662. static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
  1663. struct iwl_ht_agg *agg,
  1664. struct iwl4965_tx_resp *tx_resp,
  1665. int txq_id, u16 start_idx)
  1666. {
  1667. u16 status;
  1668. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  1669. struct ieee80211_tx_info *info = NULL;
  1670. struct ieee80211_hdr *hdr = NULL;
  1671. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  1672. int i, sh, idx;
  1673. u16 seq;
  1674. if (agg->wait_for_ba)
  1675. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  1676. agg->frame_count = tx_resp->frame_count;
  1677. agg->start_idx = start_idx;
  1678. agg->rate_n_flags = rate_n_flags;
  1679. agg->bitmap = 0;
  1680. /* num frames attempted by Tx command */
  1681. if (agg->frame_count == 1) {
  1682. /* Only one frame was attempted; no block-ack will arrive */
  1683. status = le16_to_cpu(frame_status[0].status);
  1684. idx = start_idx;
  1685. /* FIXME: code repetition */
  1686. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  1687. agg->frame_count, agg->start_idx, idx);
  1688. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  1689. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1690. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  1691. info->flags |= iwl_is_tx_success(status) ?
  1692. IEEE80211_TX_STAT_ACK : 0;
  1693. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  1694. /* FIXME: code repetition end */
  1695. IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
  1696. status & 0xff, tx_resp->failure_frame);
  1697. IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
  1698. agg->wait_for_ba = 0;
  1699. } else {
  1700. /* Two or more frames were attempted; expect block-ack */
  1701. u64 bitmap = 0;
  1702. int start = agg->start_idx;
  1703. /* Construct bit-map of pending frames within Tx window */
  1704. for (i = 0; i < agg->frame_count; i++) {
  1705. u16 sc;
  1706. status = le16_to_cpu(frame_status[i].status);
  1707. seq = le16_to_cpu(frame_status[i].sequence);
  1708. idx = SEQ_TO_INDEX(seq);
  1709. txq_id = SEQ_TO_QUEUE(seq);
  1710. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  1711. AGG_TX_STATE_ABORT_MSK))
  1712. continue;
  1713. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  1714. agg->frame_count, txq_id, idx);
  1715. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  1716. sc = le16_to_cpu(hdr->seq_ctrl);
  1717. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  1718. IWL_ERR(priv,
  1719. "BUG_ON idx doesn't match seq control"
  1720. " idx=%d, seq_idx=%d, seq=%d\n",
  1721. idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
  1722. return -1;
  1723. }
  1724. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  1725. i, idx, SEQ_TO_SN(sc));
  1726. sh = idx - start;
  1727. if (sh > 64) {
  1728. sh = (start - idx) + 0xff;
  1729. bitmap = bitmap << sh;
  1730. sh = 0;
  1731. start = idx;
  1732. } else if (sh < -64)
  1733. sh = 0xff - (start - idx);
  1734. else if (sh < 0) {
  1735. sh = start - idx;
  1736. start = idx;
  1737. bitmap = bitmap << sh;
  1738. sh = 0;
  1739. }
  1740. bitmap |= 1ULL << sh;
  1741. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  1742. start, (unsigned long long)bitmap);
  1743. }
  1744. agg->bitmap = bitmap;
  1745. agg->start_idx = start;
  1746. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  1747. agg->frame_count, agg->start_idx,
  1748. (unsigned long long)agg->bitmap);
  1749. if (bitmap)
  1750. agg->wait_for_ba = 1;
  1751. }
  1752. return 0;
  1753. }
  1754. /**
  1755. * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
  1756. */
  1757. static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
  1758. struct iwl_rx_mem_buffer *rxb)
  1759. {
  1760. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1761. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1762. int txq_id = SEQ_TO_QUEUE(sequence);
  1763. int index = SEQ_TO_INDEX(sequence);
  1764. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  1765. struct ieee80211_hdr *hdr;
  1766. struct ieee80211_tx_info *info;
  1767. struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  1768. u32 status = le32_to_cpu(tx_resp->u.status);
  1769. int tid = MAX_TID_COUNT;
  1770. int sta_id;
  1771. int freed;
  1772. u8 *qc = NULL;
  1773. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  1774. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  1775. "is out of range [0-%d] %d %d\n", txq_id,
  1776. index, txq->q.n_bd, txq->q.write_ptr,
  1777. txq->q.read_ptr);
  1778. return;
  1779. }
  1780. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  1781. memset(&info->status, 0, sizeof(info->status));
  1782. hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
  1783. if (ieee80211_is_data_qos(hdr->frame_control)) {
  1784. qc = ieee80211_get_qos_ctl(hdr);
  1785. tid = qc[0] & 0xf;
  1786. }
  1787. sta_id = iwl_get_ra_sta_id(priv, hdr);
  1788. if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
  1789. IWL_ERR(priv, "Station not known\n");
  1790. return;
  1791. }
  1792. if (txq->sched_retry) {
  1793. const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
  1794. struct iwl_ht_agg *agg = NULL;
  1795. WARN_ON(!qc);
  1796. agg = &priv->stations[sta_id].tid[tid].agg;
  1797. iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  1798. /* check if BAR is needed */
  1799. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  1800. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1801. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  1802. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  1803. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
  1804. "%d index %d\n", scd_ssn , index);
  1805. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1806. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1807. if (priv->mac80211_registered &&
  1808. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1809. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  1810. if (agg->state == IWL_AGG_OFF)
  1811. iwl_wake_queue(priv, txq_id);
  1812. else
  1813. iwl_wake_queue(priv, txq->swq_id);
  1814. }
  1815. }
  1816. } else {
  1817. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1818. info->flags |= iwl_is_tx_success(status) ?
  1819. IEEE80211_TX_STAT_ACK : 0;
  1820. iwl_hwrate_to_tx_control(priv,
  1821. le32_to_cpu(tx_resp->rate_n_flags),
  1822. info);
  1823. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
  1824. "rate_n_flags 0x%x retries %d\n",
  1825. txq_id,
  1826. iwl_get_tx_fail_reason(status), status,
  1827. le32_to_cpu(tx_resp->rate_n_flags),
  1828. tx_resp->failure_frame);
  1829. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1830. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1831. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1832. if (priv->mac80211_registered &&
  1833. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  1834. iwl_wake_queue(priv, txq_id);
  1835. }
  1836. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1837. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1838. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1839. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  1840. }
  1841. static int iwl4965_calc_rssi(struct iwl_priv *priv,
  1842. struct iwl_rx_phy_res *rx_resp)
  1843. {
  1844. /* data from PHY/DSP regarding signal strength, etc.,
  1845. * contents are always there, not configurable by host. */
  1846. struct iwl4965_rx_non_cfg_phy *ncphy =
  1847. (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  1848. u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
  1849. >> IWL49_AGC_DB_POS;
  1850. u32 valid_antennae =
  1851. (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  1852. >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  1853. u8 max_rssi = 0;
  1854. u32 i;
  1855. /* Find max rssi among 3 possible receivers.
  1856. * These values are measured by the digital signal processor (DSP).
  1857. * They should stay fairly constant even as the signal strength varies,
  1858. * if the radio's automatic gain control (AGC) is working right.
  1859. * AGC value (see below) will provide the "interesting" info. */
  1860. for (i = 0; i < 3; i++)
  1861. if (valid_antennae & (1 << i))
  1862. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  1863. IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  1864. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  1865. max_rssi, agc);
  1866. /* dBm = max_rssi dB - agc dB - constant.
  1867. * Higher AGC (higher radio gain) means lower signal. */
  1868. return max_rssi - agc - IWL49_RSSI_OFFSET;
  1869. }
  1870. /* Set up 4965-specific Rx frame reply handlers */
  1871. static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
  1872. {
  1873. /* Legacy Rx frames */
  1874. priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
  1875. /* Tx response */
  1876. priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
  1877. }
  1878. static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
  1879. {
  1880. INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
  1881. }
  1882. static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
  1883. {
  1884. cancel_work_sync(&priv->txpower_work);
  1885. }
  1886. #define IWL4965_UCODE_GET(item) \
  1887. static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
  1888. u32 api_ver) \
  1889. { \
  1890. return le32_to_cpu(ucode->u.v1.item); \
  1891. }
  1892. static u32 iwl4965_ucode_get_header_size(u32 api_ver)
  1893. {
  1894. return UCODE_HEADER_SIZE(1);
  1895. }
  1896. static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
  1897. u32 api_ver)
  1898. {
  1899. return 0;
  1900. }
  1901. static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
  1902. u32 api_ver)
  1903. {
  1904. return (u8 *) ucode->u.v1.data;
  1905. }
  1906. IWL4965_UCODE_GET(inst_size);
  1907. IWL4965_UCODE_GET(data_size);
  1908. IWL4965_UCODE_GET(init_size);
  1909. IWL4965_UCODE_GET(init_data_size);
  1910. IWL4965_UCODE_GET(boot_size);
  1911. static struct iwl_hcmd_ops iwl4965_hcmd = {
  1912. .rxon_assoc = iwl4965_send_rxon_assoc,
  1913. .commit_rxon = iwl_commit_rxon,
  1914. .set_rxon_chain = iwl_set_rxon_chain,
  1915. };
  1916. static struct iwl_ucode_ops iwl4965_ucode = {
  1917. .get_header_size = iwl4965_ucode_get_header_size,
  1918. .get_build = iwl4965_ucode_get_build,
  1919. .get_inst_size = iwl4965_ucode_get_inst_size,
  1920. .get_data_size = iwl4965_ucode_get_data_size,
  1921. .get_init_size = iwl4965_ucode_get_init_size,
  1922. .get_init_data_size = iwl4965_ucode_get_init_data_size,
  1923. .get_boot_size = iwl4965_ucode_get_boot_size,
  1924. .get_data = iwl4965_ucode_get_data,
  1925. };
  1926. static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
  1927. .get_hcmd_size = iwl4965_get_hcmd_size,
  1928. .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
  1929. .chain_noise_reset = iwl4965_chain_noise_reset,
  1930. .gain_computation = iwl4965_gain_computation,
  1931. .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
  1932. .calc_rssi = iwl4965_calc_rssi,
  1933. };
  1934. static struct iwl_lib_ops iwl4965_lib = {
  1935. .set_hw_params = iwl4965_hw_set_hw_params,
  1936. .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
  1937. .txq_set_sched = iwl4965_txq_set_sched,
  1938. .txq_agg_enable = iwl4965_txq_agg_enable,
  1939. .txq_agg_disable = iwl4965_txq_agg_disable,
  1940. .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
  1941. .txq_free_tfd = iwl_hw_txq_free_tfd,
  1942. .txq_init = iwl_hw_tx_queue_init,
  1943. .rx_handler_setup = iwl4965_rx_handler_setup,
  1944. .setup_deferred_work = iwl4965_setup_deferred_work,
  1945. .cancel_deferred_work = iwl4965_cancel_deferred_work,
  1946. .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
  1947. .alive_notify = iwl4965_alive_notify,
  1948. .init_alive_start = iwl4965_init_alive_start,
  1949. .load_ucode = iwl4965_load_bsm,
  1950. .apm_ops = {
  1951. .init = iwl4965_apm_init,
  1952. .reset = iwl4965_apm_reset,
  1953. .stop = iwl4965_apm_stop,
  1954. .config = iwl4965_nic_config,
  1955. .set_pwr_src = iwl_set_pwr_src,
  1956. },
  1957. .eeprom_ops = {
  1958. .regulatory_bands = {
  1959. EEPROM_REGULATORY_BAND_1_CHANNELS,
  1960. EEPROM_REGULATORY_BAND_2_CHANNELS,
  1961. EEPROM_REGULATORY_BAND_3_CHANNELS,
  1962. EEPROM_REGULATORY_BAND_4_CHANNELS,
  1963. EEPROM_REGULATORY_BAND_5_CHANNELS,
  1964. EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
  1965. EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
  1966. },
  1967. .verify_signature = iwlcore_eeprom_verify_signature,
  1968. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1969. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1970. .calib_version = iwl4965_eeprom_calib_version,
  1971. .query_addr = iwlcore_eeprom_query_addr,
  1972. },
  1973. .send_tx_power = iwl4965_send_tx_power,
  1974. .update_chain_flags = iwl_update_chain_flags,
  1975. .post_associate = iwl_post_associate,
  1976. .config_ap = iwl_config_ap,
  1977. .isr = iwl_isr_legacy,
  1978. .temp_ops = {
  1979. .temperature = iwl4965_temperature_calib,
  1980. .set_ct_kill = iwl4965_set_ct_threshold,
  1981. },
  1982. };
  1983. static struct iwl_ops iwl4965_ops = {
  1984. .ucode = &iwl4965_ucode,
  1985. .lib = &iwl4965_lib,
  1986. .hcmd = &iwl4965_hcmd,
  1987. .utils = &iwl4965_hcmd_utils,
  1988. };
  1989. struct iwl_cfg iwl4965_agn_cfg = {
  1990. .name = "4965AGN",
  1991. .fw_name_pre = IWL4965_FW_PRE,
  1992. .ucode_api_max = IWL4965_UCODE_API_MAX,
  1993. .ucode_api_min = IWL4965_UCODE_API_MIN,
  1994. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1995. .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
  1996. .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
  1997. .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
  1998. .ops = &iwl4965_ops,
  1999. .mod_params = &iwl4965_mod_params,
  2000. .use_isr_legacy = true,
  2001. .ht_greenfield_support = false,
  2002. .broken_powersave = true,
  2003. };
  2004. /* Module firmware */
  2005. MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
  2006. module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
  2007. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  2008. module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
  2009. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  2010. module_param_named(
  2011. disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
  2012. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  2013. module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
  2014. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  2015. /* 11n */
  2016. module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
  2017. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  2018. module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
  2019. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  2020. module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
  2021. MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");