base.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  204. struct ath5k_txq *txq);
  205. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  206. static int ath5k_reset_wake(struct ath5k_softc *sc);
  207. static int ath5k_start(struct ieee80211_hw *hw);
  208. static void ath5k_stop(struct ieee80211_hw *hw);
  209. static int ath5k_add_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  212. struct ieee80211_if_init_conf *conf);
  213. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  214. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  215. int mc_count, struct dev_addr_list *mc_list);
  216. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  217. unsigned int changed_flags,
  218. unsigned int *new_flags,
  219. u64 multicast);
  220. static int ath5k_set_key(struct ieee80211_hw *hw,
  221. enum set_key_cmd cmd,
  222. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  223. struct ieee80211_key_conf *key);
  224. static int ath5k_get_stats(struct ieee80211_hw *hw,
  225. struct ieee80211_low_level_stats *stats);
  226. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  227. struct ieee80211_tx_queue_stats *stats);
  228. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  229. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  230. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  231. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  232. struct ieee80211_vif *vif);
  233. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  234. struct ieee80211_vif *vif,
  235. struct ieee80211_bss_conf *bss_conf,
  236. u32 changes);
  237. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  238. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  239. static const struct ieee80211_ops ath5k_hw_ops = {
  240. .tx = ath5k_tx,
  241. .start = ath5k_start,
  242. .stop = ath5k_stop,
  243. .add_interface = ath5k_add_interface,
  244. .remove_interface = ath5k_remove_interface,
  245. .config = ath5k_config,
  246. .prepare_multicast = ath5k_prepare_multicast,
  247. .configure_filter = ath5k_configure_filter,
  248. .set_key = ath5k_set_key,
  249. .get_stats = ath5k_get_stats,
  250. .conf_tx = NULL,
  251. .get_tx_stats = ath5k_get_tx_stats,
  252. .get_tsf = ath5k_get_tsf,
  253. .set_tsf = ath5k_set_tsf,
  254. .reset_tsf = ath5k_reset_tsf,
  255. .bss_info_changed = ath5k_bss_info_changed,
  256. .sw_scan_start = ath5k_sw_scan_start,
  257. .sw_scan_complete = ath5k_sw_scan_complete,
  258. };
  259. /*
  260. * Prototypes - Internal functions
  261. */
  262. /* Attach detach */
  263. static int ath5k_attach(struct pci_dev *pdev,
  264. struct ieee80211_hw *hw);
  265. static void ath5k_detach(struct pci_dev *pdev,
  266. struct ieee80211_hw *hw);
  267. /* Channel/mode setup */
  268. static inline short ath5k_ieee2mhz(short chan);
  269. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  270. struct ieee80211_channel *channels,
  271. unsigned int mode,
  272. unsigned int max);
  273. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  274. static int ath5k_chan_set(struct ath5k_softc *sc,
  275. struct ieee80211_channel *chan);
  276. static void ath5k_setcurmode(struct ath5k_softc *sc,
  277. unsigned int mode);
  278. static void ath5k_mode_setup(struct ath5k_softc *sc);
  279. /* Descriptor setup */
  280. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  281. struct pci_dev *pdev);
  282. static void ath5k_desc_free(struct ath5k_softc *sc,
  283. struct pci_dev *pdev);
  284. /* Buffers setup */
  285. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  286. struct ath5k_buf *bf);
  287. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  288. struct ath5k_buf *bf,
  289. struct ath5k_txq *txq);
  290. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  291. struct ath5k_buf *bf)
  292. {
  293. BUG_ON(!bf);
  294. if (!bf->skb)
  295. return;
  296. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  297. PCI_DMA_TODEVICE);
  298. dev_kfree_skb_any(bf->skb);
  299. bf->skb = NULL;
  300. }
  301. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  302. struct ath5k_buf *bf)
  303. {
  304. BUG_ON(!bf);
  305. if (!bf->skb)
  306. return;
  307. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  308. PCI_DMA_FROMDEVICE);
  309. dev_kfree_skb_any(bf->skb);
  310. bf->skb = NULL;
  311. }
  312. /* Queues setup */
  313. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  314. int qtype, int subtype);
  315. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  316. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  317. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  318. struct ath5k_txq *txq);
  319. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  320. static void ath5k_txq_release(struct ath5k_softc *sc);
  321. /* Rx handling */
  322. static int ath5k_rx_start(struct ath5k_softc *sc);
  323. static void ath5k_rx_stop(struct ath5k_softc *sc);
  324. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  325. struct ath5k_desc *ds,
  326. struct sk_buff *skb,
  327. struct ath5k_rx_status *rs);
  328. static void ath5k_tasklet_rx(unsigned long data);
  329. /* Tx handling */
  330. static void ath5k_tx_processq(struct ath5k_softc *sc,
  331. struct ath5k_txq *txq);
  332. static void ath5k_tasklet_tx(unsigned long data);
  333. /* Beacon handling */
  334. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  335. struct ath5k_buf *bf);
  336. static void ath5k_beacon_send(struct ath5k_softc *sc);
  337. static void ath5k_beacon_config(struct ath5k_softc *sc);
  338. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  339. static void ath5k_tasklet_beacon(unsigned long data);
  340. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  341. {
  342. u64 tsf = ath5k_hw_get_tsf64(ah);
  343. if ((tsf & 0x7fff) < rstamp)
  344. tsf -= 0x8000;
  345. return (tsf & ~0x7fff) | rstamp;
  346. }
  347. /* Interrupt handling */
  348. static int ath5k_init(struct ath5k_softc *sc);
  349. static int ath5k_stop_locked(struct ath5k_softc *sc);
  350. static int ath5k_stop_hw(struct ath5k_softc *sc);
  351. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  352. static void ath5k_tasklet_reset(unsigned long data);
  353. static void ath5k_tasklet_calibrate(unsigned long data);
  354. /*
  355. * Module init/exit functions
  356. */
  357. static int __init
  358. init_ath5k_pci(void)
  359. {
  360. int ret;
  361. ath5k_debug_init();
  362. ret = pci_register_driver(&ath5k_pci_driver);
  363. if (ret) {
  364. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  365. return ret;
  366. }
  367. return 0;
  368. }
  369. static void __exit
  370. exit_ath5k_pci(void)
  371. {
  372. pci_unregister_driver(&ath5k_pci_driver);
  373. ath5k_debug_finish();
  374. }
  375. module_init(init_ath5k_pci);
  376. module_exit(exit_ath5k_pci);
  377. /********************\
  378. * PCI Initialization *
  379. \********************/
  380. static const char *
  381. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  382. {
  383. const char *name = "xxxxx";
  384. unsigned int i;
  385. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  386. if (srev_names[i].sr_type != type)
  387. continue;
  388. if ((val & 0xf0) == srev_names[i].sr_val)
  389. name = srev_names[i].sr_name;
  390. if ((val & 0xff) == srev_names[i].sr_val) {
  391. name = srev_names[i].sr_name;
  392. break;
  393. }
  394. }
  395. return name;
  396. }
  397. static int __devinit
  398. ath5k_pci_probe(struct pci_dev *pdev,
  399. const struct pci_device_id *id)
  400. {
  401. void __iomem *mem;
  402. struct ath5k_softc *sc;
  403. struct ieee80211_hw *hw;
  404. int ret;
  405. u8 csz;
  406. ret = pci_enable_device(pdev);
  407. if (ret) {
  408. dev_err(&pdev->dev, "can't enable device\n");
  409. goto err;
  410. }
  411. /* XXX 32-bit addressing only */
  412. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  413. if (ret) {
  414. dev_err(&pdev->dev, "32-bit DMA not available\n");
  415. goto err_dis;
  416. }
  417. /*
  418. * Cache line size is used to size and align various
  419. * structures used to communicate with the hardware.
  420. */
  421. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  422. if (csz == 0) {
  423. /*
  424. * Linux 2.4.18 (at least) writes the cache line size
  425. * register as a 16-bit wide register which is wrong.
  426. * We must have this setup properly for rx buffer
  427. * DMA to work so force a reasonable value here if it
  428. * comes up zero.
  429. */
  430. csz = L1_CACHE_BYTES >> 2;
  431. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  432. }
  433. /*
  434. * The default setting of latency timer yields poor results,
  435. * set it to the value used by other systems. It may be worth
  436. * tweaking this setting more.
  437. */
  438. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  439. /* Enable bus mastering */
  440. pci_set_master(pdev);
  441. /*
  442. * Disable the RETRY_TIMEOUT register (0x41) to keep
  443. * PCI Tx retries from interfering with C3 CPU state.
  444. */
  445. pci_write_config_byte(pdev, 0x41, 0);
  446. ret = pci_request_region(pdev, 0, "ath5k");
  447. if (ret) {
  448. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  449. goto err_dis;
  450. }
  451. mem = pci_iomap(pdev, 0, 0);
  452. if (!mem) {
  453. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  454. ret = -EIO;
  455. goto err_reg;
  456. }
  457. /*
  458. * Allocate hw (mac80211 main struct)
  459. * and hw->priv (driver private data)
  460. */
  461. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  462. if (hw == NULL) {
  463. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  464. ret = -ENOMEM;
  465. goto err_map;
  466. }
  467. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  468. /* Initialize driver private data */
  469. SET_IEEE80211_DEV(hw, &pdev->dev);
  470. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  471. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  472. IEEE80211_HW_SIGNAL_DBM |
  473. IEEE80211_HW_NOISE_DBM;
  474. hw->wiphy->interface_modes =
  475. BIT(NL80211_IFTYPE_AP) |
  476. BIT(NL80211_IFTYPE_STATION) |
  477. BIT(NL80211_IFTYPE_ADHOC) |
  478. BIT(NL80211_IFTYPE_MESH_POINT);
  479. hw->extra_tx_headroom = 2;
  480. hw->channel_change_time = 5000;
  481. sc = hw->priv;
  482. sc->hw = hw;
  483. sc->pdev = pdev;
  484. ath5k_debug_init_device(sc);
  485. /*
  486. * Mark the device as detached to avoid processing
  487. * interrupts until setup is complete.
  488. */
  489. __set_bit(ATH_STAT_INVALID, sc->status);
  490. sc->iobase = mem; /* So we can unmap it on detach */
  491. sc->common.cachelsz = csz << 2; /* convert to bytes */
  492. sc->opmode = NL80211_IFTYPE_STATION;
  493. sc->bintval = 1000;
  494. mutex_init(&sc->lock);
  495. spin_lock_init(&sc->rxbuflock);
  496. spin_lock_init(&sc->txbuflock);
  497. spin_lock_init(&sc->block);
  498. /* Set private data */
  499. pci_set_drvdata(pdev, hw);
  500. /* Setup interrupt handler */
  501. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  502. if (ret) {
  503. ATH5K_ERR(sc, "request_irq failed\n");
  504. goto err_free;
  505. }
  506. /* Initialize device */
  507. sc->ah = ath5k_hw_attach(sc);
  508. if (IS_ERR(sc->ah)) {
  509. ret = PTR_ERR(sc->ah);
  510. goto err_irq;
  511. }
  512. /* set up multi-rate retry capabilities */
  513. if (sc->ah->ah_version == AR5K_AR5212) {
  514. hw->max_rates = 4;
  515. hw->max_rate_tries = 11;
  516. }
  517. /* Finish private driver data initialization */
  518. ret = ath5k_attach(pdev, hw);
  519. if (ret)
  520. goto err_ah;
  521. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  522. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  523. sc->ah->ah_mac_srev,
  524. sc->ah->ah_phy_revision);
  525. if (!sc->ah->ah_single_chip) {
  526. /* Single chip radio (!RF5111) */
  527. if (sc->ah->ah_radio_5ghz_revision &&
  528. !sc->ah->ah_radio_2ghz_revision) {
  529. /* No 5GHz support -> report 2GHz radio */
  530. if (!test_bit(AR5K_MODE_11A,
  531. sc->ah->ah_capabilities.cap_mode)) {
  532. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  533. ath5k_chip_name(AR5K_VERSION_RAD,
  534. sc->ah->ah_radio_5ghz_revision),
  535. sc->ah->ah_radio_5ghz_revision);
  536. /* No 2GHz support (5110 and some
  537. * 5Ghz only cards) -> report 5Ghz radio */
  538. } else if (!test_bit(AR5K_MODE_11B,
  539. sc->ah->ah_capabilities.cap_mode)) {
  540. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  541. ath5k_chip_name(AR5K_VERSION_RAD,
  542. sc->ah->ah_radio_5ghz_revision),
  543. sc->ah->ah_radio_5ghz_revision);
  544. /* Multiband radio */
  545. } else {
  546. ATH5K_INFO(sc, "RF%s multiband radio found"
  547. " (0x%x)\n",
  548. ath5k_chip_name(AR5K_VERSION_RAD,
  549. sc->ah->ah_radio_5ghz_revision),
  550. sc->ah->ah_radio_5ghz_revision);
  551. }
  552. }
  553. /* Multi chip radio (RF5111 - RF2111) ->
  554. * report both 2GHz/5GHz radios */
  555. else if (sc->ah->ah_radio_5ghz_revision &&
  556. sc->ah->ah_radio_2ghz_revision){
  557. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  558. ath5k_chip_name(AR5K_VERSION_RAD,
  559. sc->ah->ah_radio_5ghz_revision),
  560. sc->ah->ah_radio_5ghz_revision);
  561. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  562. ath5k_chip_name(AR5K_VERSION_RAD,
  563. sc->ah->ah_radio_2ghz_revision),
  564. sc->ah->ah_radio_2ghz_revision);
  565. }
  566. }
  567. /* ready to process interrupts */
  568. __clear_bit(ATH_STAT_INVALID, sc->status);
  569. return 0;
  570. err_ah:
  571. ath5k_hw_detach(sc->ah);
  572. err_irq:
  573. free_irq(pdev->irq, sc);
  574. err_free:
  575. ieee80211_free_hw(hw);
  576. err_map:
  577. pci_iounmap(pdev, mem);
  578. err_reg:
  579. pci_release_region(pdev, 0);
  580. err_dis:
  581. pci_disable_device(pdev);
  582. err:
  583. return ret;
  584. }
  585. static void __devexit
  586. ath5k_pci_remove(struct pci_dev *pdev)
  587. {
  588. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  589. struct ath5k_softc *sc = hw->priv;
  590. ath5k_debug_finish_device(sc);
  591. ath5k_detach(pdev, hw);
  592. ath5k_hw_detach(sc->ah);
  593. free_irq(pdev->irq, sc);
  594. pci_iounmap(pdev, sc->iobase);
  595. pci_release_region(pdev, 0);
  596. pci_disable_device(pdev);
  597. ieee80211_free_hw(hw);
  598. }
  599. #ifdef CONFIG_PM
  600. static int
  601. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  602. {
  603. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  604. struct ath5k_softc *sc = hw->priv;
  605. ath5k_led_off(sc);
  606. pci_save_state(pdev);
  607. pci_disable_device(pdev);
  608. pci_set_power_state(pdev, PCI_D3hot);
  609. return 0;
  610. }
  611. static int
  612. ath5k_pci_resume(struct pci_dev *pdev)
  613. {
  614. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  615. struct ath5k_softc *sc = hw->priv;
  616. int err;
  617. pci_restore_state(pdev);
  618. err = pci_enable_device(pdev);
  619. if (err)
  620. return err;
  621. /*
  622. * Suspend/Resume resets the PCI configuration space, so we have to
  623. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  624. * PCI Tx retries from interfering with C3 CPU state
  625. */
  626. pci_write_config_byte(pdev, 0x41, 0);
  627. ath5k_led_enable(sc);
  628. return 0;
  629. }
  630. #endif /* CONFIG_PM */
  631. /***********************\
  632. * Driver Initialization *
  633. \***********************/
  634. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  635. {
  636. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  637. struct ath5k_softc *sc = hw->priv;
  638. struct ath_regulatory *regulatory = &sc->common.regulatory;
  639. return ath_reg_notifier_apply(wiphy, request, regulatory);
  640. }
  641. static int
  642. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  643. {
  644. struct ath5k_softc *sc = hw->priv;
  645. struct ath5k_hw *ah = sc->ah;
  646. struct ath_regulatory *regulatory = &sc->common.regulatory;
  647. u8 mac[ETH_ALEN] = {};
  648. int ret;
  649. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  650. /*
  651. * Check if the MAC has multi-rate retry support.
  652. * We do this by trying to setup a fake extended
  653. * descriptor. MAC's that don't have support will
  654. * return false w/o doing anything. MAC's that do
  655. * support it will return true w/o doing anything.
  656. */
  657. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  658. if (ret < 0)
  659. goto err;
  660. if (ret > 0)
  661. __set_bit(ATH_STAT_MRRETRY, sc->status);
  662. /*
  663. * Collect the channel list. The 802.11 layer
  664. * is resposible for filtering this list based
  665. * on settings like the phy mode and regulatory
  666. * domain restrictions.
  667. */
  668. ret = ath5k_setup_bands(hw);
  669. if (ret) {
  670. ATH5K_ERR(sc, "can't get channels\n");
  671. goto err;
  672. }
  673. /* NB: setup here so ath5k_rate_update is happy */
  674. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  675. ath5k_setcurmode(sc, AR5K_MODE_11A);
  676. else
  677. ath5k_setcurmode(sc, AR5K_MODE_11B);
  678. /*
  679. * Allocate tx+rx descriptors and populate the lists.
  680. */
  681. ret = ath5k_desc_alloc(sc, pdev);
  682. if (ret) {
  683. ATH5K_ERR(sc, "can't allocate descriptors\n");
  684. goto err;
  685. }
  686. /*
  687. * Allocate hardware transmit queues: one queue for
  688. * beacon frames and one data queue for each QoS
  689. * priority. Note that hw functions handle reseting
  690. * these queues at the needed time.
  691. */
  692. ret = ath5k_beaconq_setup(ah);
  693. if (ret < 0) {
  694. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  695. goto err_desc;
  696. }
  697. sc->bhalq = ret;
  698. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  699. if (IS_ERR(sc->cabq)) {
  700. ATH5K_ERR(sc, "can't setup cab queue\n");
  701. ret = PTR_ERR(sc->cabq);
  702. goto err_bhal;
  703. }
  704. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  705. if (IS_ERR(sc->txq)) {
  706. ATH5K_ERR(sc, "can't setup xmit queue\n");
  707. ret = PTR_ERR(sc->txq);
  708. goto err_queues;
  709. }
  710. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  711. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  712. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  713. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  714. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  715. ret = ath5k_eeprom_read_mac(ah, mac);
  716. if (ret) {
  717. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  718. sc->pdev->device);
  719. goto err_queues;
  720. }
  721. SET_IEEE80211_PERM_ADDR(hw, mac);
  722. /* All MAC address bits matter for ACKs */
  723. memset(sc->bssidmask, 0xff, ETH_ALEN);
  724. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  725. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  726. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  727. if (ret) {
  728. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  729. goto err_queues;
  730. }
  731. ret = ieee80211_register_hw(hw);
  732. if (ret) {
  733. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  734. goto err_queues;
  735. }
  736. if (!ath_is_world_regd(regulatory))
  737. regulatory_hint(hw->wiphy, regulatory->alpha2);
  738. ath5k_init_leds(sc);
  739. return 0;
  740. err_queues:
  741. ath5k_txq_release(sc);
  742. err_bhal:
  743. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  744. err_desc:
  745. ath5k_desc_free(sc, pdev);
  746. err:
  747. return ret;
  748. }
  749. static void
  750. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  751. {
  752. struct ath5k_softc *sc = hw->priv;
  753. /*
  754. * NB: the order of these is important:
  755. * o call the 802.11 layer before detaching ath5k_hw to
  756. * insure callbacks into the driver to delete global
  757. * key cache entries can be handled
  758. * o reclaim the tx queue data structures after calling
  759. * the 802.11 layer as we'll get called back to reclaim
  760. * node state and potentially want to use them
  761. * o to cleanup the tx queues the hal is called, so detach
  762. * it last
  763. * XXX: ??? detach ath5k_hw ???
  764. * Other than that, it's straightforward...
  765. */
  766. ieee80211_unregister_hw(hw);
  767. ath5k_desc_free(sc, pdev);
  768. ath5k_txq_release(sc);
  769. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  770. ath5k_unregister_leds(sc);
  771. /*
  772. * NB: can't reclaim these until after ieee80211_ifdetach
  773. * returns because we'll get called back to reclaim node
  774. * state and potentially want to use them.
  775. */
  776. }
  777. /********************\
  778. * Channel/mode setup *
  779. \********************/
  780. /*
  781. * Convert IEEE channel number to MHz frequency.
  782. */
  783. static inline short
  784. ath5k_ieee2mhz(short chan)
  785. {
  786. if (chan <= 14 || chan >= 27)
  787. return ieee80211chan2mhz(chan);
  788. else
  789. return 2212 + chan * 20;
  790. }
  791. /*
  792. * Returns true for the channel numbers used without all_channels modparam.
  793. */
  794. static bool ath5k_is_standard_channel(short chan)
  795. {
  796. return ((chan <= 14) ||
  797. /* UNII 1,2 */
  798. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  799. /* midband */
  800. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  801. /* UNII-3 */
  802. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  803. }
  804. static unsigned int
  805. ath5k_copy_channels(struct ath5k_hw *ah,
  806. struct ieee80211_channel *channels,
  807. unsigned int mode,
  808. unsigned int max)
  809. {
  810. unsigned int i, count, size, chfreq, freq, ch;
  811. if (!test_bit(mode, ah->ah_modes))
  812. return 0;
  813. switch (mode) {
  814. case AR5K_MODE_11A:
  815. case AR5K_MODE_11A_TURBO:
  816. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  817. size = 220 ;
  818. chfreq = CHANNEL_5GHZ;
  819. break;
  820. case AR5K_MODE_11B:
  821. case AR5K_MODE_11G:
  822. case AR5K_MODE_11G_TURBO:
  823. size = 26;
  824. chfreq = CHANNEL_2GHZ;
  825. break;
  826. default:
  827. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  828. return 0;
  829. }
  830. for (i = 0, count = 0; i < size && max > 0; i++) {
  831. ch = i + 1 ;
  832. freq = ath5k_ieee2mhz(ch);
  833. /* Check if channel is supported by the chipset */
  834. if (!ath5k_channel_ok(ah, freq, chfreq))
  835. continue;
  836. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  837. continue;
  838. /* Write channel info and increment counter */
  839. channels[count].center_freq = freq;
  840. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  841. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  842. switch (mode) {
  843. case AR5K_MODE_11A:
  844. case AR5K_MODE_11G:
  845. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  846. break;
  847. case AR5K_MODE_11A_TURBO:
  848. case AR5K_MODE_11G_TURBO:
  849. channels[count].hw_value = chfreq |
  850. CHANNEL_OFDM | CHANNEL_TURBO;
  851. break;
  852. case AR5K_MODE_11B:
  853. channels[count].hw_value = CHANNEL_B;
  854. }
  855. count++;
  856. max--;
  857. }
  858. return count;
  859. }
  860. static void
  861. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  862. {
  863. u8 i;
  864. for (i = 0; i < AR5K_MAX_RATES; i++)
  865. sc->rate_idx[b->band][i] = -1;
  866. for (i = 0; i < b->n_bitrates; i++) {
  867. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  868. if (b->bitrates[i].hw_value_short)
  869. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  870. }
  871. }
  872. static int
  873. ath5k_setup_bands(struct ieee80211_hw *hw)
  874. {
  875. struct ath5k_softc *sc = hw->priv;
  876. struct ath5k_hw *ah = sc->ah;
  877. struct ieee80211_supported_band *sband;
  878. int max_c, count_c = 0;
  879. int i;
  880. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  881. max_c = ARRAY_SIZE(sc->channels);
  882. /* 2GHz band */
  883. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  884. sband->band = IEEE80211_BAND_2GHZ;
  885. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  886. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  887. /* G mode */
  888. memcpy(sband->bitrates, &ath5k_rates[0],
  889. sizeof(struct ieee80211_rate) * 12);
  890. sband->n_bitrates = 12;
  891. sband->channels = sc->channels;
  892. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  893. AR5K_MODE_11G, max_c);
  894. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  895. count_c = sband->n_channels;
  896. max_c -= count_c;
  897. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  898. /* B mode */
  899. memcpy(sband->bitrates, &ath5k_rates[0],
  900. sizeof(struct ieee80211_rate) * 4);
  901. sband->n_bitrates = 4;
  902. /* 5211 only supports B rates and uses 4bit rate codes
  903. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  904. * fix them up here:
  905. */
  906. if (ah->ah_version == AR5K_AR5211) {
  907. for (i = 0; i < 4; i++) {
  908. sband->bitrates[i].hw_value =
  909. sband->bitrates[i].hw_value & 0xF;
  910. sband->bitrates[i].hw_value_short =
  911. sband->bitrates[i].hw_value_short & 0xF;
  912. }
  913. }
  914. sband->channels = sc->channels;
  915. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  916. AR5K_MODE_11B, max_c);
  917. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  918. count_c = sband->n_channels;
  919. max_c -= count_c;
  920. }
  921. ath5k_setup_rate_idx(sc, sband);
  922. /* 5GHz band, A mode */
  923. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  924. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  925. sband->band = IEEE80211_BAND_5GHZ;
  926. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  927. memcpy(sband->bitrates, &ath5k_rates[4],
  928. sizeof(struct ieee80211_rate) * 8);
  929. sband->n_bitrates = 8;
  930. sband->channels = &sc->channels[count_c];
  931. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  932. AR5K_MODE_11A, max_c);
  933. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  934. }
  935. ath5k_setup_rate_idx(sc, sband);
  936. ath5k_debug_dump_bands(sc);
  937. return 0;
  938. }
  939. /*
  940. * Set/change channels. We always reset the chip.
  941. * To accomplish this we must first cleanup any pending DMA,
  942. * then restart stuff after a la ath5k_init.
  943. *
  944. * Called with sc->lock.
  945. */
  946. static int
  947. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  948. {
  949. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  950. sc->curchan->center_freq, chan->center_freq);
  951. /*
  952. * To switch channels clear any pending DMA operations;
  953. * wait long enough for the RX fifo to drain, reset the
  954. * hardware at the new frequency, and then re-enable
  955. * the relevant bits of the h/w.
  956. */
  957. return ath5k_reset(sc, chan);
  958. }
  959. static void
  960. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  961. {
  962. sc->curmode = mode;
  963. if (mode == AR5K_MODE_11A) {
  964. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  965. } else {
  966. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  967. }
  968. }
  969. static void
  970. ath5k_mode_setup(struct ath5k_softc *sc)
  971. {
  972. struct ath5k_hw *ah = sc->ah;
  973. u32 rfilt;
  974. ah->ah_op_mode = sc->opmode;
  975. /* configure rx filter */
  976. rfilt = sc->filter_flags;
  977. ath5k_hw_set_rx_filter(ah, rfilt);
  978. if (ath5k_hw_hasbssidmask(ah))
  979. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  980. /* configure operational mode */
  981. ath5k_hw_set_opmode(ah);
  982. ath5k_hw_set_mcast_filter(ah, 0, 0);
  983. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  984. }
  985. static inline int
  986. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  987. {
  988. int rix;
  989. /* return base rate on errors */
  990. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  991. "hw_rix out of bounds: %x\n", hw_rix))
  992. return 0;
  993. rix = sc->rate_idx[sc->curband->band][hw_rix];
  994. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  995. rix = 0;
  996. return rix;
  997. }
  998. /***************\
  999. * Buffers setup *
  1000. \***************/
  1001. static
  1002. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1003. {
  1004. struct sk_buff *skb;
  1005. /*
  1006. * Allocate buffer with headroom_needed space for the
  1007. * fake physical layer header at the start.
  1008. */
  1009. skb = ath_rxbuf_alloc(&sc->common,
  1010. sc->rxbufsize + sc->common.cachelsz - 1,
  1011. GFP_ATOMIC);
  1012. if (!skb) {
  1013. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1014. sc->rxbufsize + sc->common.cachelsz - 1);
  1015. return NULL;
  1016. }
  1017. *skb_addr = pci_map_single(sc->pdev,
  1018. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1019. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1020. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1021. dev_kfree_skb(skb);
  1022. return NULL;
  1023. }
  1024. return skb;
  1025. }
  1026. static int
  1027. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1028. {
  1029. struct ath5k_hw *ah = sc->ah;
  1030. struct sk_buff *skb = bf->skb;
  1031. struct ath5k_desc *ds;
  1032. if (!skb) {
  1033. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1034. if (!skb)
  1035. return -ENOMEM;
  1036. bf->skb = skb;
  1037. }
  1038. /*
  1039. * Setup descriptors. For receive we always terminate
  1040. * the descriptor list with a self-linked entry so we'll
  1041. * not get overrun under high load (as can happen with a
  1042. * 5212 when ANI processing enables PHY error frames).
  1043. *
  1044. * To insure the last descriptor is self-linked we create
  1045. * each descriptor as self-linked and add it to the end. As
  1046. * each additional descriptor is added the previous self-linked
  1047. * entry is ``fixed'' naturally. This should be safe even
  1048. * if DMA is happening. When processing RX interrupts we
  1049. * never remove/process the last, self-linked, entry on the
  1050. * descriptor list. This insures the hardware always has
  1051. * someplace to write a new frame.
  1052. */
  1053. ds = bf->desc;
  1054. ds->ds_link = bf->daddr; /* link to self */
  1055. ds->ds_data = bf->skbaddr;
  1056. ah->ah_setup_rx_desc(ah, ds,
  1057. skb_tailroom(skb), /* buffer size */
  1058. 0);
  1059. if (sc->rxlink != NULL)
  1060. *sc->rxlink = bf->daddr;
  1061. sc->rxlink = &ds->ds_link;
  1062. return 0;
  1063. }
  1064. static int
  1065. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1066. struct ath5k_txq *txq)
  1067. {
  1068. struct ath5k_hw *ah = sc->ah;
  1069. struct ath5k_desc *ds = bf->desc;
  1070. struct sk_buff *skb = bf->skb;
  1071. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1072. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1073. struct ieee80211_rate *rate;
  1074. unsigned int mrr_rate[3], mrr_tries[3];
  1075. int i, ret;
  1076. u16 hw_rate;
  1077. u16 cts_rate = 0;
  1078. u16 duration = 0;
  1079. u8 rc_flags;
  1080. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1081. /* XXX endianness */
  1082. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1083. PCI_DMA_TODEVICE);
  1084. rate = ieee80211_get_tx_rate(sc->hw, info);
  1085. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1086. flags |= AR5K_TXDESC_NOACK;
  1087. rc_flags = info->control.rates[0].flags;
  1088. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1089. rate->hw_value_short : rate->hw_value;
  1090. pktlen = skb->len;
  1091. /* FIXME: If we are in g mode and rate is a CCK rate
  1092. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1093. * from tx power (value is in dB units already) */
  1094. if (info->control.hw_key) {
  1095. keyidx = info->control.hw_key->hw_key_idx;
  1096. pktlen += info->control.hw_key->icv_len;
  1097. }
  1098. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1099. flags |= AR5K_TXDESC_RTSENA;
  1100. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1101. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1102. sc->vif, pktlen, info));
  1103. }
  1104. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1105. flags |= AR5K_TXDESC_CTSENA;
  1106. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1107. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1108. sc->vif, pktlen, info));
  1109. }
  1110. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1111. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1112. (sc->power_level * 2),
  1113. hw_rate,
  1114. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1115. cts_rate, duration);
  1116. if (ret)
  1117. goto err_unmap;
  1118. memset(mrr_rate, 0, sizeof(mrr_rate));
  1119. memset(mrr_tries, 0, sizeof(mrr_tries));
  1120. for (i = 0; i < 3; i++) {
  1121. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1122. if (!rate)
  1123. break;
  1124. mrr_rate[i] = rate->hw_value;
  1125. mrr_tries[i] = info->control.rates[i + 1].count;
  1126. }
  1127. ah->ah_setup_mrr_tx_desc(ah, ds,
  1128. mrr_rate[0], mrr_tries[0],
  1129. mrr_rate[1], mrr_tries[1],
  1130. mrr_rate[2], mrr_tries[2]);
  1131. ds->ds_link = 0;
  1132. ds->ds_data = bf->skbaddr;
  1133. spin_lock_bh(&txq->lock);
  1134. list_add_tail(&bf->list, &txq->q);
  1135. sc->tx_stats[txq->qnum].len++;
  1136. if (txq->link == NULL) /* is this first packet? */
  1137. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1138. else /* no, so only link it */
  1139. *txq->link = bf->daddr;
  1140. txq->link = &ds->ds_link;
  1141. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1142. mmiowb();
  1143. spin_unlock_bh(&txq->lock);
  1144. return 0;
  1145. err_unmap:
  1146. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1147. return ret;
  1148. }
  1149. /*******************\
  1150. * Descriptors setup *
  1151. \*******************/
  1152. static int
  1153. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1154. {
  1155. struct ath5k_desc *ds;
  1156. struct ath5k_buf *bf;
  1157. dma_addr_t da;
  1158. unsigned int i;
  1159. int ret;
  1160. /* allocate descriptors */
  1161. sc->desc_len = sizeof(struct ath5k_desc) *
  1162. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1163. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1164. if (sc->desc == NULL) {
  1165. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1166. ret = -ENOMEM;
  1167. goto err;
  1168. }
  1169. ds = sc->desc;
  1170. da = sc->desc_daddr;
  1171. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1172. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1173. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1174. sizeof(struct ath5k_buf), GFP_KERNEL);
  1175. if (bf == NULL) {
  1176. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1177. ret = -ENOMEM;
  1178. goto err_free;
  1179. }
  1180. sc->bufptr = bf;
  1181. INIT_LIST_HEAD(&sc->rxbuf);
  1182. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1183. bf->desc = ds;
  1184. bf->daddr = da;
  1185. list_add_tail(&bf->list, &sc->rxbuf);
  1186. }
  1187. INIT_LIST_HEAD(&sc->txbuf);
  1188. sc->txbuf_len = ATH_TXBUF;
  1189. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1190. da += sizeof(*ds)) {
  1191. bf->desc = ds;
  1192. bf->daddr = da;
  1193. list_add_tail(&bf->list, &sc->txbuf);
  1194. }
  1195. /* beacon buffer */
  1196. bf->desc = ds;
  1197. bf->daddr = da;
  1198. sc->bbuf = bf;
  1199. return 0;
  1200. err_free:
  1201. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1202. err:
  1203. sc->desc = NULL;
  1204. return ret;
  1205. }
  1206. static void
  1207. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1208. {
  1209. struct ath5k_buf *bf;
  1210. ath5k_txbuf_free(sc, sc->bbuf);
  1211. list_for_each_entry(bf, &sc->txbuf, list)
  1212. ath5k_txbuf_free(sc, bf);
  1213. list_for_each_entry(bf, &sc->rxbuf, list)
  1214. ath5k_rxbuf_free(sc, bf);
  1215. /* Free memory associated with all descriptors */
  1216. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1217. kfree(sc->bufptr);
  1218. sc->bufptr = NULL;
  1219. }
  1220. /**************\
  1221. * Queues setup *
  1222. \**************/
  1223. static struct ath5k_txq *
  1224. ath5k_txq_setup(struct ath5k_softc *sc,
  1225. int qtype, int subtype)
  1226. {
  1227. struct ath5k_hw *ah = sc->ah;
  1228. struct ath5k_txq *txq;
  1229. struct ath5k_txq_info qi = {
  1230. .tqi_subtype = subtype,
  1231. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1232. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1233. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1234. };
  1235. int qnum;
  1236. /*
  1237. * Enable interrupts only for EOL and DESC conditions.
  1238. * We mark tx descriptors to receive a DESC interrupt
  1239. * when a tx queue gets deep; otherwise waiting for the
  1240. * EOL to reap descriptors. Note that this is done to
  1241. * reduce interrupt load and this only defers reaping
  1242. * descriptors, never transmitting frames. Aside from
  1243. * reducing interrupts this also permits more concurrency.
  1244. * The only potential downside is if the tx queue backs
  1245. * up in which case the top half of the kernel may backup
  1246. * due to a lack of tx descriptors.
  1247. */
  1248. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1249. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1250. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1251. if (qnum < 0) {
  1252. /*
  1253. * NB: don't print a message, this happens
  1254. * normally on parts with too few tx queues
  1255. */
  1256. return ERR_PTR(qnum);
  1257. }
  1258. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1259. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1260. qnum, ARRAY_SIZE(sc->txqs));
  1261. ath5k_hw_release_tx_queue(ah, qnum);
  1262. return ERR_PTR(-EINVAL);
  1263. }
  1264. txq = &sc->txqs[qnum];
  1265. if (!txq->setup) {
  1266. txq->qnum = qnum;
  1267. txq->link = NULL;
  1268. INIT_LIST_HEAD(&txq->q);
  1269. spin_lock_init(&txq->lock);
  1270. txq->setup = true;
  1271. }
  1272. return &sc->txqs[qnum];
  1273. }
  1274. static int
  1275. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1276. {
  1277. struct ath5k_txq_info qi = {
  1278. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1279. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1280. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1281. /* NB: for dynamic turbo, don't enable any other interrupts */
  1282. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1283. };
  1284. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1285. }
  1286. static int
  1287. ath5k_beaconq_config(struct ath5k_softc *sc)
  1288. {
  1289. struct ath5k_hw *ah = sc->ah;
  1290. struct ath5k_txq_info qi;
  1291. int ret;
  1292. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1293. if (ret)
  1294. return ret;
  1295. if (sc->opmode == NL80211_IFTYPE_AP ||
  1296. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1297. /*
  1298. * Always burst out beacon and CAB traffic
  1299. * (aifs = cwmin = cwmax = 0)
  1300. */
  1301. qi.tqi_aifs = 0;
  1302. qi.tqi_cw_min = 0;
  1303. qi.tqi_cw_max = 0;
  1304. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1305. /*
  1306. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1307. */
  1308. qi.tqi_aifs = 0;
  1309. qi.tqi_cw_min = 0;
  1310. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1311. }
  1312. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1313. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1314. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1315. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1316. if (ret) {
  1317. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1318. "hardware queue!\n", __func__);
  1319. return ret;
  1320. }
  1321. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1322. }
  1323. static void
  1324. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1325. {
  1326. struct ath5k_buf *bf, *bf0;
  1327. /*
  1328. * NB: this assumes output has been stopped and
  1329. * we do not need to block ath5k_tx_tasklet
  1330. */
  1331. spin_lock_bh(&txq->lock);
  1332. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1333. ath5k_debug_printtxbuf(sc, bf);
  1334. ath5k_txbuf_free(sc, bf);
  1335. spin_lock_bh(&sc->txbuflock);
  1336. sc->tx_stats[txq->qnum].len--;
  1337. list_move_tail(&bf->list, &sc->txbuf);
  1338. sc->txbuf_len++;
  1339. spin_unlock_bh(&sc->txbuflock);
  1340. }
  1341. txq->link = NULL;
  1342. spin_unlock_bh(&txq->lock);
  1343. }
  1344. /*
  1345. * Drain the transmit queues and reclaim resources.
  1346. */
  1347. static void
  1348. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1349. {
  1350. struct ath5k_hw *ah = sc->ah;
  1351. unsigned int i;
  1352. /* XXX return value */
  1353. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1354. /* don't touch the hardware if marked invalid */
  1355. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1356. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1357. ath5k_hw_get_txdp(ah, sc->bhalq));
  1358. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1359. if (sc->txqs[i].setup) {
  1360. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1361. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1362. "link %p\n",
  1363. sc->txqs[i].qnum,
  1364. ath5k_hw_get_txdp(ah,
  1365. sc->txqs[i].qnum),
  1366. sc->txqs[i].link);
  1367. }
  1368. }
  1369. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1370. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1371. if (sc->txqs[i].setup)
  1372. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1373. }
  1374. static void
  1375. ath5k_txq_release(struct ath5k_softc *sc)
  1376. {
  1377. struct ath5k_txq *txq = sc->txqs;
  1378. unsigned int i;
  1379. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1380. if (txq->setup) {
  1381. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1382. txq->setup = false;
  1383. }
  1384. }
  1385. /*************\
  1386. * RX Handling *
  1387. \*************/
  1388. /*
  1389. * Enable the receive h/w following a reset.
  1390. */
  1391. static int
  1392. ath5k_rx_start(struct ath5k_softc *sc)
  1393. {
  1394. struct ath5k_hw *ah = sc->ah;
  1395. struct ath5k_buf *bf;
  1396. int ret;
  1397. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->common.cachelsz);
  1398. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1399. sc->common.cachelsz, sc->rxbufsize);
  1400. spin_lock_bh(&sc->rxbuflock);
  1401. sc->rxlink = NULL;
  1402. list_for_each_entry(bf, &sc->rxbuf, list) {
  1403. ret = ath5k_rxbuf_setup(sc, bf);
  1404. if (ret != 0) {
  1405. spin_unlock_bh(&sc->rxbuflock);
  1406. goto err;
  1407. }
  1408. }
  1409. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1410. ath5k_hw_set_rxdp(ah, bf->daddr);
  1411. spin_unlock_bh(&sc->rxbuflock);
  1412. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1413. ath5k_mode_setup(sc); /* set filters, etc. */
  1414. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1415. return 0;
  1416. err:
  1417. return ret;
  1418. }
  1419. /*
  1420. * Disable the receive h/w in preparation for a reset.
  1421. */
  1422. static void
  1423. ath5k_rx_stop(struct ath5k_softc *sc)
  1424. {
  1425. struct ath5k_hw *ah = sc->ah;
  1426. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1427. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1428. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1429. ath5k_debug_printrxbuffs(sc, ah);
  1430. sc->rxlink = NULL; /* just in case */
  1431. }
  1432. static unsigned int
  1433. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1434. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1435. {
  1436. struct ieee80211_hdr *hdr = (void *)skb->data;
  1437. unsigned int keyix, hlen;
  1438. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1439. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1440. return RX_FLAG_DECRYPTED;
  1441. /* Apparently when a default key is used to decrypt the packet
  1442. the hw does not set the index used to decrypt. In such cases
  1443. get the index from the packet. */
  1444. hlen = ieee80211_hdrlen(hdr->frame_control);
  1445. if (ieee80211_has_protected(hdr->frame_control) &&
  1446. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1447. skb->len >= hlen + 4) {
  1448. keyix = skb->data[hlen + 3] >> 6;
  1449. if (test_bit(keyix, sc->keymap))
  1450. return RX_FLAG_DECRYPTED;
  1451. }
  1452. return 0;
  1453. }
  1454. static void
  1455. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1456. struct ieee80211_rx_status *rxs)
  1457. {
  1458. u64 tsf, bc_tstamp;
  1459. u32 hw_tu;
  1460. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1461. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1462. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1463. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1464. /*
  1465. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1466. * have updated the local TSF. We have to work around various
  1467. * hardware bugs, though...
  1468. */
  1469. tsf = ath5k_hw_get_tsf64(sc->ah);
  1470. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1471. hw_tu = TSF_TO_TU(tsf);
  1472. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1473. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1474. (unsigned long long)bc_tstamp,
  1475. (unsigned long long)rxs->mactime,
  1476. (unsigned long long)(rxs->mactime - bc_tstamp),
  1477. (unsigned long long)tsf);
  1478. /*
  1479. * Sometimes the HW will give us a wrong tstamp in the rx
  1480. * status, causing the timestamp extension to go wrong.
  1481. * (This seems to happen especially with beacon frames bigger
  1482. * than 78 byte (incl. FCS))
  1483. * But we know that the receive timestamp must be later than the
  1484. * timestamp of the beacon since HW must have synced to that.
  1485. *
  1486. * NOTE: here we assume mactime to be after the frame was
  1487. * received, not like mac80211 which defines it at the start.
  1488. */
  1489. if (bc_tstamp > rxs->mactime) {
  1490. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1491. "fixing mactime from %llx to %llx\n",
  1492. (unsigned long long)rxs->mactime,
  1493. (unsigned long long)tsf);
  1494. rxs->mactime = tsf;
  1495. }
  1496. /*
  1497. * Local TSF might have moved higher than our beacon timers,
  1498. * in that case we have to update them to continue sending
  1499. * beacons. This also takes care of synchronizing beacon sending
  1500. * times with other stations.
  1501. */
  1502. if (hw_tu >= sc->nexttbtt)
  1503. ath5k_beacon_update_timers(sc, bc_tstamp);
  1504. }
  1505. }
  1506. static void
  1507. ath5k_tasklet_rx(unsigned long data)
  1508. {
  1509. struct ieee80211_rx_status *rxs;
  1510. struct ath5k_rx_status rs = {};
  1511. struct sk_buff *skb, *next_skb;
  1512. dma_addr_t next_skb_addr;
  1513. struct ath5k_softc *sc = (void *)data;
  1514. struct ath5k_buf *bf;
  1515. struct ath5k_desc *ds;
  1516. int ret;
  1517. int hdrlen;
  1518. int padsize;
  1519. int rx_flag;
  1520. spin_lock(&sc->rxbuflock);
  1521. if (list_empty(&sc->rxbuf)) {
  1522. ATH5K_WARN(sc, "empty rx buf pool\n");
  1523. goto unlock;
  1524. }
  1525. do {
  1526. rx_flag = 0;
  1527. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1528. BUG_ON(bf->skb == NULL);
  1529. skb = bf->skb;
  1530. ds = bf->desc;
  1531. /* bail if HW is still using self-linked descriptor */
  1532. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1533. break;
  1534. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1535. if (unlikely(ret == -EINPROGRESS))
  1536. break;
  1537. else if (unlikely(ret)) {
  1538. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1539. spin_unlock(&sc->rxbuflock);
  1540. return;
  1541. }
  1542. if (unlikely(rs.rs_more)) {
  1543. ATH5K_WARN(sc, "unsupported jumbo\n");
  1544. goto next;
  1545. }
  1546. if (unlikely(rs.rs_status)) {
  1547. if (rs.rs_status & AR5K_RXERR_PHY)
  1548. goto next;
  1549. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1550. /*
  1551. * Decrypt error. If the error occurred
  1552. * because there was no hardware key, then
  1553. * let the frame through so the upper layers
  1554. * can process it. This is necessary for 5210
  1555. * parts which have no way to setup a ``clear''
  1556. * key cache entry.
  1557. *
  1558. * XXX do key cache faulting
  1559. */
  1560. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1561. !(rs.rs_status & AR5K_RXERR_CRC))
  1562. goto accept;
  1563. }
  1564. if (rs.rs_status & AR5K_RXERR_MIC) {
  1565. rx_flag |= RX_FLAG_MMIC_ERROR;
  1566. goto accept;
  1567. }
  1568. /* let crypto-error packets fall through in MNTR */
  1569. if ((rs.rs_status &
  1570. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1571. sc->opmode != NL80211_IFTYPE_MONITOR)
  1572. goto next;
  1573. }
  1574. accept:
  1575. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1576. /*
  1577. * If we can't replace bf->skb with a new skb under memory
  1578. * pressure, just skip this packet
  1579. */
  1580. if (!next_skb)
  1581. goto next;
  1582. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1583. PCI_DMA_FROMDEVICE);
  1584. skb_put(skb, rs.rs_datalen);
  1585. /* The MAC header is padded to have 32-bit boundary if the
  1586. * packet payload is non-zero. The general calculation for
  1587. * padsize would take into account odd header lengths:
  1588. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1589. * even-length headers are used, padding can only be 0 or 2
  1590. * bytes and we can optimize this a bit. In addition, we must
  1591. * not try to remove padding from short control frames that do
  1592. * not have payload. */
  1593. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1594. padsize = ath5k_pad_size(hdrlen);
  1595. if (padsize) {
  1596. memmove(skb->data + padsize, skb->data, hdrlen);
  1597. skb_pull(skb, padsize);
  1598. }
  1599. rxs = IEEE80211_SKB_RXCB(skb);
  1600. /*
  1601. * always extend the mac timestamp, since this information is
  1602. * also needed for proper IBSS merging.
  1603. *
  1604. * XXX: it might be too late to do it here, since rs_tstamp is
  1605. * 15bit only. that means TSF extension has to be done within
  1606. * 32768usec (about 32ms). it might be necessary to move this to
  1607. * the interrupt handler, like it is done in madwifi.
  1608. *
  1609. * Unfortunately we don't know when the hardware takes the rx
  1610. * timestamp (beginning of phy frame, data frame, end of rx?).
  1611. * The only thing we know is that it is hardware specific...
  1612. * On AR5213 it seems the rx timestamp is at the end of the
  1613. * frame, but i'm not sure.
  1614. *
  1615. * NOTE: mac80211 defines mactime at the beginning of the first
  1616. * data symbol. Since we don't have any time references it's
  1617. * impossible to comply to that. This affects IBSS merge only
  1618. * right now, so it's not too bad...
  1619. */
  1620. rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1621. rxs->flag = rx_flag | RX_FLAG_TSFT;
  1622. rxs->freq = sc->curchan->center_freq;
  1623. rxs->band = sc->curband->band;
  1624. rxs->noise = sc->ah->ah_noise_floor;
  1625. rxs->signal = rxs->noise + rs.rs_rssi;
  1626. /* An rssi of 35 indicates you should be able use
  1627. * 54 Mbps reliably. A more elaborate scheme can be used
  1628. * here but it requires a map of SNR/throughput for each
  1629. * possible mode used */
  1630. rxs->qual = rs.rs_rssi * 100 / 35;
  1631. /* rssi can be more than 35 though, anything above that
  1632. * should be considered at 100% */
  1633. if (rxs->qual > 100)
  1634. rxs->qual = 100;
  1635. rxs->antenna = rs.rs_antenna;
  1636. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1637. rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1638. if (rxs->rate_idx >= 0 && rs.rs_rate ==
  1639. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1640. rxs->flag |= RX_FLAG_SHORTPRE;
  1641. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1642. /* check beacons in IBSS mode */
  1643. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1644. ath5k_check_ibss_tsf(sc, skb, rxs);
  1645. ieee80211_rx(sc->hw, skb);
  1646. bf->skb = next_skb;
  1647. bf->skbaddr = next_skb_addr;
  1648. next:
  1649. list_move_tail(&bf->list, &sc->rxbuf);
  1650. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1651. unlock:
  1652. spin_unlock(&sc->rxbuflock);
  1653. }
  1654. /*************\
  1655. * TX Handling *
  1656. \*************/
  1657. static void
  1658. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1659. {
  1660. struct ath5k_tx_status ts = {};
  1661. struct ath5k_buf *bf, *bf0;
  1662. struct ath5k_desc *ds;
  1663. struct sk_buff *skb;
  1664. struct ieee80211_tx_info *info;
  1665. int i, ret;
  1666. spin_lock(&txq->lock);
  1667. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1668. ds = bf->desc;
  1669. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1670. if (unlikely(ret == -EINPROGRESS))
  1671. break;
  1672. else if (unlikely(ret)) {
  1673. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1674. ret, txq->qnum);
  1675. break;
  1676. }
  1677. skb = bf->skb;
  1678. info = IEEE80211_SKB_CB(skb);
  1679. bf->skb = NULL;
  1680. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1681. PCI_DMA_TODEVICE);
  1682. ieee80211_tx_info_clear_status(info);
  1683. for (i = 0; i < 4; i++) {
  1684. struct ieee80211_tx_rate *r =
  1685. &info->status.rates[i];
  1686. if (ts.ts_rate[i]) {
  1687. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1688. r->count = ts.ts_retry[i];
  1689. } else {
  1690. r->idx = -1;
  1691. r->count = 0;
  1692. }
  1693. }
  1694. /* count the successful attempt as well */
  1695. info->status.rates[ts.ts_final_idx].count++;
  1696. if (unlikely(ts.ts_status)) {
  1697. sc->ll_stats.dot11ACKFailureCount++;
  1698. if (ts.ts_status & AR5K_TXERR_FILT)
  1699. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1700. } else {
  1701. info->flags |= IEEE80211_TX_STAT_ACK;
  1702. info->status.ack_signal = ts.ts_rssi;
  1703. }
  1704. ieee80211_tx_status(sc->hw, skb);
  1705. sc->tx_stats[txq->qnum].count++;
  1706. spin_lock(&sc->txbuflock);
  1707. sc->tx_stats[txq->qnum].len--;
  1708. list_move_tail(&bf->list, &sc->txbuf);
  1709. sc->txbuf_len++;
  1710. spin_unlock(&sc->txbuflock);
  1711. }
  1712. if (likely(list_empty(&txq->q)))
  1713. txq->link = NULL;
  1714. spin_unlock(&txq->lock);
  1715. if (sc->txbuf_len > ATH_TXBUF / 5)
  1716. ieee80211_wake_queues(sc->hw);
  1717. }
  1718. static void
  1719. ath5k_tasklet_tx(unsigned long data)
  1720. {
  1721. int i;
  1722. struct ath5k_softc *sc = (void *)data;
  1723. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1724. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1725. ath5k_tx_processq(sc, &sc->txqs[i]);
  1726. }
  1727. /*****************\
  1728. * Beacon handling *
  1729. \*****************/
  1730. /*
  1731. * Setup the beacon frame for transmit.
  1732. */
  1733. static int
  1734. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1735. {
  1736. struct sk_buff *skb = bf->skb;
  1737. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1738. struct ath5k_hw *ah = sc->ah;
  1739. struct ath5k_desc *ds;
  1740. int ret = 0;
  1741. u8 antenna;
  1742. u32 flags;
  1743. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1744. PCI_DMA_TODEVICE);
  1745. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1746. "skbaddr %llx\n", skb, skb->data, skb->len,
  1747. (unsigned long long)bf->skbaddr);
  1748. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1749. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1750. return -EIO;
  1751. }
  1752. ds = bf->desc;
  1753. antenna = ah->ah_tx_ant;
  1754. flags = AR5K_TXDESC_NOACK;
  1755. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1756. ds->ds_link = bf->daddr; /* self-linked */
  1757. flags |= AR5K_TXDESC_VEOL;
  1758. } else
  1759. ds->ds_link = 0;
  1760. /*
  1761. * If we use multiple antennas on AP and use
  1762. * the Sectored AP scenario, switch antenna every
  1763. * 4 beacons to make sure everybody hears our AP.
  1764. * When a client tries to associate, hw will keep
  1765. * track of the tx antenna to be used for this client
  1766. * automaticaly, based on ACKed packets.
  1767. *
  1768. * Note: AP still listens and transmits RTS on the
  1769. * default antenna which is supposed to be an omni.
  1770. *
  1771. * Note2: On sectored scenarios it's possible to have
  1772. * multiple antennas (1omni -the default- and 14 sectors)
  1773. * so if we choose to actually support this mode we need
  1774. * to allow user to set how many antennas we have and tweak
  1775. * the code below to send beacons on all of them.
  1776. */
  1777. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1778. antenna = sc->bsent & 4 ? 2 : 1;
  1779. /* FIXME: If we are in g mode and rate is a CCK rate
  1780. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1781. * from tx power (value is in dB units already) */
  1782. ds->ds_data = bf->skbaddr;
  1783. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1784. ieee80211_get_hdrlen_from_skb(skb),
  1785. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1786. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1787. 1, AR5K_TXKEYIX_INVALID,
  1788. antenna, flags, 0, 0);
  1789. if (ret)
  1790. goto err_unmap;
  1791. return 0;
  1792. err_unmap:
  1793. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1794. return ret;
  1795. }
  1796. /*
  1797. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1798. * frame contents are done as needed and the slot time is
  1799. * also adjusted based on current state.
  1800. *
  1801. * This is called from software irq context (beacontq or restq
  1802. * tasklets) or user context from ath5k_beacon_config.
  1803. */
  1804. static void
  1805. ath5k_beacon_send(struct ath5k_softc *sc)
  1806. {
  1807. struct ath5k_buf *bf = sc->bbuf;
  1808. struct ath5k_hw *ah = sc->ah;
  1809. struct sk_buff *skb;
  1810. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1811. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1812. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1813. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1814. return;
  1815. }
  1816. /*
  1817. * Check if the previous beacon has gone out. If
  1818. * not don't don't try to post another, skip this
  1819. * period and wait for the next. Missed beacons
  1820. * indicate a problem and should not occur. If we
  1821. * miss too many consecutive beacons reset the device.
  1822. */
  1823. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1824. sc->bmisscount++;
  1825. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1826. "missed %u consecutive beacons\n", sc->bmisscount);
  1827. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1828. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1829. "stuck beacon time (%u missed)\n",
  1830. sc->bmisscount);
  1831. tasklet_schedule(&sc->restq);
  1832. }
  1833. return;
  1834. }
  1835. if (unlikely(sc->bmisscount != 0)) {
  1836. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1837. "resume beacon xmit after %u misses\n",
  1838. sc->bmisscount);
  1839. sc->bmisscount = 0;
  1840. }
  1841. /*
  1842. * Stop any current dma and put the new frame on the queue.
  1843. * This should never fail since we check above that no frames
  1844. * are still pending on the queue.
  1845. */
  1846. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1847. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1848. /* NB: hw still stops DMA, so proceed */
  1849. }
  1850. /* refresh the beacon for AP mode */
  1851. if (sc->opmode == NL80211_IFTYPE_AP)
  1852. ath5k_beacon_update(sc->hw, sc->vif);
  1853. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1854. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1855. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1856. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1857. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1858. while (skb) {
  1859. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1860. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1861. }
  1862. sc->bsent++;
  1863. }
  1864. /**
  1865. * ath5k_beacon_update_timers - update beacon timers
  1866. *
  1867. * @sc: struct ath5k_softc pointer we are operating on
  1868. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1869. * beacon timer update based on the current HW TSF.
  1870. *
  1871. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1872. * of a received beacon or the current local hardware TSF and write it to the
  1873. * beacon timer registers.
  1874. *
  1875. * This is called in a variety of situations, e.g. when a beacon is received,
  1876. * when a TSF update has been detected, but also when an new IBSS is created or
  1877. * when we otherwise know we have to update the timers, but we keep it in this
  1878. * function to have it all together in one place.
  1879. */
  1880. static void
  1881. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1882. {
  1883. struct ath5k_hw *ah = sc->ah;
  1884. u32 nexttbtt, intval, hw_tu, bc_tu;
  1885. u64 hw_tsf;
  1886. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1887. if (WARN_ON(!intval))
  1888. return;
  1889. /* beacon TSF converted to TU */
  1890. bc_tu = TSF_TO_TU(bc_tsf);
  1891. /* current TSF converted to TU */
  1892. hw_tsf = ath5k_hw_get_tsf64(ah);
  1893. hw_tu = TSF_TO_TU(hw_tsf);
  1894. #define FUDGE 3
  1895. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1896. if (bc_tsf == -1) {
  1897. /*
  1898. * no beacons received, called internally.
  1899. * just need to refresh timers based on HW TSF.
  1900. */
  1901. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1902. } else if (bc_tsf == 0) {
  1903. /*
  1904. * no beacon received, probably called by ath5k_reset_tsf().
  1905. * reset TSF to start with 0.
  1906. */
  1907. nexttbtt = intval;
  1908. intval |= AR5K_BEACON_RESET_TSF;
  1909. } else if (bc_tsf > hw_tsf) {
  1910. /*
  1911. * beacon received, SW merge happend but HW TSF not yet updated.
  1912. * not possible to reconfigure timers yet, but next time we
  1913. * receive a beacon with the same BSSID, the hardware will
  1914. * automatically update the TSF and then we need to reconfigure
  1915. * the timers.
  1916. */
  1917. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1918. "need to wait for HW TSF sync\n");
  1919. return;
  1920. } else {
  1921. /*
  1922. * most important case for beacon synchronization between STA.
  1923. *
  1924. * beacon received and HW TSF has been already updated by HW.
  1925. * update next TBTT based on the TSF of the beacon, but make
  1926. * sure it is ahead of our local TSF timer.
  1927. */
  1928. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1929. }
  1930. #undef FUDGE
  1931. sc->nexttbtt = nexttbtt;
  1932. intval |= AR5K_BEACON_ENA;
  1933. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1934. /*
  1935. * debugging output last in order to preserve the time critical aspect
  1936. * of this function
  1937. */
  1938. if (bc_tsf == -1)
  1939. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1940. "reconfigured timers based on HW TSF\n");
  1941. else if (bc_tsf == 0)
  1942. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1943. "reset HW TSF and timers\n");
  1944. else
  1945. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1946. "updated timers based on beacon TSF\n");
  1947. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1948. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1949. (unsigned long long) bc_tsf,
  1950. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1951. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1952. intval & AR5K_BEACON_PERIOD,
  1953. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1954. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1955. }
  1956. /**
  1957. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1958. *
  1959. * @sc: struct ath5k_softc pointer we are operating on
  1960. *
  1961. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1962. * interrupts to detect TSF updates only.
  1963. */
  1964. static void
  1965. ath5k_beacon_config(struct ath5k_softc *sc)
  1966. {
  1967. struct ath5k_hw *ah = sc->ah;
  1968. unsigned long flags;
  1969. spin_lock_irqsave(&sc->block, flags);
  1970. sc->bmisscount = 0;
  1971. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1972. if (sc->enable_beacon) {
  1973. /*
  1974. * In IBSS mode we use a self-linked tx descriptor and let the
  1975. * hardware send the beacons automatically. We have to load it
  1976. * only once here.
  1977. * We use the SWBA interrupt only to keep track of the beacon
  1978. * timers in order to detect automatic TSF updates.
  1979. */
  1980. ath5k_beaconq_config(sc);
  1981. sc->imask |= AR5K_INT_SWBA;
  1982. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1983. if (ath5k_hw_hasveol(ah))
  1984. ath5k_beacon_send(sc);
  1985. } else
  1986. ath5k_beacon_update_timers(sc, -1);
  1987. } else {
  1988. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1989. }
  1990. ath5k_hw_set_imr(ah, sc->imask);
  1991. mmiowb();
  1992. spin_unlock_irqrestore(&sc->block, flags);
  1993. }
  1994. static void ath5k_tasklet_beacon(unsigned long data)
  1995. {
  1996. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1997. /*
  1998. * Software beacon alert--time to send a beacon.
  1999. *
  2000. * In IBSS mode we use this interrupt just to
  2001. * keep track of the next TBTT (target beacon
  2002. * transmission time) in order to detect wether
  2003. * automatic TSF updates happened.
  2004. */
  2005. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2006. /* XXX: only if VEOL suppported */
  2007. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2008. sc->nexttbtt += sc->bintval;
  2009. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2010. "SWBA nexttbtt: %x hw_tu: %x "
  2011. "TSF: %llx\n",
  2012. sc->nexttbtt,
  2013. TSF_TO_TU(tsf),
  2014. (unsigned long long) tsf);
  2015. } else {
  2016. spin_lock(&sc->block);
  2017. ath5k_beacon_send(sc);
  2018. spin_unlock(&sc->block);
  2019. }
  2020. }
  2021. /********************\
  2022. * Interrupt handling *
  2023. \********************/
  2024. static int
  2025. ath5k_init(struct ath5k_softc *sc)
  2026. {
  2027. struct ath5k_hw *ah = sc->ah;
  2028. int ret, i;
  2029. mutex_lock(&sc->lock);
  2030. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2031. /*
  2032. * Stop anything previously setup. This is safe
  2033. * no matter this is the first time through or not.
  2034. */
  2035. ath5k_stop_locked(sc);
  2036. /*
  2037. * The basic interface to setting the hardware in a good
  2038. * state is ``reset''. On return the hardware is known to
  2039. * be powered up and with interrupts disabled. This must
  2040. * be followed by initialization of the appropriate bits
  2041. * and then setup of the interrupt mask.
  2042. */
  2043. sc->curchan = sc->hw->conf.channel;
  2044. sc->curband = &sc->sbands[sc->curchan->band];
  2045. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2046. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2047. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
  2048. ret = ath5k_reset(sc, NULL);
  2049. if (ret)
  2050. goto done;
  2051. ath5k_rfkill_hw_start(ah);
  2052. /*
  2053. * Reset the key cache since some parts do not reset the
  2054. * contents on initial power up or resume from suspend.
  2055. */
  2056. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2057. ath5k_hw_reset_key(ah, i);
  2058. /* Set ack to be sent at low bit-rates */
  2059. ath5k_hw_set_ack_bitrate_high(ah, false);
  2060. /* Set PHY calibration inteval */
  2061. ah->ah_cal_intval = ath5k_calinterval;
  2062. ret = 0;
  2063. done:
  2064. mmiowb();
  2065. mutex_unlock(&sc->lock);
  2066. return ret;
  2067. }
  2068. static int
  2069. ath5k_stop_locked(struct ath5k_softc *sc)
  2070. {
  2071. struct ath5k_hw *ah = sc->ah;
  2072. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2073. test_bit(ATH_STAT_INVALID, sc->status));
  2074. /*
  2075. * Shutdown the hardware and driver:
  2076. * stop output from above
  2077. * disable interrupts
  2078. * turn off timers
  2079. * turn off the radio
  2080. * clear transmit machinery
  2081. * clear receive machinery
  2082. * drain and release tx queues
  2083. * reclaim beacon resources
  2084. * power down hardware
  2085. *
  2086. * Note that some of this work is not possible if the
  2087. * hardware is gone (invalid).
  2088. */
  2089. ieee80211_stop_queues(sc->hw);
  2090. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2091. ath5k_led_off(sc);
  2092. ath5k_hw_set_imr(ah, 0);
  2093. synchronize_irq(sc->pdev->irq);
  2094. }
  2095. ath5k_txq_cleanup(sc);
  2096. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2097. ath5k_rx_stop(sc);
  2098. ath5k_hw_phy_disable(ah);
  2099. } else
  2100. sc->rxlink = NULL;
  2101. return 0;
  2102. }
  2103. /*
  2104. * Stop the device, grabbing the top-level lock to protect
  2105. * against concurrent entry through ath5k_init (which can happen
  2106. * if another thread does a system call and the thread doing the
  2107. * stop is preempted).
  2108. */
  2109. static int
  2110. ath5k_stop_hw(struct ath5k_softc *sc)
  2111. {
  2112. int ret;
  2113. mutex_lock(&sc->lock);
  2114. ret = ath5k_stop_locked(sc);
  2115. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2116. /*
  2117. * Don't set the card in full sleep mode!
  2118. *
  2119. * a) When the device is in this state it must be carefully
  2120. * woken up or references to registers in the PCI clock
  2121. * domain may freeze the bus (and system). This varies
  2122. * by chip and is mostly an issue with newer parts
  2123. * (madwifi sources mentioned srev >= 0x78) that go to
  2124. * sleep more quickly.
  2125. *
  2126. * b) On older chips full sleep results a weird behaviour
  2127. * during wakeup. I tested various cards with srev < 0x78
  2128. * and they don't wake up after module reload, a second
  2129. * module reload is needed to bring the card up again.
  2130. *
  2131. * Until we figure out what's going on don't enable
  2132. * full chip reset on any chip (this is what Legacy HAL
  2133. * and Sam's HAL do anyway). Instead Perform a full reset
  2134. * on the device (same as initial state after attach) and
  2135. * leave it idle (keep MAC/BB on warm reset) */
  2136. ret = ath5k_hw_on_hold(sc->ah);
  2137. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2138. "putting device to sleep\n");
  2139. }
  2140. ath5k_txbuf_free(sc, sc->bbuf);
  2141. mmiowb();
  2142. mutex_unlock(&sc->lock);
  2143. tasklet_kill(&sc->rxtq);
  2144. tasklet_kill(&sc->txtq);
  2145. tasklet_kill(&sc->restq);
  2146. tasklet_kill(&sc->calib);
  2147. tasklet_kill(&sc->beacontq);
  2148. ath5k_rfkill_hw_stop(sc->ah);
  2149. return ret;
  2150. }
  2151. static irqreturn_t
  2152. ath5k_intr(int irq, void *dev_id)
  2153. {
  2154. struct ath5k_softc *sc = dev_id;
  2155. struct ath5k_hw *ah = sc->ah;
  2156. enum ath5k_int status;
  2157. unsigned int counter = 1000;
  2158. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2159. !ath5k_hw_is_intr_pending(ah)))
  2160. return IRQ_NONE;
  2161. do {
  2162. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2163. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2164. status, sc->imask);
  2165. if (unlikely(status & AR5K_INT_FATAL)) {
  2166. /*
  2167. * Fatal errors are unrecoverable.
  2168. * Typically these are caused by DMA errors.
  2169. */
  2170. tasklet_schedule(&sc->restq);
  2171. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2172. tasklet_schedule(&sc->restq);
  2173. } else {
  2174. if (status & AR5K_INT_SWBA) {
  2175. tasklet_hi_schedule(&sc->beacontq);
  2176. }
  2177. if (status & AR5K_INT_RXEOL) {
  2178. /*
  2179. * NB: the hardware should re-read the link when
  2180. * RXE bit is written, but it doesn't work at
  2181. * least on older hardware revs.
  2182. */
  2183. sc->rxlink = NULL;
  2184. }
  2185. if (status & AR5K_INT_TXURN) {
  2186. /* bump tx trigger level */
  2187. ath5k_hw_update_tx_triglevel(ah, true);
  2188. }
  2189. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2190. tasklet_schedule(&sc->rxtq);
  2191. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2192. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2193. tasklet_schedule(&sc->txtq);
  2194. if (status & AR5K_INT_BMISS) {
  2195. /* TODO */
  2196. }
  2197. if (status & AR5K_INT_SWI) {
  2198. tasklet_schedule(&sc->calib);
  2199. }
  2200. if (status & AR5K_INT_MIB) {
  2201. /*
  2202. * These stats are also used for ANI i think
  2203. * so how about updating them more often ?
  2204. */
  2205. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2206. }
  2207. if (status & AR5K_INT_GPIO)
  2208. tasklet_schedule(&sc->rf_kill.toggleq);
  2209. }
  2210. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2211. if (unlikely(!counter))
  2212. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2213. ath5k_hw_calibration_poll(ah);
  2214. return IRQ_HANDLED;
  2215. }
  2216. static void
  2217. ath5k_tasklet_reset(unsigned long data)
  2218. {
  2219. struct ath5k_softc *sc = (void *)data;
  2220. ath5k_reset_wake(sc);
  2221. }
  2222. /*
  2223. * Periodically recalibrate the PHY to account
  2224. * for temperature/environment changes.
  2225. */
  2226. static void
  2227. ath5k_tasklet_calibrate(unsigned long data)
  2228. {
  2229. struct ath5k_softc *sc = (void *)data;
  2230. struct ath5k_hw *ah = sc->ah;
  2231. /* Only full calibration for now */
  2232. if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
  2233. return;
  2234. /* Stop queues so that calibration
  2235. * doesn't interfere with tx */
  2236. ieee80211_stop_queues(sc->hw);
  2237. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2238. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2239. sc->curchan->hw_value);
  2240. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2241. /*
  2242. * Rfgain is out of bounds, reset the chip
  2243. * to load new gain values.
  2244. */
  2245. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2246. ath5k_reset_wake(sc);
  2247. }
  2248. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2249. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2250. ieee80211_frequency_to_channel(
  2251. sc->curchan->center_freq));
  2252. ah->ah_swi_mask = 0;
  2253. /* Wake queues */
  2254. ieee80211_wake_queues(sc->hw);
  2255. }
  2256. /********************\
  2257. * Mac80211 functions *
  2258. \********************/
  2259. static int
  2260. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2261. {
  2262. struct ath5k_softc *sc = hw->priv;
  2263. return ath5k_tx_queue(hw, skb, sc->txq);
  2264. }
  2265. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2266. struct ath5k_txq *txq)
  2267. {
  2268. struct ath5k_softc *sc = hw->priv;
  2269. struct ath5k_buf *bf;
  2270. unsigned long flags;
  2271. int hdrlen;
  2272. int padsize;
  2273. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2274. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2275. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2276. /*
  2277. * the hardware expects the header padded to 4 byte boundaries
  2278. * if this is not the case we add the padding after the header
  2279. */
  2280. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2281. padsize = ath5k_pad_size(hdrlen);
  2282. if (padsize) {
  2283. if (skb_headroom(skb) < padsize) {
  2284. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2285. " headroom to pad %d\n", hdrlen, padsize);
  2286. goto drop_packet;
  2287. }
  2288. skb_push(skb, padsize);
  2289. memmove(skb->data, skb->data+padsize, hdrlen);
  2290. }
  2291. spin_lock_irqsave(&sc->txbuflock, flags);
  2292. if (list_empty(&sc->txbuf)) {
  2293. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2294. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2295. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2296. goto drop_packet;
  2297. }
  2298. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2299. list_del(&bf->list);
  2300. sc->txbuf_len--;
  2301. if (list_empty(&sc->txbuf))
  2302. ieee80211_stop_queues(hw);
  2303. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2304. bf->skb = skb;
  2305. if (ath5k_txbuf_setup(sc, bf, txq)) {
  2306. bf->skb = NULL;
  2307. spin_lock_irqsave(&sc->txbuflock, flags);
  2308. list_add_tail(&bf->list, &sc->txbuf);
  2309. sc->txbuf_len++;
  2310. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2311. goto drop_packet;
  2312. }
  2313. return NETDEV_TX_OK;
  2314. drop_packet:
  2315. dev_kfree_skb_any(skb);
  2316. return NETDEV_TX_OK;
  2317. }
  2318. /*
  2319. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2320. * and change to the given channel.
  2321. */
  2322. static int
  2323. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2324. {
  2325. struct ath5k_hw *ah = sc->ah;
  2326. int ret;
  2327. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2328. if (chan) {
  2329. ath5k_hw_set_imr(ah, 0);
  2330. ath5k_txq_cleanup(sc);
  2331. ath5k_rx_stop(sc);
  2332. sc->curchan = chan;
  2333. sc->curband = &sc->sbands[chan->band];
  2334. }
  2335. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2336. if (ret) {
  2337. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2338. goto err;
  2339. }
  2340. ret = ath5k_rx_start(sc);
  2341. if (ret) {
  2342. ATH5K_ERR(sc, "can't start recv logic\n");
  2343. goto err;
  2344. }
  2345. /*
  2346. * Change channels and update the h/w rate map if we're switching;
  2347. * e.g. 11a to 11b/g.
  2348. *
  2349. * We may be doing a reset in response to an ioctl that changes the
  2350. * channel so update any state that might change as a result.
  2351. *
  2352. * XXX needed?
  2353. */
  2354. /* ath5k_chan_change(sc, c); */
  2355. ath5k_beacon_config(sc);
  2356. /* intrs are enabled by ath5k_beacon_config */
  2357. return 0;
  2358. err:
  2359. return ret;
  2360. }
  2361. static int
  2362. ath5k_reset_wake(struct ath5k_softc *sc)
  2363. {
  2364. int ret;
  2365. ret = ath5k_reset(sc, sc->curchan);
  2366. if (!ret)
  2367. ieee80211_wake_queues(sc->hw);
  2368. return ret;
  2369. }
  2370. static int ath5k_start(struct ieee80211_hw *hw)
  2371. {
  2372. return ath5k_init(hw->priv);
  2373. }
  2374. static void ath5k_stop(struct ieee80211_hw *hw)
  2375. {
  2376. ath5k_stop_hw(hw->priv);
  2377. }
  2378. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2379. struct ieee80211_if_init_conf *conf)
  2380. {
  2381. struct ath5k_softc *sc = hw->priv;
  2382. int ret;
  2383. mutex_lock(&sc->lock);
  2384. if (sc->vif) {
  2385. ret = 0;
  2386. goto end;
  2387. }
  2388. sc->vif = conf->vif;
  2389. switch (conf->type) {
  2390. case NL80211_IFTYPE_AP:
  2391. case NL80211_IFTYPE_STATION:
  2392. case NL80211_IFTYPE_ADHOC:
  2393. case NL80211_IFTYPE_MESH_POINT:
  2394. case NL80211_IFTYPE_MONITOR:
  2395. sc->opmode = conf->type;
  2396. break;
  2397. default:
  2398. ret = -EOPNOTSUPP;
  2399. goto end;
  2400. }
  2401. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2402. ath5k_mode_setup(sc);
  2403. ret = 0;
  2404. end:
  2405. mutex_unlock(&sc->lock);
  2406. return ret;
  2407. }
  2408. static void
  2409. ath5k_remove_interface(struct ieee80211_hw *hw,
  2410. struct ieee80211_if_init_conf *conf)
  2411. {
  2412. struct ath5k_softc *sc = hw->priv;
  2413. u8 mac[ETH_ALEN] = {};
  2414. mutex_lock(&sc->lock);
  2415. if (sc->vif != conf->vif)
  2416. goto end;
  2417. ath5k_hw_set_lladdr(sc->ah, mac);
  2418. sc->vif = NULL;
  2419. end:
  2420. mutex_unlock(&sc->lock);
  2421. }
  2422. /*
  2423. * TODO: Phy disable/diversity etc
  2424. */
  2425. static int
  2426. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2427. {
  2428. struct ath5k_softc *sc = hw->priv;
  2429. struct ath5k_hw *ah = sc->ah;
  2430. struct ieee80211_conf *conf = &hw->conf;
  2431. int ret = 0;
  2432. mutex_lock(&sc->lock);
  2433. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2434. ret = ath5k_chan_set(sc, conf->channel);
  2435. if (ret < 0)
  2436. goto unlock;
  2437. }
  2438. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2439. (sc->power_level != conf->power_level)) {
  2440. sc->power_level = conf->power_level;
  2441. /* Half dB steps */
  2442. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2443. }
  2444. /* TODO:
  2445. * 1) Move this on config_interface and handle each case
  2446. * separately eg. when we have only one STA vif, use
  2447. * AR5K_ANTMODE_SINGLE_AP
  2448. *
  2449. * 2) Allow the user to change antenna mode eg. when only
  2450. * one antenna is present
  2451. *
  2452. * 3) Allow the user to set default/tx antenna when possible
  2453. *
  2454. * 4) Default mode should handle 90% of the cases, together
  2455. * with fixed a/b and single AP modes we should be able to
  2456. * handle 99%. Sectored modes are extreme cases and i still
  2457. * haven't found a usage for them. If we decide to support them,
  2458. * then we must allow the user to set how many tx antennas we
  2459. * have available
  2460. */
  2461. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2462. unlock:
  2463. mutex_unlock(&sc->lock);
  2464. return ret;
  2465. }
  2466. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2467. int mc_count, struct dev_addr_list *mclist)
  2468. {
  2469. u32 mfilt[2], val;
  2470. int i;
  2471. u8 pos;
  2472. mfilt[0] = 0;
  2473. mfilt[1] = 1;
  2474. for (i = 0; i < mc_count; i++) {
  2475. if (!mclist)
  2476. break;
  2477. /* calculate XOR of eight 6-bit values */
  2478. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2479. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2480. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2481. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2482. pos &= 0x3f;
  2483. mfilt[pos / 32] |= (1 << (pos % 32));
  2484. /* XXX: we might be able to just do this instead,
  2485. * but not sure, needs testing, if we do use this we'd
  2486. * neet to inform below to not reset the mcast */
  2487. /* ath5k_hw_set_mcast_filterindex(ah,
  2488. * mclist->dmi_addr[5]); */
  2489. mclist = mclist->next;
  2490. }
  2491. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2492. }
  2493. #define SUPPORTED_FIF_FLAGS \
  2494. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2495. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2496. FIF_BCN_PRBRESP_PROMISC
  2497. /*
  2498. * o always accept unicast, broadcast, and multicast traffic
  2499. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2500. * says it should be
  2501. * o maintain current state of phy ofdm or phy cck error reception.
  2502. * If the hardware detects any of these type of errors then
  2503. * ath5k_hw_get_rx_filter() will pass to us the respective
  2504. * hardware filters to be able to receive these type of frames.
  2505. * o probe request frames are accepted only when operating in
  2506. * hostap, adhoc, or monitor modes
  2507. * o enable promiscuous mode according to the interface state
  2508. * o accept beacons:
  2509. * - when operating in adhoc mode so the 802.11 layer creates
  2510. * node table entries for peers,
  2511. * - when operating in station mode for collecting rssi data when
  2512. * the station is otherwise quiet, or
  2513. * - when scanning
  2514. */
  2515. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2516. unsigned int changed_flags,
  2517. unsigned int *new_flags,
  2518. u64 multicast)
  2519. {
  2520. struct ath5k_softc *sc = hw->priv;
  2521. struct ath5k_hw *ah = sc->ah;
  2522. u32 mfilt[2], rfilt;
  2523. mutex_lock(&sc->lock);
  2524. mfilt[0] = multicast;
  2525. mfilt[1] = multicast >> 32;
  2526. /* Only deal with supported flags */
  2527. changed_flags &= SUPPORTED_FIF_FLAGS;
  2528. *new_flags &= SUPPORTED_FIF_FLAGS;
  2529. /* If HW detects any phy or radar errors, leave those filters on.
  2530. * Also, always enable Unicast, Broadcasts and Multicast
  2531. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2532. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2533. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2534. AR5K_RX_FILTER_MCAST);
  2535. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2536. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2537. rfilt |= AR5K_RX_FILTER_PROM;
  2538. __set_bit(ATH_STAT_PROMISC, sc->status);
  2539. } else {
  2540. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2541. }
  2542. }
  2543. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2544. if (*new_flags & FIF_ALLMULTI) {
  2545. mfilt[0] = ~0;
  2546. mfilt[1] = ~0;
  2547. }
  2548. /* This is the best we can do */
  2549. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2550. rfilt |= AR5K_RX_FILTER_PHYERR;
  2551. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2552. * and probes for any BSSID, this needs testing */
  2553. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2554. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2555. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2556. * set we should only pass on control frames for this
  2557. * station. This needs testing. I believe right now this
  2558. * enables *all* control frames, which is OK.. but
  2559. * but we should see if we can improve on granularity */
  2560. if (*new_flags & FIF_CONTROL)
  2561. rfilt |= AR5K_RX_FILTER_CONTROL;
  2562. /* Additional settings per mode -- this is per ath5k */
  2563. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2564. switch (sc->opmode) {
  2565. case NL80211_IFTYPE_MESH_POINT:
  2566. case NL80211_IFTYPE_MONITOR:
  2567. rfilt |= AR5K_RX_FILTER_CONTROL |
  2568. AR5K_RX_FILTER_BEACON |
  2569. AR5K_RX_FILTER_PROBEREQ |
  2570. AR5K_RX_FILTER_PROM;
  2571. break;
  2572. case NL80211_IFTYPE_AP:
  2573. case NL80211_IFTYPE_ADHOC:
  2574. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2575. AR5K_RX_FILTER_BEACON;
  2576. break;
  2577. case NL80211_IFTYPE_STATION:
  2578. if (sc->assoc)
  2579. rfilt |= AR5K_RX_FILTER_BEACON;
  2580. default:
  2581. break;
  2582. }
  2583. /* Set filters */
  2584. ath5k_hw_set_rx_filter(ah, rfilt);
  2585. /* Set multicast bits */
  2586. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2587. /* Set the cached hw filter flags, this will alter actually
  2588. * be set in HW */
  2589. sc->filter_flags = rfilt;
  2590. mutex_unlock(&sc->lock);
  2591. }
  2592. static int
  2593. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2594. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2595. struct ieee80211_key_conf *key)
  2596. {
  2597. struct ath5k_softc *sc = hw->priv;
  2598. int ret = 0;
  2599. if (modparam_nohwcrypt)
  2600. return -EOPNOTSUPP;
  2601. if (sc->opmode == NL80211_IFTYPE_AP)
  2602. return -EOPNOTSUPP;
  2603. switch (key->alg) {
  2604. case ALG_WEP:
  2605. case ALG_TKIP:
  2606. break;
  2607. case ALG_CCMP:
  2608. if (sc->ah->ah_aes_support)
  2609. break;
  2610. return -EOPNOTSUPP;
  2611. default:
  2612. WARN_ON(1);
  2613. return -EINVAL;
  2614. }
  2615. mutex_lock(&sc->lock);
  2616. switch (cmd) {
  2617. case SET_KEY:
  2618. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2619. sta ? sta->addr : NULL);
  2620. if (ret) {
  2621. ATH5K_ERR(sc, "can't set the key\n");
  2622. goto unlock;
  2623. }
  2624. __set_bit(key->keyidx, sc->keymap);
  2625. key->hw_key_idx = key->keyidx;
  2626. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2627. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2628. break;
  2629. case DISABLE_KEY:
  2630. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2631. __clear_bit(key->keyidx, sc->keymap);
  2632. break;
  2633. default:
  2634. ret = -EINVAL;
  2635. goto unlock;
  2636. }
  2637. unlock:
  2638. mmiowb();
  2639. mutex_unlock(&sc->lock);
  2640. return ret;
  2641. }
  2642. static int
  2643. ath5k_get_stats(struct ieee80211_hw *hw,
  2644. struct ieee80211_low_level_stats *stats)
  2645. {
  2646. struct ath5k_softc *sc = hw->priv;
  2647. struct ath5k_hw *ah = sc->ah;
  2648. /* Force update */
  2649. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2650. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2651. return 0;
  2652. }
  2653. static int
  2654. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2655. struct ieee80211_tx_queue_stats *stats)
  2656. {
  2657. struct ath5k_softc *sc = hw->priv;
  2658. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2659. return 0;
  2660. }
  2661. static u64
  2662. ath5k_get_tsf(struct ieee80211_hw *hw)
  2663. {
  2664. struct ath5k_softc *sc = hw->priv;
  2665. return ath5k_hw_get_tsf64(sc->ah);
  2666. }
  2667. static void
  2668. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2669. {
  2670. struct ath5k_softc *sc = hw->priv;
  2671. ath5k_hw_set_tsf64(sc->ah, tsf);
  2672. }
  2673. static void
  2674. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2675. {
  2676. struct ath5k_softc *sc = hw->priv;
  2677. /*
  2678. * in IBSS mode we need to update the beacon timers too.
  2679. * this will also reset the TSF if we call it with 0
  2680. */
  2681. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2682. ath5k_beacon_update_timers(sc, 0);
  2683. else
  2684. ath5k_hw_reset_tsf(sc->ah);
  2685. }
  2686. /*
  2687. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2688. * this is called only once at config_bss time, for AP we do it every
  2689. * SWBA interrupt so that the TIM will reflect buffered frames.
  2690. *
  2691. * Called with the beacon lock.
  2692. */
  2693. static int
  2694. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2695. {
  2696. int ret;
  2697. struct ath5k_softc *sc = hw->priv;
  2698. struct sk_buff *skb;
  2699. if (WARN_ON(!vif)) {
  2700. ret = -EINVAL;
  2701. goto out;
  2702. }
  2703. skb = ieee80211_beacon_get(hw, vif);
  2704. if (!skb) {
  2705. ret = -ENOMEM;
  2706. goto out;
  2707. }
  2708. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2709. ath5k_txbuf_free(sc, sc->bbuf);
  2710. sc->bbuf->skb = skb;
  2711. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2712. if (ret)
  2713. sc->bbuf->skb = NULL;
  2714. out:
  2715. return ret;
  2716. }
  2717. static void
  2718. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2719. {
  2720. struct ath5k_softc *sc = hw->priv;
  2721. struct ath5k_hw *ah = sc->ah;
  2722. u32 rfilt;
  2723. rfilt = ath5k_hw_get_rx_filter(ah);
  2724. if (enable)
  2725. rfilt |= AR5K_RX_FILTER_BEACON;
  2726. else
  2727. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2728. ath5k_hw_set_rx_filter(ah, rfilt);
  2729. sc->filter_flags = rfilt;
  2730. }
  2731. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2732. struct ieee80211_vif *vif,
  2733. struct ieee80211_bss_conf *bss_conf,
  2734. u32 changes)
  2735. {
  2736. struct ath5k_softc *sc = hw->priv;
  2737. struct ath5k_hw *ah = sc->ah;
  2738. unsigned long flags;
  2739. mutex_lock(&sc->lock);
  2740. if (WARN_ON(sc->vif != vif))
  2741. goto unlock;
  2742. if (changes & BSS_CHANGED_BSSID) {
  2743. /* Cache for later use during resets */
  2744. memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
  2745. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2746. * a clean way of letting us retrieve this yet. */
  2747. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2748. mmiowb();
  2749. }
  2750. if (changes & BSS_CHANGED_BEACON_INT)
  2751. sc->bintval = bss_conf->beacon_int;
  2752. if (changes & BSS_CHANGED_ASSOC) {
  2753. sc->assoc = bss_conf->assoc;
  2754. if (sc->opmode == NL80211_IFTYPE_STATION)
  2755. set_beacon_filter(hw, sc->assoc);
  2756. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2757. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2758. }
  2759. if (changes & BSS_CHANGED_BEACON) {
  2760. spin_lock_irqsave(&sc->block, flags);
  2761. ath5k_beacon_update(hw, vif);
  2762. spin_unlock_irqrestore(&sc->block, flags);
  2763. }
  2764. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2765. sc->enable_beacon = bss_conf->enable_beacon;
  2766. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2767. BSS_CHANGED_BEACON_INT))
  2768. ath5k_beacon_config(sc);
  2769. unlock:
  2770. mutex_unlock(&sc->lock);
  2771. }
  2772. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2773. {
  2774. struct ath5k_softc *sc = hw->priv;
  2775. if (!sc->assoc)
  2776. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2777. }
  2778. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2779. {
  2780. struct ath5k_softc *sc = hw->priv;
  2781. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2782. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2783. }