ethoc.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <net/ethoc.h>
  20. /* register offsets */
  21. #define MODER 0x00
  22. #define INT_SOURCE 0x04
  23. #define INT_MASK 0x08
  24. #define IPGT 0x0c
  25. #define IPGR1 0x10
  26. #define IPGR2 0x14
  27. #define PACKETLEN 0x18
  28. #define COLLCONF 0x1c
  29. #define TX_BD_NUM 0x20
  30. #define CTRLMODER 0x24
  31. #define MIIMODER 0x28
  32. #define MIICOMMAND 0x2c
  33. #define MIIADDRESS 0x30
  34. #define MIITX_DATA 0x34
  35. #define MIIRX_DATA 0x38
  36. #define MIISTATUS 0x3c
  37. #define MAC_ADDR0 0x40
  38. #define MAC_ADDR1 0x44
  39. #define ETH_HASH0 0x48
  40. #define ETH_HASH1 0x4c
  41. #define ETH_TXCTRL 0x50
  42. /* mode register */
  43. #define MODER_RXEN (1 << 0) /* receive enable */
  44. #define MODER_TXEN (1 << 1) /* transmit enable */
  45. #define MODER_NOPRE (1 << 2) /* no preamble */
  46. #define MODER_BRO (1 << 3) /* broadcast address */
  47. #define MODER_IAM (1 << 4) /* individual address mode */
  48. #define MODER_PRO (1 << 5) /* promiscuous mode */
  49. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  50. #define MODER_LOOP (1 << 7) /* loopback */
  51. #define MODER_NBO (1 << 8) /* no back-off */
  52. #define MODER_EDE (1 << 9) /* excess defer enable */
  53. #define MODER_FULLD (1 << 10) /* full duplex */
  54. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  55. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  56. #define MODER_CRC (1 << 13) /* CRC enable */
  57. #define MODER_HUGE (1 << 14) /* huge packets enable */
  58. #define MODER_PAD (1 << 15) /* padding enabled */
  59. #define MODER_RSM (1 << 16) /* receive small packets */
  60. /* interrupt source and mask registers */
  61. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  62. #define INT_MASK_TXE (1 << 1) /* transmit error */
  63. #define INT_MASK_RXF (1 << 2) /* receive frame */
  64. #define INT_MASK_RXE (1 << 3) /* receive error */
  65. #define INT_MASK_BUSY (1 << 4)
  66. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  67. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  68. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  69. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  70. #define INT_MASK_ALL ( \
  71. INT_MASK_TXF | INT_MASK_TXE | \
  72. INT_MASK_RXF | INT_MASK_RXE | \
  73. INT_MASK_TXC | INT_MASK_RXC | \
  74. INT_MASK_BUSY \
  75. )
  76. /* packet length register */
  77. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  78. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  79. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  80. PACKETLEN_MAX(max))
  81. /* transmit buffer number register */
  82. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  83. /* control module mode register */
  84. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  85. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  86. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  87. /* MII mode register */
  88. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  89. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  90. /* MII command register */
  91. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  92. #define MIICOMMAND_READ (1 << 1) /* read status */
  93. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  94. /* MII address register */
  95. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  96. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  97. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  98. MIIADDRESS_RGAD(reg))
  99. /* MII transmit data register */
  100. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  101. /* MII receive data register */
  102. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  103. /* MII status register */
  104. #define MIISTATUS_LINKFAIL (1 << 0)
  105. #define MIISTATUS_BUSY (1 << 1)
  106. #define MIISTATUS_INVALID (1 << 2)
  107. /* TX buffer descriptor */
  108. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  109. #define TX_BD_DF (1 << 1) /* defer indication */
  110. #define TX_BD_LC (1 << 2) /* late collision */
  111. #define TX_BD_RL (1 << 3) /* retransmission limit */
  112. #define TX_BD_RETRY_MASK (0x00f0)
  113. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  114. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  115. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  116. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  117. #define TX_BD_WRAP (1 << 13)
  118. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  119. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  120. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  121. #define TX_BD_LEN_MASK (0xffff << 16)
  122. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  123. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  124. /* RX buffer descriptor */
  125. #define RX_BD_LC (1 << 0) /* late collision */
  126. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  127. #define RX_BD_SF (1 << 2) /* short frame */
  128. #define RX_BD_TL (1 << 3) /* too long */
  129. #define RX_BD_DN (1 << 4) /* dribble nibble */
  130. #define RX_BD_IS (1 << 5) /* invalid symbol */
  131. #define RX_BD_OR (1 << 6) /* receiver overrun */
  132. #define RX_BD_MISS (1 << 7)
  133. #define RX_BD_CF (1 << 8) /* control frame */
  134. #define RX_BD_WRAP (1 << 13)
  135. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  136. #define RX_BD_EMPTY (1 << 15)
  137. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  138. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  139. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  140. #define ETHOC_BUFSIZ 1536
  141. #define ETHOC_ZLEN 64
  142. #define ETHOC_BD_BASE 0x400
  143. #define ETHOC_TIMEOUT (HZ / 2)
  144. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  145. /**
  146. * struct ethoc - driver-private device structure
  147. * @iobase: pointer to I/O memory region
  148. * @membase: pointer to buffer memory region
  149. * @num_tx: number of send buffers
  150. * @cur_tx: last send buffer written
  151. * @dty_tx: last buffer actually sent
  152. * @num_rx: number of receive buffers
  153. * @cur_rx: current receive buffer
  154. * @netdev: pointer to network device structure
  155. * @napi: NAPI structure
  156. * @stats: network device statistics
  157. * @msg_enable: device state flags
  158. * @rx_lock: receive lock
  159. * @lock: device lock
  160. * @phy: attached PHY
  161. * @mdio: MDIO bus for PHY access
  162. * @phy_id: address of attached PHY
  163. */
  164. struct ethoc {
  165. void __iomem *iobase;
  166. void __iomem *membase;
  167. unsigned int num_tx;
  168. unsigned int cur_tx;
  169. unsigned int dty_tx;
  170. unsigned int num_rx;
  171. unsigned int cur_rx;
  172. struct net_device *netdev;
  173. struct napi_struct napi;
  174. struct net_device_stats stats;
  175. u32 msg_enable;
  176. spinlock_t rx_lock;
  177. spinlock_t lock;
  178. struct phy_device *phy;
  179. struct mii_bus *mdio;
  180. s8 phy_id;
  181. };
  182. /**
  183. * struct ethoc_bd - buffer descriptor
  184. * @stat: buffer statistics
  185. * @addr: physical memory address
  186. */
  187. struct ethoc_bd {
  188. u32 stat;
  189. u32 addr;
  190. };
  191. static u32 ethoc_read(struct ethoc *dev, loff_t offset)
  192. {
  193. return ioread32(dev->iobase + offset);
  194. }
  195. static void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  196. {
  197. iowrite32(data, dev->iobase + offset);
  198. }
  199. static void ethoc_read_bd(struct ethoc *dev, int index, struct ethoc_bd *bd)
  200. {
  201. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  202. bd->stat = ethoc_read(dev, offset + 0);
  203. bd->addr = ethoc_read(dev, offset + 4);
  204. }
  205. static void ethoc_write_bd(struct ethoc *dev, int index,
  206. const struct ethoc_bd *bd)
  207. {
  208. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  209. ethoc_write(dev, offset + 0, bd->stat);
  210. ethoc_write(dev, offset + 4, bd->addr);
  211. }
  212. static void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  213. {
  214. u32 imask = ethoc_read(dev, INT_MASK);
  215. imask |= mask;
  216. ethoc_write(dev, INT_MASK, imask);
  217. }
  218. static void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  219. {
  220. u32 imask = ethoc_read(dev, INT_MASK);
  221. imask &= ~mask;
  222. ethoc_write(dev, INT_MASK, imask);
  223. }
  224. static void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  225. {
  226. ethoc_write(dev, INT_SOURCE, mask);
  227. }
  228. static void ethoc_enable_rx_and_tx(struct ethoc *dev)
  229. {
  230. u32 mode = ethoc_read(dev, MODER);
  231. mode |= MODER_RXEN | MODER_TXEN;
  232. ethoc_write(dev, MODER, mode);
  233. }
  234. static void ethoc_disable_rx_and_tx(struct ethoc *dev)
  235. {
  236. u32 mode = ethoc_read(dev, MODER);
  237. mode &= ~(MODER_RXEN | MODER_TXEN);
  238. ethoc_write(dev, MODER, mode);
  239. }
  240. static int ethoc_init_ring(struct ethoc *dev)
  241. {
  242. struct ethoc_bd bd;
  243. int i;
  244. dev->cur_tx = 0;
  245. dev->dty_tx = 0;
  246. dev->cur_rx = 0;
  247. /* setup transmission buffers */
  248. bd.addr = 0;
  249. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  250. for (i = 0; i < dev->num_tx; i++) {
  251. if (i == dev->num_tx - 1)
  252. bd.stat |= TX_BD_WRAP;
  253. ethoc_write_bd(dev, i, &bd);
  254. bd.addr += ETHOC_BUFSIZ;
  255. }
  256. bd.addr = dev->num_tx * ETHOC_BUFSIZ;
  257. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  258. for (i = 0; i < dev->num_rx; i++) {
  259. if (i == dev->num_rx - 1)
  260. bd.stat |= RX_BD_WRAP;
  261. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  262. bd.addr += ETHOC_BUFSIZ;
  263. }
  264. return 0;
  265. }
  266. static int ethoc_reset(struct ethoc *dev)
  267. {
  268. u32 mode;
  269. /* TODO: reset controller? */
  270. ethoc_disable_rx_and_tx(dev);
  271. /* TODO: setup registers */
  272. /* enable FCS generation and automatic padding */
  273. mode = ethoc_read(dev, MODER);
  274. mode |= MODER_CRC | MODER_PAD;
  275. ethoc_write(dev, MODER, mode);
  276. /* set full-duplex mode */
  277. mode = ethoc_read(dev, MODER);
  278. mode |= MODER_FULLD;
  279. ethoc_write(dev, MODER, mode);
  280. ethoc_write(dev, IPGT, 0x15);
  281. ethoc_ack_irq(dev, INT_MASK_ALL);
  282. ethoc_enable_irq(dev, INT_MASK_ALL);
  283. ethoc_enable_rx_and_tx(dev);
  284. return 0;
  285. }
  286. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  287. struct ethoc_bd *bd)
  288. {
  289. struct net_device *netdev = dev->netdev;
  290. unsigned int ret = 0;
  291. if (bd->stat & RX_BD_TL) {
  292. dev_err(&netdev->dev, "RX: frame too long\n");
  293. dev->stats.rx_length_errors++;
  294. ret++;
  295. }
  296. if (bd->stat & RX_BD_SF) {
  297. dev_err(&netdev->dev, "RX: frame too short\n");
  298. dev->stats.rx_length_errors++;
  299. ret++;
  300. }
  301. if (bd->stat & RX_BD_DN) {
  302. dev_err(&netdev->dev, "RX: dribble nibble\n");
  303. dev->stats.rx_frame_errors++;
  304. }
  305. if (bd->stat & RX_BD_CRC) {
  306. dev_err(&netdev->dev, "RX: wrong CRC\n");
  307. dev->stats.rx_crc_errors++;
  308. ret++;
  309. }
  310. if (bd->stat & RX_BD_OR) {
  311. dev_err(&netdev->dev, "RX: overrun\n");
  312. dev->stats.rx_over_errors++;
  313. ret++;
  314. }
  315. if (bd->stat & RX_BD_MISS)
  316. dev->stats.rx_missed_errors++;
  317. if (bd->stat & RX_BD_LC) {
  318. dev_err(&netdev->dev, "RX: late collision\n");
  319. dev->stats.collisions++;
  320. ret++;
  321. }
  322. return ret;
  323. }
  324. static int ethoc_rx(struct net_device *dev, int limit)
  325. {
  326. struct ethoc *priv = netdev_priv(dev);
  327. int count;
  328. for (count = 0; count < limit; ++count) {
  329. unsigned int entry;
  330. struct ethoc_bd bd;
  331. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  332. ethoc_read_bd(priv, entry, &bd);
  333. if (bd.stat & RX_BD_EMPTY)
  334. break;
  335. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  336. int size = bd.stat >> 16;
  337. struct sk_buff *skb = netdev_alloc_skb(dev, size);
  338. if (likely(skb)) {
  339. void *src = priv->membase + bd.addr;
  340. memcpy_fromio(skb_put(skb, size), src, size);
  341. skb->protocol = eth_type_trans(skb, dev);
  342. priv->stats.rx_packets++;
  343. priv->stats.rx_bytes += size;
  344. netif_receive_skb(skb);
  345. } else {
  346. if (net_ratelimit())
  347. dev_warn(&dev->dev, "low on memory - "
  348. "packet dropped\n");
  349. priv->stats.rx_dropped++;
  350. break;
  351. }
  352. }
  353. /* clear the buffer descriptor so it can be reused */
  354. bd.stat &= ~RX_BD_STATS;
  355. bd.stat |= RX_BD_EMPTY;
  356. ethoc_write_bd(priv, entry, &bd);
  357. priv->cur_rx++;
  358. }
  359. return count;
  360. }
  361. static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  362. {
  363. struct net_device *netdev = dev->netdev;
  364. if (bd->stat & TX_BD_LC) {
  365. dev_err(&netdev->dev, "TX: late collision\n");
  366. dev->stats.tx_window_errors++;
  367. }
  368. if (bd->stat & TX_BD_RL) {
  369. dev_err(&netdev->dev, "TX: retransmit limit\n");
  370. dev->stats.tx_aborted_errors++;
  371. }
  372. if (bd->stat & TX_BD_UR) {
  373. dev_err(&netdev->dev, "TX: underrun\n");
  374. dev->stats.tx_fifo_errors++;
  375. }
  376. if (bd->stat & TX_BD_CS) {
  377. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  378. dev->stats.tx_carrier_errors++;
  379. }
  380. if (bd->stat & TX_BD_STATS)
  381. dev->stats.tx_errors++;
  382. dev->stats.collisions += (bd->stat >> 4) & 0xf;
  383. dev->stats.tx_bytes += bd->stat >> 16;
  384. dev->stats.tx_packets++;
  385. return 0;
  386. }
  387. static void ethoc_tx(struct net_device *dev)
  388. {
  389. struct ethoc *priv = netdev_priv(dev);
  390. spin_lock(&priv->lock);
  391. while (priv->dty_tx != priv->cur_tx) {
  392. unsigned int entry = priv->dty_tx % priv->num_tx;
  393. struct ethoc_bd bd;
  394. ethoc_read_bd(priv, entry, &bd);
  395. if (bd.stat & TX_BD_READY)
  396. break;
  397. entry = (++priv->dty_tx) % priv->num_tx;
  398. (void)ethoc_update_tx_stats(priv, &bd);
  399. }
  400. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  401. netif_wake_queue(dev);
  402. ethoc_ack_irq(priv, INT_MASK_TX);
  403. spin_unlock(&priv->lock);
  404. }
  405. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  406. {
  407. struct net_device *dev = (struct net_device *)dev_id;
  408. struct ethoc *priv = netdev_priv(dev);
  409. u32 pending;
  410. ethoc_disable_irq(priv, INT_MASK_ALL);
  411. pending = ethoc_read(priv, INT_SOURCE);
  412. if (unlikely(pending == 0)) {
  413. ethoc_enable_irq(priv, INT_MASK_ALL);
  414. return IRQ_NONE;
  415. }
  416. ethoc_ack_irq(priv, INT_MASK_ALL);
  417. if (pending & INT_MASK_BUSY) {
  418. dev_err(&dev->dev, "packet dropped\n");
  419. priv->stats.rx_dropped++;
  420. }
  421. if (pending & INT_MASK_RX) {
  422. if (napi_schedule_prep(&priv->napi))
  423. __napi_schedule(&priv->napi);
  424. } else {
  425. ethoc_enable_irq(priv, INT_MASK_RX);
  426. }
  427. if (pending & INT_MASK_TX)
  428. ethoc_tx(dev);
  429. ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
  430. return IRQ_HANDLED;
  431. }
  432. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  433. {
  434. struct ethoc *priv = netdev_priv(dev);
  435. u8 *mac = (u8 *)addr;
  436. u32 reg;
  437. reg = ethoc_read(priv, MAC_ADDR0);
  438. mac[2] = (reg >> 24) & 0xff;
  439. mac[3] = (reg >> 16) & 0xff;
  440. mac[4] = (reg >> 8) & 0xff;
  441. mac[5] = (reg >> 0) & 0xff;
  442. reg = ethoc_read(priv, MAC_ADDR1);
  443. mac[0] = (reg >> 8) & 0xff;
  444. mac[1] = (reg >> 0) & 0xff;
  445. return 0;
  446. }
  447. static int ethoc_poll(struct napi_struct *napi, int budget)
  448. {
  449. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  450. int work_done = 0;
  451. work_done = ethoc_rx(priv->netdev, budget);
  452. if (work_done < budget) {
  453. ethoc_enable_irq(priv, INT_MASK_RX);
  454. napi_complete(napi);
  455. }
  456. return work_done;
  457. }
  458. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  459. {
  460. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  461. struct ethoc *priv = bus->priv;
  462. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  463. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  464. while (time_before(jiffies, timeout)) {
  465. u32 status = ethoc_read(priv, MIISTATUS);
  466. if (!(status & MIISTATUS_BUSY)) {
  467. u32 data = ethoc_read(priv, MIIRX_DATA);
  468. /* reset MII command register */
  469. ethoc_write(priv, MIICOMMAND, 0);
  470. return data;
  471. }
  472. schedule();
  473. }
  474. return -EBUSY;
  475. }
  476. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  477. {
  478. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  479. struct ethoc *priv = bus->priv;
  480. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  481. ethoc_write(priv, MIITX_DATA, val);
  482. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  483. while (time_before(jiffies, timeout)) {
  484. u32 stat = ethoc_read(priv, MIISTATUS);
  485. if (!(stat & MIISTATUS_BUSY))
  486. return 0;
  487. schedule();
  488. }
  489. return -EBUSY;
  490. }
  491. static int ethoc_mdio_reset(struct mii_bus *bus)
  492. {
  493. return 0;
  494. }
  495. static void ethoc_mdio_poll(struct net_device *dev)
  496. {
  497. }
  498. static int ethoc_mdio_probe(struct net_device *dev)
  499. {
  500. struct ethoc *priv = netdev_priv(dev);
  501. struct phy_device *phy;
  502. int i;
  503. for (i = 0; i < PHY_MAX_ADDR; i++) {
  504. phy = priv->mdio->phy_map[i];
  505. if (phy) {
  506. if (priv->phy_id != -1) {
  507. /* attach to specified PHY */
  508. if (priv->phy_id == phy->addr)
  509. break;
  510. } else {
  511. /* autoselect PHY if none was specified */
  512. if (phy->addr != 0)
  513. break;
  514. }
  515. }
  516. }
  517. if (!phy) {
  518. dev_err(&dev->dev, "no PHY found\n");
  519. return -ENXIO;
  520. }
  521. phy = phy_connect(dev, dev_name(&phy->dev), &ethoc_mdio_poll, 0,
  522. PHY_INTERFACE_MODE_GMII);
  523. if (IS_ERR(phy)) {
  524. dev_err(&dev->dev, "could not attach to PHY\n");
  525. return PTR_ERR(phy);
  526. }
  527. priv->phy = phy;
  528. return 0;
  529. }
  530. static int ethoc_open(struct net_device *dev)
  531. {
  532. struct ethoc *priv = netdev_priv(dev);
  533. unsigned int min_tx = 2;
  534. unsigned int num_bd;
  535. int ret;
  536. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  537. dev->name, dev);
  538. if (ret)
  539. return ret;
  540. /* calculate the number of TX/RX buffers */
  541. num_bd = (dev->mem_end - dev->mem_start + 1) / ETHOC_BUFSIZ;
  542. priv->num_tx = min(min_tx, num_bd / 4);
  543. priv->num_rx = num_bd - priv->num_tx;
  544. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  545. ethoc_init_ring(priv);
  546. ethoc_reset(priv);
  547. if (netif_queue_stopped(dev)) {
  548. dev_dbg(&dev->dev, " resuming queue\n");
  549. netif_wake_queue(dev);
  550. } else {
  551. dev_dbg(&dev->dev, " starting queue\n");
  552. netif_start_queue(dev);
  553. }
  554. phy_start(priv->phy);
  555. napi_enable(&priv->napi);
  556. if (netif_msg_ifup(priv)) {
  557. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  558. dev->base_addr, dev->mem_start, dev->mem_end);
  559. }
  560. return 0;
  561. }
  562. static int ethoc_stop(struct net_device *dev)
  563. {
  564. struct ethoc *priv = netdev_priv(dev);
  565. napi_disable(&priv->napi);
  566. if (priv->phy)
  567. phy_stop(priv->phy);
  568. ethoc_disable_rx_and_tx(priv);
  569. free_irq(dev->irq, dev);
  570. if (!netif_queue_stopped(dev))
  571. netif_stop_queue(dev);
  572. return 0;
  573. }
  574. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  575. {
  576. struct ethoc *priv = netdev_priv(dev);
  577. struct mii_ioctl_data *mdio = if_mii(ifr);
  578. struct phy_device *phy = NULL;
  579. if (!netif_running(dev))
  580. return -EINVAL;
  581. if (cmd != SIOCGMIIPHY) {
  582. if (mdio->phy_id >= PHY_MAX_ADDR)
  583. return -ERANGE;
  584. phy = priv->mdio->phy_map[mdio->phy_id];
  585. if (!phy)
  586. return -ENODEV;
  587. } else {
  588. phy = priv->phy;
  589. }
  590. return phy_mii_ioctl(phy, mdio, cmd);
  591. }
  592. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  593. {
  594. return -ENOSYS;
  595. }
  596. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  597. {
  598. struct ethoc *priv = netdev_priv(dev);
  599. u8 *mac = (u8 *)addr;
  600. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  601. (mac[4] << 8) | (mac[5] << 0));
  602. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  603. return 0;
  604. }
  605. static void ethoc_set_multicast_list(struct net_device *dev)
  606. {
  607. struct ethoc *priv = netdev_priv(dev);
  608. u32 mode = ethoc_read(priv, MODER);
  609. struct dev_mc_list *mc = NULL;
  610. u32 hash[2] = { 0, 0 };
  611. /* set loopback mode if requested */
  612. if (dev->flags & IFF_LOOPBACK)
  613. mode |= MODER_LOOP;
  614. else
  615. mode &= ~MODER_LOOP;
  616. /* receive broadcast frames if requested */
  617. if (dev->flags & IFF_BROADCAST)
  618. mode &= ~MODER_BRO;
  619. else
  620. mode |= MODER_BRO;
  621. /* enable promiscuous mode if requested */
  622. if (dev->flags & IFF_PROMISC)
  623. mode |= MODER_PRO;
  624. else
  625. mode &= ~MODER_PRO;
  626. ethoc_write(priv, MODER, mode);
  627. /* receive multicast frames */
  628. if (dev->flags & IFF_ALLMULTI) {
  629. hash[0] = 0xffffffff;
  630. hash[1] = 0xffffffff;
  631. } else {
  632. for (mc = dev->mc_list; mc; mc = mc->next) {
  633. u32 crc = ether_crc(mc->dmi_addrlen, mc->dmi_addr);
  634. int bit = (crc >> 26) & 0x3f;
  635. hash[bit >> 5] |= 1 << (bit & 0x1f);
  636. }
  637. }
  638. ethoc_write(priv, ETH_HASH0, hash[0]);
  639. ethoc_write(priv, ETH_HASH1, hash[1]);
  640. }
  641. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  642. {
  643. return -ENOSYS;
  644. }
  645. static void ethoc_tx_timeout(struct net_device *dev)
  646. {
  647. struct ethoc *priv = netdev_priv(dev);
  648. u32 pending = ethoc_read(priv, INT_SOURCE);
  649. if (likely(pending))
  650. ethoc_interrupt(dev->irq, dev);
  651. }
  652. static struct net_device_stats *ethoc_stats(struct net_device *dev)
  653. {
  654. struct ethoc *priv = netdev_priv(dev);
  655. return &priv->stats;
  656. }
  657. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  658. {
  659. struct ethoc *priv = netdev_priv(dev);
  660. struct ethoc_bd bd;
  661. unsigned int entry;
  662. void *dest;
  663. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  664. priv->stats.tx_errors++;
  665. goto out;
  666. }
  667. entry = priv->cur_tx % priv->num_tx;
  668. spin_lock_irq(&priv->lock);
  669. priv->cur_tx++;
  670. ethoc_read_bd(priv, entry, &bd);
  671. if (unlikely(skb->len < ETHOC_ZLEN))
  672. bd.stat |= TX_BD_PAD;
  673. else
  674. bd.stat &= ~TX_BD_PAD;
  675. dest = priv->membase + bd.addr;
  676. memcpy_toio(dest, skb->data, skb->len);
  677. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  678. bd.stat |= TX_BD_LEN(skb->len);
  679. ethoc_write_bd(priv, entry, &bd);
  680. bd.stat |= TX_BD_READY;
  681. ethoc_write_bd(priv, entry, &bd);
  682. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  683. dev_dbg(&dev->dev, "stopping queue\n");
  684. netif_stop_queue(dev);
  685. }
  686. dev->trans_start = jiffies;
  687. spin_unlock_irq(&priv->lock);
  688. out:
  689. dev_kfree_skb(skb);
  690. return NETDEV_TX_OK;
  691. }
  692. static const struct net_device_ops ethoc_netdev_ops = {
  693. .ndo_open = ethoc_open,
  694. .ndo_stop = ethoc_stop,
  695. .ndo_do_ioctl = ethoc_ioctl,
  696. .ndo_set_config = ethoc_config,
  697. .ndo_set_mac_address = ethoc_set_mac_address,
  698. .ndo_set_multicast_list = ethoc_set_multicast_list,
  699. .ndo_change_mtu = ethoc_change_mtu,
  700. .ndo_tx_timeout = ethoc_tx_timeout,
  701. .ndo_get_stats = ethoc_stats,
  702. .ndo_start_xmit = ethoc_start_xmit,
  703. };
  704. /**
  705. * ethoc_probe() - initialize OpenCores ethernet MAC
  706. * pdev: platform device
  707. */
  708. static int ethoc_probe(struct platform_device *pdev)
  709. {
  710. struct net_device *netdev = NULL;
  711. struct resource *res = NULL;
  712. struct resource *mmio = NULL;
  713. struct resource *mem = NULL;
  714. struct ethoc *priv = NULL;
  715. unsigned int phy;
  716. int ret = 0;
  717. /* allocate networking device */
  718. netdev = alloc_etherdev(sizeof(struct ethoc));
  719. if (!netdev) {
  720. dev_err(&pdev->dev, "cannot allocate network device\n");
  721. ret = -ENOMEM;
  722. goto out;
  723. }
  724. SET_NETDEV_DEV(netdev, &pdev->dev);
  725. platform_set_drvdata(pdev, netdev);
  726. /* obtain I/O memory space */
  727. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  728. if (!res) {
  729. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  730. ret = -ENXIO;
  731. goto free;
  732. }
  733. mmio = devm_request_mem_region(&pdev->dev, res->start,
  734. res->end - res->start + 1, res->name);
  735. if (!mmio) {
  736. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  737. ret = -ENXIO;
  738. goto free;
  739. }
  740. netdev->base_addr = mmio->start;
  741. /* obtain buffer memory space */
  742. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  743. if (!res) {
  744. dev_err(&pdev->dev, "cannot obtain memory space\n");
  745. ret = -ENXIO;
  746. goto free;
  747. }
  748. mem = devm_request_mem_region(&pdev->dev, res->start,
  749. res->end - res->start + 1, res->name);
  750. if (!mem) {
  751. dev_err(&pdev->dev, "cannot request memory space\n");
  752. ret = -ENXIO;
  753. goto free;
  754. }
  755. netdev->mem_start = mem->start;
  756. netdev->mem_end = mem->end;
  757. /* obtain device IRQ number */
  758. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  759. if (!res) {
  760. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  761. ret = -ENXIO;
  762. goto free;
  763. }
  764. netdev->irq = res->start;
  765. /* setup driver-private data */
  766. priv = netdev_priv(netdev);
  767. priv->netdev = netdev;
  768. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  769. mmio->end - mmio->start + 1);
  770. if (!priv->iobase) {
  771. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  772. ret = -ENXIO;
  773. goto error;
  774. }
  775. priv->membase = devm_ioremap_nocache(&pdev->dev, netdev->mem_start,
  776. mem->end - mem->start + 1);
  777. if (!priv->membase) {
  778. dev_err(&pdev->dev, "cannot remap memory space\n");
  779. ret = -ENXIO;
  780. goto error;
  781. }
  782. /* Allow the platform setup code to pass in a MAC address. */
  783. if (pdev->dev.platform_data) {
  784. struct ethoc_platform_data *pdata =
  785. (struct ethoc_platform_data *)pdev->dev.platform_data;
  786. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  787. priv->phy_id = pdata->phy_id;
  788. }
  789. /* Check that the given MAC address is valid. If it isn't, read the
  790. * current MAC from the controller. */
  791. if (!is_valid_ether_addr(netdev->dev_addr))
  792. ethoc_get_mac_address(netdev, netdev->dev_addr);
  793. /* Check the MAC again for validity, if it still isn't choose and
  794. * program a random one. */
  795. if (!is_valid_ether_addr(netdev->dev_addr))
  796. random_ether_addr(netdev->dev_addr);
  797. ethoc_set_mac_address(netdev, netdev->dev_addr);
  798. /* register MII bus */
  799. priv->mdio = mdiobus_alloc();
  800. if (!priv->mdio) {
  801. ret = -ENOMEM;
  802. goto free;
  803. }
  804. priv->mdio->name = "ethoc-mdio";
  805. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  806. priv->mdio->name, pdev->id);
  807. priv->mdio->read = ethoc_mdio_read;
  808. priv->mdio->write = ethoc_mdio_write;
  809. priv->mdio->reset = ethoc_mdio_reset;
  810. priv->mdio->priv = priv;
  811. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  812. if (!priv->mdio->irq) {
  813. ret = -ENOMEM;
  814. goto free_mdio;
  815. }
  816. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  817. priv->mdio->irq[phy] = PHY_POLL;
  818. ret = mdiobus_register(priv->mdio);
  819. if (ret) {
  820. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  821. goto free_mdio;
  822. }
  823. ret = ethoc_mdio_probe(netdev);
  824. if (ret) {
  825. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  826. goto error;
  827. }
  828. ether_setup(netdev);
  829. /* setup the net_device structure */
  830. netdev->netdev_ops = &ethoc_netdev_ops;
  831. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  832. netdev->features |= 0;
  833. /* setup NAPI */
  834. memset(&priv->napi, 0, sizeof(priv->napi));
  835. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  836. spin_lock_init(&priv->rx_lock);
  837. spin_lock_init(&priv->lock);
  838. ret = register_netdev(netdev);
  839. if (ret < 0) {
  840. dev_err(&netdev->dev, "failed to register interface\n");
  841. goto error;
  842. }
  843. goto out;
  844. error:
  845. mdiobus_unregister(priv->mdio);
  846. free_mdio:
  847. kfree(priv->mdio->irq);
  848. mdiobus_free(priv->mdio);
  849. free:
  850. free_netdev(netdev);
  851. out:
  852. return ret;
  853. }
  854. /**
  855. * ethoc_remove() - shutdown OpenCores ethernet MAC
  856. * @pdev: platform device
  857. */
  858. static int ethoc_remove(struct platform_device *pdev)
  859. {
  860. struct net_device *netdev = platform_get_drvdata(pdev);
  861. struct ethoc *priv = netdev_priv(netdev);
  862. platform_set_drvdata(pdev, NULL);
  863. if (netdev) {
  864. phy_disconnect(priv->phy);
  865. priv->phy = NULL;
  866. if (priv->mdio) {
  867. mdiobus_unregister(priv->mdio);
  868. kfree(priv->mdio->irq);
  869. mdiobus_free(priv->mdio);
  870. }
  871. unregister_netdev(netdev);
  872. free_netdev(netdev);
  873. }
  874. return 0;
  875. }
  876. #ifdef CONFIG_PM
  877. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  878. {
  879. return -ENOSYS;
  880. }
  881. static int ethoc_resume(struct platform_device *pdev)
  882. {
  883. return -ENOSYS;
  884. }
  885. #else
  886. # define ethoc_suspend NULL
  887. # define ethoc_resume NULL
  888. #endif
  889. static struct platform_driver ethoc_driver = {
  890. .probe = ethoc_probe,
  891. .remove = ethoc_remove,
  892. .suspend = ethoc_suspend,
  893. .resume = ethoc_resume,
  894. .driver = {
  895. .name = "ethoc",
  896. },
  897. };
  898. static int __init ethoc_init(void)
  899. {
  900. return platform_driver_register(&ethoc_driver);
  901. }
  902. static void __exit ethoc_exit(void)
  903. {
  904. platform_driver_unregister(&ethoc_driver);
  905. }
  906. module_init(ethoc_init);
  907. module_exit(ethoc_exit);
  908. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  909. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  910. MODULE_LICENSE("GPL v2");