be_cmds.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  26. }
  27. /* To check if valid bit is set, check the entire word as we don't know
  28. * the endianness of the data (old entry is host endian while a new entry is
  29. * little endian) */
  30. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  31. {
  32. if (compl->flags != 0) {
  33. compl->flags = le32_to_cpu(compl->flags);
  34. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  35. return true;
  36. } else {
  37. return false;
  38. }
  39. }
  40. /* Need to reset the entire word that houses the valid bit */
  41. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  42. {
  43. compl->flags = 0;
  44. }
  45. static int be_mcc_compl_process(struct be_adapter *adapter,
  46. struct be_mcc_compl *compl)
  47. {
  48. u16 compl_status, extd_status;
  49. /* Just swap the status to host endian; mcc tag is opaquely copied
  50. * from mcc_wrb */
  51. be_dws_le_to_cpu(compl, 4);
  52. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  53. CQE_STATUS_COMPL_MASK;
  54. if (compl_status == MCC_STATUS_SUCCESS) {
  55. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  56. struct be_cmd_resp_get_stats *resp =
  57. adapter->stats.cmd.va;
  58. be_dws_le_to_cpu(&resp->hw_stats,
  59. sizeof(resp->hw_stats));
  60. netdev_stats_update(adapter);
  61. }
  62. } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
  63. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  64. CQE_STATUS_EXTD_MASK;
  65. dev_warn(&adapter->pdev->dev,
  66. "Error in cmd completion: status(compl/extd)=%d/%d\n",
  67. compl_status, extd_status);
  68. }
  69. return compl_status;
  70. }
  71. /* Link state evt is a string of bytes; no need for endian swapping */
  72. static void be_async_link_state_process(struct be_adapter *adapter,
  73. struct be_async_event_link_state *evt)
  74. {
  75. be_link_status_update(adapter,
  76. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  77. }
  78. static inline bool is_link_state_evt(u32 trailer)
  79. {
  80. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  81. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  82. ASYNC_EVENT_CODE_LINK_STATE);
  83. }
  84. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  85. {
  86. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  87. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  88. if (be_mcc_compl_is_new(compl)) {
  89. queue_tail_inc(mcc_cq);
  90. return compl;
  91. }
  92. return NULL;
  93. }
  94. int be_process_mcc(struct be_adapter *adapter)
  95. {
  96. struct be_mcc_compl *compl;
  97. int num = 0, status = 0;
  98. spin_lock_bh(&adapter->mcc_cq_lock);
  99. while ((compl = be_mcc_compl_get(adapter))) {
  100. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  101. /* Interpret flags as an async trailer */
  102. BUG_ON(!is_link_state_evt(compl->flags));
  103. /* Interpret compl as a async link evt */
  104. be_async_link_state_process(adapter,
  105. (struct be_async_event_link_state *) compl);
  106. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  107. status = be_mcc_compl_process(adapter, compl);
  108. atomic_dec(&adapter->mcc_obj.q.used);
  109. }
  110. be_mcc_compl_use(compl);
  111. num++;
  112. }
  113. if (num)
  114. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
  115. spin_unlock_bh(&adapter->mcc_cq_lock);
  116. return status;
  117. }
  118. /* Wait till no more pending mcc requests are present */
  119. static int be_mcc_wait_compl(struct be_adapter *adapter)
  120. {
  121. #define mcc_timeout 120000 /* 12s timeout */
  122. int i, status;
  123. for (i = 0; i < mcc_timeout; i++) {
  124. status = be_process_mcc(adapter);
  125. if (status)
  126. return status;
  127. if (atomic_read(&adapter->mcc_obj.q.used) == 0)
  128. break;
  129. udelay(100);
  130. }
  131. if (i == mcc_timeout) {
  132. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  133. return -1;
  134. }
  135. return 0;
  136. }
  137. /* Notify MCC requests and wait for completion */
  138. static int be_mcc_notify_wait(struct be_adapter *adapter)
  139. {
  140. be_mcc_notify(adapter);
  141. return be_mcc_wait_compl(adapter);
  142. }
  143. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  144. {
  145. int cnt = 0, wait = 5;
  146. u32 ready;
  147. do {
  148. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  149. if (ready)
  150. break;
  151. if (cnt > 4000000) {
  152. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  153. return -1;
  154. }
  155. if (cnt > 50)
  156. wait = 200;
  157. cnt += wait;
  158. udelay(wait);
  159. } while (true);
  160. return 0;
  161. }
  162. /*
  163. * Insert the mailbox address into the doorbell in two steps
  164. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  165. */
  166. static int be_mbox_notify_wait(struct be_adapter *adapter)
  167. {
  168. int status;
  169. u32 val = 0;
  170. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  171. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  172. struct be_mcc_mailbox *mbox = mbox_mem->va;
  173. struct be_mcc_compl *compl = &mbox->compl;
  174. val |= MPU_MAILBOX_DB_HI_MASK;
  175. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  176. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  177. iowrite32(val, db);
  178. /* wait for ready to be set */
  179. status = be_mbox_db_ready_wait(adapter, db);
  180. if (status != 0)
  181. return status;
  182. val = 0;
  183. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  184. val |= (u32)(mbox_mem->dma >> 4) << 2;
  185. iowrite32(val, db);
  186. status = be_mbox_db_ready_wait(adapter, db);
  187. if (status != 0)
  188. return status;
  189. /* A cq entry has been made now */
  190. if (be_mcc_compl_is_new(compl)) {
  191. status = be_mcc_compl_process(adapter, &mbox->compl);
  192. be_mcc_compl_use(compl);
  193. if (status)
  194. return status;
  195. } else {
  196. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  197. return -1;
  198. }
  199. return 0;
  200. }
  201. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  202. {
  203. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  204. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  205. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  206. return -1;
  207. else
  208. return 0;
  209. }
  210. int be_cmd_POST(struct be_adapter *adapter)
  211. {
  212. u16 stage, error;
  213. error = be_POST_stage_get(adapter, &stage);
  214. if (error || stage != POST_STAGE_ARMFW_RDY) {
  215. dev_err(&adapter->pdev->dev, "POST failed.\n");
  216. return -1;
  217. }
  218. return 0;
  219. }
  220. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  221. {
  222. return wrb->payload.embedded_payload;
  223. }
  224. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  225. {
  226. return &wrb->payload.sgl[0];
  227. }
  228. /* Don't touch the hdr after it's prepared */
  229. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  230. bool embedded, u8 sge_cnt)
  231. {
  232. if (embedded)
  233. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  234. else
  235. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  236. MCC_WRB_SGE_CNT_SHIFT;
  237. wrb->payload_length = payload_len;
  238. be_dws_cpu_to_le(wrb, 20);
  239. }
  240. /* Don't touch the hdr after it's prepared */
  241. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  242. u8 subsystem, u8 opcode, int cmd_len)
  243. {
  244. req_hdr->opcode = opcode;
  245. req_hdr->subsystem = subsystem;
  246. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  247. }
  248. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  249. struct be_dma_mem *mem)
  250. {
  251. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  252. u64 dma = (u64)mem->dma;
  253. for (i = 0; i < buf_pages; i++) {
  254. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  255. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  256. dma += PAGE_SIZE_4K;
  257. }
  258. }
  259. /* Converts interrupt delay in microseconds to multiplier value */
  260. static u32 eq_delay_to_mult(u32 usec_delay)
  261. {
  262. #define MAX_INTR_RATE 651042
  263. const u32 round = 10;
  264. u32 multiplier;
  265. if (usec_delay == 0)
  266. multiplier = 0;
  267. else {
  268. u32 interrupt_rate = 1000000 / usec_delay;
  269. /* Max delay, corresponding to the lowest interrupt rate */
  270. if (interrupt_rate == 0)
  271. multiplier = 1023;
  272. else {
  273. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  274. multiplier /= interrupt_rate;
  275. /* Round the multiplier to the closest value.*/
  276. multiplier = (multiplier + round/2) / round;
  277. multiplier = min(multiplier, (u32)1023);
  278. }
  279. }
  280. return multiplier;
  281. }
  282. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  283. {
  284. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  285. struct be_mcc_wrb *wrb
  286. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  287. memset(wrb, 0, sizeof(*wrb));
  288. return wrb;
  289. }
  290. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  291. {
  292. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  293. struct be_mcc_wrb *wrb;
  294. BUG_ON(atomic_read(&mccq->used) >= mccq->len);
  295. wrb = queue_head_node(mccq);
  296. queue_head_inc(mccq);
  297. atomic_inc(&mccq->used);
  298. memset(wrb, 0, sizeof(*wrb));
  299. return wrb;
  300. }
  301. int be_cmd_eq_create(struct be_adapter *adapter,
  302. struct be_queue_info *eq, int eq_delay)
  303. {
  304. struct be_mcc_wrb *wrb;
  305. struct be_cmd_req_eq_create *req;
  306. struct be_dma_mem *q_mem = &eq->dma_mem;
  307. int status;
  308. spin_lock(&adapter->mbox_lock);
  309. wrb = wrb_from_mbox(adapter);
  310. req = embedded_payload(wrb);
  311. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  312. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  313. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  314. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  315. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  316. be_pci_func(adapter));
  317. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  318. /* 4byte eqe*/
  319. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  320. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  321. __ilog2_u32(eq->len/256));
  322. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  323. eq_delay_to_mult(eq_delay));
  324. be_dws_cpu_to_le(req->context, sizeof(req->context));
  325. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  326. status = be_mbox_notify_wait(adapter);
  327. if (!status) {
  328. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  329. eq->id = le16_to_cpu(resp->eq_id);
  330. eq->created = true;
  331. }
  332. spin_unlock(&adapter->mbox_lock);
  333. return status;
  334. }
  335. /* Uses mbox */
  336. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  337. u8 type, bool permanent, u32 if_handle)
  338. {
  339. struct be_mcc_wrb *wrb;
  340. struct be_cmd_req_mac_query *req;
  341. int status;
  342. spin_lock(&adapter->mbox_lock);
  343. wrb = wrb_from_mbox(adapter);
  344. req = embedded_payload(wrb);
  345. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  346. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  347. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  348. req->type = type;
  349. if (permanent) {
  350. req->permanent = 1;
  351. } else {
  352. req->if_id = cpu_to_le16((u16) if_handle);
  353. req->permanent = 0;
  354. }
  355. status = be_mbox_notify_wait(adapter);
  356. if (!status) {
  357. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  358. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  359. }
  360. spin_unlock(&adapter->mbox_lock);
  361. return status;
  362. }
  363. /* Uses synchronous MCCQ */
  364. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  365. u32 if_id, u32 *pmac_id)
  366. {
  367. struct be_mcc_wrb *wrb;
  368. struct be_cmd_req_pmac_add *req;
  369. int status;
  370. spin_lock_bh(&adapter->mcc_lock);
  371. wrb = wrb_from_mccq(adapter);
  372. req = embedded_payload(wrb);
  373. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  374. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  375. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  376. req->if_id = cpu_to_le32(if_id);
  377. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  378. status = be_mcc_notify_wait(adapter);
  379. if (!status) {
  380. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  381. *pmac_id = le32_to_cpu(resp->pmac_id);
  382. }
  383. spin_unlock_bh(&adapter->mcc_lock);
  384. return status;
  385. }
  386. /* Uses synchronous MCCQ */
  387. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  388. {
  389. struct be_mcc_wrb *wrb;
  390. struct be_cmd_req_pmac_del *req;
  391. int status;
  392. spin_lock_bh(&adapter->mcc_lock);
  393. wrb = wrb_from_mccq(adapter);
  394. req = embedded_payload(wrb);
  395. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  396. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  397. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  398. req->if_id = cpu_to_le32(if_id);
  399. req->pmac_id = cpu_to_le32(pmac_id);
  400. status = be_mcc_notify_wait(adapter);
  401. spin_unlock_bh(&adapter->mcc_lock);
  402. return status;
  403. }
  404. /* Uses Mbox */
  405. int be_cmd_cq_create(struct be_adapter *adapter,
  406. struct be_queue_info *cq, struct be_queue_info *eq,
  407. bool sol_evts, bool no_delay, int coalesce_wm)
  408. {
  409. struct be_mcc_wrb *wrb;
  410. struct be_cmd_req_cq_create *req;
  411. struct be_dma_mem *q_mem = &cq->dma_mem;
  412. void *ctxt;
  413. int status;
  414. spin_lock(&adapter->mbox_lock);
  415. wrb = wrb_from_mbox(adapter);
  416. req = embedded_payload(wrb);
  417. ctxt = &req->context;
  418. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  419. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  420. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  421. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  422. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  423. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  424. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  425. __ilog2_u32(cq->len/256));
  426. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  427. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  428. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  429. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  430. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  431. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
  432. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  433. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  434. status = be_mbox_notify_wait(adapter);
  435. if (!status) {
  436. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  437. cq->id = le16_to_cpu(resp->cq_id);
  438. cq->created = true;
  439. }
  440. spin_unlock(&adapter->mbox_lock);
  441. return status;
  442. }
  443. static u32 be_encoded_q_len(int q_len)
  444. {
  445. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  446. if (len_encoded == 16)
  447. len_encoded = 0;
  448. return len_encoded;
  449. }
  450. int be_cmd_mccq_create(struct be_adapter *adapter,
  451. struct be_queue_info *mccq,
  452. struct be_queue_info *cq)
  453. {
  454. struct be_mcc_wrb *wrb;
  455. struct be_cmd_req_mcc_create *req;
  456. struct be_dma_mem *q_mem = &mccq->dma_mem;
  457. void *ctxt;
  458. int status;
  459. spin_lock(&adapter->mbox_lock);
  460. wrb = wrb_from_mbox(adapter);
  461. req = embedded_payload(wrb);
  462. ctxt = &req->context;
  463. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  464. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  465. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  466. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  467. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
  468. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  469. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  470. be_encoded_q_len(mccq->len));
  471. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  472. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  473. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  474. status = be_mbox_notify_wait(adapter);
  475. if (!status) {
  476. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  477. mccq->id = le16_to_cpu(resp->id);
  478. mccq->created = true;
  479. }
  480. spin_unlock(&adapter->mbox_lock);
  481. return status;
  482. }
  483. int be_cmd_txq_create(struct be_adapter *adapter,
  484. struct be_queue_info *txq,
  485. struct be_queue_info *cq)
  486. {
  487. struct be_mcc_wrb *wrb;
  488. struct be_cmd_req_eth_tx_create *req;
  489. struct be_dma_mem *q_mem = &txq->dma_mem;
  490. void *ctxt;
  491. int status;
  492. spin_lock(&adapter->mbox_lock);
  493. wrb = wrb_from_mbox(adapter);
  494. req = embedded_payload(wrb);
  495. ctxt = &req->context;
  496. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  497. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  498. sizeof(*req));
  499. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  500. req->ulp_num = BE_ULP1_NUM;
  501. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  502. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  503. be_encoded_q_len(txq->len));
  504. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  505. be_pci_func(adapter));
  506. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  507. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  508. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  509. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  510. status = be_mbox_notify_wait(adapter);
  511. if (!status) {
  512. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  513. txq->id = le16_to_cpu(resp->cid);
  514. txq->created = true;
  515. }
  516. spin_unlock(&adapter->mbox_lock);
  517. return status;
  518. }
  519. /* Uses mbox */
  520. int be_cmd_rxq_create(struct be_adapter *adapter,
  521. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  522. u16 max_frame_size, u32 if_id, u32 rss)
  523. {
  524. struct be_mcc_wrb *wrb;
  525. struct be_cmd_req_eth_rx_create *req;
  526. struct be_dma_mem *q_mem = &rxq->dma_mem;
  527. int status;
  528. spin_lock(&adapter->mbox_lock);
  529. wrb = wrb_from_mbox(adapter);
  530. req = embedded_payload(wrb);
  531. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  532. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  533. sizeof(*req));
  534. req->cq_id = cpu_to_le16(cq_id);
  535. req->frag_size = fls(frag_size) - 1;
  536. req->num_pages = 2;
  537. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  538. req->interface_id = cpu_to_le32(if_id);
  539. req->max_frame_size = cpu_to_le16(max_frame_size);
  540. req->rss_queue = cpu_to_le32(rss);
  541. status = be_mbox_notify_wait(adapter);
  542. if (!status) {
  543. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  544. rxq->id = le16_to_cpu(resp->id);
  545. rxq->created = true;
  546. }
  547. spin_unlock(&adapter->mbox_lock);
  548. return status;
  549. }
  550. /* Generic destroyer function for all types of queues
  551. * Uses Mbox
  552. */
  553. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  554. int queue_type)
  555. {
  556. struct be_mcc_wrb *wrb;
  557. struct be_cmd_req_q_destroy *req;
  558. u8 subsys = 0, opcode = 0;
  559. int status;
  560. spin_lock(&adapter->mbox_lock);
  561. wrb = wrb_from_mbox(adapter);
  562. req = embedded_payload(wrb);
  563. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  564. switch (queue_type) {
  565. case QTYPE_EQ:
  566. subsys = CMD_SUBSYSTEM_COMMON;
  567. opcode = OPCODE_COMMON_EQ_DESTROY;
  568. break;
  569. case QTYPE_CQ:
  570. subsys = CMD_SUBSYSTEM_COMMON;
  571. opcode = OPCODE_COMMON_CQ_DESTROY;
  572. break;
  573. case QTYPE_TXQ:
  574. subsys = CMD_SUBSYSTEM_ETH;
  575. opcode = OPCODE_ETH_TX_DESTROY;
  576. break;
  577. case QTYPE_RXQ:
  578. subsys = CMD_SUBSYSTEM_ETH;
  579. opcode = OPCODE_ETH_RX_DESTROY;
  580. break;
  581. case QTYPE_MCCQ:
  582. subsys = CMD_SUBSYSTEM_COMMON;
  583. opcode = OPCODE_COMMON_MCC_DESTROY;
  584. break;
  585. default:
  586. BUG();
  587. }
  588. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  589. req->id = cpu_to_le16(q->id);
  590. status = be_mbox_notify_wait(adapter);
  591. spin_unlock(&adapter->mbox_lock);
  592. return status;
  593. }
  594. /* Create an rx filtering policy configuration on an i/f
  595. * Uses mbox
  596. */
  597. int be_cmd_if_create(struct be_adapter *adapter, u32 flags, u8 *mac,
  598. bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  599. {
  600. struct be_mcc_wrb *wrb;
  601. struct be_cmd_req_if_create *req;
  602. int status;
  603. spin_lock(&adapter->mbox_lock);
  604. wrb = wrb_from_mbox(adapter);
  605. req = embedded_payload(wrb);
  606. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  607. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  608. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  609. req->capability_flags = cpu_to_le32(flags);
  610. req->enable_flags = cpu_to_le32(flags);
  611. req->pmac_invalid = pmac_invalid;
  612. if (!pmac_invalid)
  613. memcpy(req->mac_addr, mac, ETH_ALEN);
  614. status = be_mbox_notify_wait(adapter);
  615. if (!status) {
  616. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  617. *if_handle = le32_to_cpu(resp->interface_id);
  618. if (!pmac_invalid)
  619. *pmac_id = le32_to_cpu(resp->pmac_id);
  620. }
  621. spin_unlock(&adapter->mbox_lock);
  622. return status;
  623. }
  624. /* Uses mbox */
  625. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  626. {
  627. struct be_mcc_wrb *wrb;
  628. struct be_cmd_req_if_destroy *req;
  629. int status;
  630. spin_lock(&adapter->mbox_lock);
  631. wrb = wrb_from_mbox(adapter);
  632. req = embedded_payload(wrb);
  633. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  634. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  635. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  636. req->interface_id = cpu_to_le32(interface_id);
  637. status = be_mbox_notify_wait(adapter);
  638. spin_unlock(&adapter->mbox_lock);
  639. return status;
  640. }
  641. /* Get stats is a non embedded command: the request is not embedded inside
  642. * WRB but is a separate dma memory block
  643. * Uses asynchronous MCC
  644. */
  645. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  646. {
  647. struct be_mcc_wrb *wrb;
  648. struct be_cmd_req_get_stats *req;
  649. struct be_sge *sge;
  650. spin_lock_bh(&adapter->mcc_lock);
  651. wrb = wrb_from_mccq(adapter);
  652. req = nonemb_cmd->va;
  653. sge = nonembedded_sgl(wrb);
  654. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  655. wrb->tag0 = OPCODE_ETH_GET_STATISTICS;
  656. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  657. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  658. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  659. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  660. sge->len = cpu_to_le32(nonemb_cmd->size);
  661. be_mcc_notify(adapter);
  662. spin_unlock_bh(&adapter->mcc_lock);
  663. return 0;
  664. }
  665. /* Uses synchronous mcc */
  666. int be_cmd_link_status_query(struct be_adapter *adapter,
  667. bool *link_up)
  668. {
  669. struct be_mcc_wrb *wrb;
  670. struct be_cmd_req_link_status *req;
  671. int status;
  672. spin_lock_bh(&adapter->mcc_lock);
  673. wrb = wrb_from_mccq(adapter);
  674. req = embedded_payload(wrb);
  675. *link_up = false;
  676. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  677. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  678. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  679. status = be_mcc_notify_wait(adapter);
  680. if (!status) {
  681. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  682. if (resp->mac_speed != PHY_LINK_SPEED_ZERO)
  683. *link_up = true;
  684. }
  685. spin_unlock_bh(&adapter->mcc_lock);
  686. return status;
  687. }
  688. /* Uses Mbox */
  689. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  690. {
  691. struct be_mcc_wrb *wrb;
  692. struct be_cmd_req_get_fw_version *req;
  693. int status;
  694. spin_lock(&adapter->mbox_lock);
  695. wrb = wrb_from_mbox(adapter);
  696. req = embedded_payload(wrb);
  697. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  698. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  699. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  700. status = be_mbox_notify_wait(adapter);
  701. if (!status) {
  702. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  703. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  704. }
  705. spin_unlock(&adapter->mbox_lock);
  706. return status;
  707. }
  708. /* set the EQ delay interval of an EQ to specified value
  709. * Uses async mcc
  710. */
  711. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  712. {
  713. struct be_mcc_wrb *wrb;
  714. struct be_cmd_req_modify_eq_delay *req;
  715. spin_lock_bh(&adapter->mcc_lock);
  716. wrb = wrb_from_mccq(adapter);
  717. req = embedded_payload(wrb);
  718. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  719. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  720. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  721. req->num_eq = cpu_to_le32(1);
  722. req->delay[0].eq_id = cpu_to_le32(eq_id);
  723. req->delay[0].phase = 0;
  724. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  725. be_mcc_notify(adapter);
  726. spin_unlock_bh(&adapter->mcc_lock);
  727. return 0;
  728. }
  729. /* Uses sycnhronous mcc */
  730. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  731. u32 num, bool untagged, bool promiscuous)
  732. {
  733. struct be_mcc_wrb *wrb;
  734. struct be_cmd_req_vlan_config *req;
  735. int status;
  736. spin_lock_bh(&adapter->mcc_lock);
  737. wrb = wrb_from_mccq(adapter);
  738. req = embedded_payload(wrb);
  739. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  740. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  741. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  742. req->interface_id = if_id;
  743. req->promiscuous = promiscuous;
  744. req->untagged = untagged;
  745. req->num_vlan = num;
  746. if (!promiscuous) {
  747. memcpy(req->normal_vlan, vtag_array,
  748. req->num_vlan * sizeof(vtag_array[0]));
  749. }
  750. status = be_mcc_notify_wait(adapter);
  751. spin_unlock_bh(&adapter->mcc_lock);
  752. return status;
  753. }
  754. /* Uses MCC for this command as it may be called in BH context
  755. * Uses synchronous mcc
  756. */
  757. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  758. {
  759. struct be_mcc_wrb *wrb;
  760. struct be_cmd_req_promiscuous_config *req;
  761. int status;
  762. spin_lock_bh(&adapter->mcc_lock);
  763. wrb = wrb_from_mccq(adapter);
  764. req = embedded_payload(wrb);
  765. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  766. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  767. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  768. if (port_num)
  769. req->port1_promiscuous = en;
  770. else
  771. req->port0_promiscuous = en;
  772. status = be_mcc_notify_wait(adapter);
  773. spin_unlock_bh(&adapter->mcc_lock);
  774. return status;
  775. }
  776. /*
  777. * Uses MCC for this command as it may be called in BH context
  778. * (mc == NULL) => multicast promiscous
  779. */
  780. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  781. struct dev_mc_list *mc_list, u32 mc_count)
  782. {
  783. #define BE_MAX_MC 32 /* set mcast promisc if > 32 */
  784. struct be_mcc_wrb *wrb;
  785. struct be_cmd_req_mcast_mac_config *req;
  786. spin_lock_bh(&adapter->mcc_lock);
  787. wrb = wrb_from_mccq(adapter);
  788. req = embedded_payload(wrb);
  789. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  790. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  791. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  792. req->interface_id = if_id;
  793. if (mc_list && mc_count <= BE_MAX_MC) {
  794. int i;
  795. struct dev_mc_list *mc;
  796. req->num_mac = cpu_to_le16(mc_count);
  797. for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
  798. memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
  799. } else {
  800. req->promiscuous = 1;
  801. }
  802. be_mcc_notify_wait(adapter);
  803. spin_unlock_bh(&adapter->mcc_lock);
  804. return 0;
  805. }
  806. /* Uses synchrounous mcc */
  807. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_set_flow_control *req;
  811. int status;
  812. spin_lock_bh(&adapter->mcc_lock);
  813. wrb = wrb_from_mccq(adapter);
  814. req = embedded_payload(wrb);
  815. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  816. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  817. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  818. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  819. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  820. status = be_mcc_notify_wait(adapter);
  821. spin_unlock_bh(&adapter->mcc_lock);
  822. return status;
  823. }
  824. /* Uses sycn mcc */
  825. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  826. {
  827. struct be_mcc_wrb *wrb;
  828. struct be_cmd_req_get_flow_control *req;
  829. int status;
  830. spin_lock_bh(&adapter->mcc_lock);
  831. wrb = wrb_from_mccq(adapter);
  832. req = embedded_payload(wrb);
  833. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  834. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  835. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  836. status = be_mcc_notify_wait(adapter);
  837. if (!status) {
  838. struct be_cmd_resp_get_flow_control *resp =
  839. embedded_payload(wrb);
  840. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  841. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  842. }
  843. spin_unlock_bh(&adapter->mcc_lock);
  844. return status;
  845. }
  846. /* Uses mbox */
  847. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num)
  848. {
  849. struct be_mcc_wrb *wrb;
  850. struct be_cmd_req_query_fw_cfg *req;
  851. int status;
  852. spin_lock(&adapter->mbox_lock);
  853. wrb = wrb_from_mbox(adapter);
  854. req = embedded_payload(wrb);
  855. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  856. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  857. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  858. status = be_mbox_notify_wait(adapter);
  859. if (!status) {
  860. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  861. *port_num = le32_to_cpu(resp->phys_port);
  862. }
  863. spin_unlock(&adapter->mbox_lock);
  864. return status;
  865. }
  866. /* Uses mbox */
  867. int be_cmd_reset_function(struct be_adapter *adapter)
  868. {
  869. struct be_mcc_wrb *wrb;
  870. struct be_cmd_req_hdr *req;
  871. int status;
  872. spin_lock(&adapter->mbox_lock);
  873. wrb = wrb_from_mbox(adapter);
  874. req = embedded_payload(wrb);
  875. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  876. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  877. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  878. status = be_mbox_notify_wait(adapter);
  879. spin_unlock(&adapter->mbox_lock);
  880. return status;
  881. }
  882. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  883. u32 flash_type, u32 flash_opcode, u32 buf_size)
  884. {
  885. struct be_mcc_wrb *wrb;
  886. struct be_cmd_write_flashrom *req = cmd->va;
  887. struct be_sge *sge;
  888. int status;
  889. spin_lock_bh(&adapter->mcc_lock);
  890. wrb = wrb_from_mccq(adapter);
  891. req = embedded_payload(wrb);
  892. sge = nonembedded_sgl(wrb);
  893. be_wrb_hdr_prepare(wrb, cmd->size, false, 1);
  894. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  895. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  896. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  897. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  898. sge->len = cpu_to_le32(cmd->size);
  899. req->params.op_type = cpu_to_le32(flash_type);
  900. req->params.op_code = cpu_to_le32(flash_opcode);
  901. req->params.data_buf_size = cpu_to_le32(buf_size);
  902. status = be_mcc_notify_wait(adapter);
  903. spin_unlock_bh(&adapter->mcc_lock);
  904. return status;
  905. }