dibx000_common.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. #ifndef DIBX000_COMMON_H
  2. #define DIBX000_COMMON_H
  3. enum dibx000_i2c_interface {
  4. DIBX000_I2C_INTERFACE_TUNER = 0,
  5. DIBX000_I2C_INTERFACE_GPIO_1_2 = 1,
  6. DIBX000_I2C_INTERFACE_GPIO_3_4 = 2
  7. };
  8. struct dibx000_i2c_master {
  9. #define DIB3000MC 1
  10. #define DIB7000 2
  11. #define DIB7000P 11
  12. #define DIB7000MC 12
  13. #define DIB8000 13
  14. u16 device_rev;
  15. enum dibx000_i2c_interface selected_interface;
  16. // struct i2c_adapter tuner_i2c_adap;
  17. struct i2c_adapter gated_tuner_i2c_adap;
  18. struct i2c_adapter *i2c_adap;
  19. u8 i2c_addr;
  20. u16 base_reg;
  21. };
  22. extern int dibx000_init_i2c_master(struct dibx000_i2c_master *mst,
  23. u16 device_rev, struct i2c_adapter *i2c_adap,
  24. u8 i2c_addr);
  25. extern struct i2c_adapter *dibx000_get_i2c_adapter(struct dibx000_i2c_master
  26. *mst,
  27. enum dibx000_i2c_interface
  28. intf, int gating);
  29. extern void dibx000_exit_i2c_master(struct dibx000_i2c_master *mst);
  30. extern void dibx000_reset_i2c_master(struct dibx000_i2c_master *mst);
  31. #define BAND_LBAND 0x01
  32. #define BAND_UHF 0x02
  33. #define BAND_VHF 0x04
  34. #define BAND_SBAND 0x08
  35. #define BAND_FM 0x10
  36. #define BAND_OF_FREQUENCY(freq_kHz) ( (freq_kHz) <= 115000 ? BAND_FM : \
  37. (freq_kHz) <= 250000 ? BAND_VHF : \
  38. (freq_kHz) <= 863000 ? BAND_UHF : \
  39. (freq_kHz) <= 2000000 ? BAND_LBAND : BAND_SBAND )
  40. struct dibx000_agc_config {
  41. /* defines the capabilities of this AGC-setting - using the BAND_-defines */
  42. u8 band_caps;
  43. u16 setup;
  44. u16 inv_gain;
  45. u16 time_stabiliz;
  46. u8 alpha_level;
  47. u16 thlock;
  48. u8 wbd_inv;
  49. u16 wbd_ref;
  50. u8 wbd_sel;
  51. u8 wbd_alpha;
  52. u16 agc1_max;
  53. u16 agc1_min;
  54. u16 agc2_max;
  55. u16 agc2_min;
  56. u8 agc1_pt1;
  57. u8 agc1_pt2;
  58. u8 agc1_pt3;
  59. u8 agc1_slope1;
  60. u8 agc1_slope2;
  61. u8 agc2_pt1;
  62. u8 agc2_pt2;
  63. u8 agc2_slope1;
  64. u8 agc2_slope2;
  65. u8 alpha_mant;
  66. u8 alpha_exp;
  67. u8 beta_mant;
  68. u8 beta_exp;
  69. u8 perform_agc_softsplit;
  70. struct {
  71. u16 min;
  72. u16 max;
  73. u16 min_thres;
  74. u16 max_thres;
  75. } split;
  76. };
  77. struct dibx000_bandwidth_config {
  78. u32 internal;
  79. u32 sampling;
  80. u8 pll_prediv;
  81. u8 pll_ratio;
  82. u8 pll_range;
  83. u8 pll_reset;
  84. u8 pll_bypass;
  85. u8 enable_refdiv;
  86. u8 bypclk_div;
  87. u8 IO_CLK_en_core;
  88. u8 ADClkSrc;
  89. u8 modulo;
  90. u16 sad_cfg;
  91. u32 ifreq;
  92. u32 timf;
  93. u32 xtal_hz;
  94. };
  95. enum dibx000_adc_states {
  96. DIBX000_SLOW_ADC_ON = 0,
  97. DIBX000_SLOW_ADC_OFF,
  98. DIBX000_ADC_ON,
  99. DIBX000_ADC_OFF,
  100. DIBX000_VBG_ENABLE,
  101. DIBX000_VBG_DISABLE,
  102. };
  103. #define BANDWIDTH_TO_KHZ(v) ( (v) == BANDWIDTH_8_MHZ ? 8000 : \
  104. (v) == BANDWIDTH_7_MHZ ? 7000 : \
  105. (v) == BANDWIDTH_6_MHZ ? 6000 : 8000 )
  106. #define BANDWIDTH_TO_INDEX(v) ( \
  107. (v) == 8000 ? BANDWIDTH_8_MHZ : \
  108. (v) == 7000 ? BANDWIDTH_7_MHZ : \
  109. (v) == 6000 ? BANDWIDTH_6_MHZ : BANDWIDTH_8_MHZ )
  110. /* Chip output mode. */
  111. #define OUTMODE_HIGH_Z 0
  112. #define OUTMODE_MPEG2_PAR_GATED_CLK 1
  113. #define OUTMODE_MPEG2_PAR_CONT_CLK 2
  114. #define OUTMODE_MPEG2_SERIAL 7
  115. #define OUTMODE_DIVERSITY 4
  116. #define OUTMODE_MPEG2_FIFO 5
  117. #define OUTMODE_ANALOG_ADC 6
  118. #endif