i2c-omap.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. /* I2C controller revisions */
  40. #define OMAP_I2C_REV_2 0x20
  41. /* I2C controller revisions present on specific hardware */
  42. #define OMAP_I2C_REV_ON_2430 0x36
  43. #define OMAP_I2C_REV_ON_3430 0x3C
  44. /* timeout waiting for the controller to respond */
  45. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  46. #define OMAP_I2C_REV_REG 0x00
  47. #define OMAP_I2C_IE_REG 0x04
  48. #define OMAP_I2C_STAT_REG 0x08
  49. #define OMAP_I2C_IV_REG 0x0c
  50. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  51. #define OMAP_I2C_WE_REG 0x0c
  52. #define OMAP_I2C_SYSS_REG 0x10
  53. #define OMAP_I2C_BUF_REG 0x14
  54. #define OMAP_I2C_CNT_REG 0x18
  55. #define OMAP_I2C_DATA_REG 0x1c
  56. #define OMAP_I2C_SYSC_REG 0x20
  57. #define OMAP_I2C_CON_REG 0x24
  58. #define OMAP_I2C_OA_REG 0x28
  59. #define OMAP_I2C_SA_REG 0x2c
  60. #define OMAP_I2C_PSC_REG 0x30
  61. #define OMAP_I2C_SCLL_REG 0x34
  62. #define OMAP_I2C_SCLH_REG 0x38
  63. #define OMAP_I2C_SYSTEST_REG 0x3c
  64. #define OMAP_I2C_BUFSTAT_REG 0x40
  65. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  66. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  67. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  68. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  69. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  70. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  71. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  72. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  73. /* I2C Status Register (OMAP_I2C_STAT): */
  74. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  75. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  76. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  77. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  78. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  79. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  80. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  81. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  82. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  83. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  84. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  85. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  86. /* I2C WE wakeup enable register */
  87. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  88. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  89. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  90. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  91. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  92. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  93. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  94. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  95. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  96. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  97. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  98. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  99. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  100. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  101. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  102. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  103. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  104. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  105. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  106. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  107. /* I2C Configuration Register (OMAP_I2C_CON): */
  108. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  109. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  110. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  111. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  112. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  113. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  114. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  115. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  116. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  117. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  118. /* I2C SCL time value when Master */
  119. #define OMAP_I2C_SCLL_HSSCLL 8
  120. #define OMAP_I2C_SCLH_HSSCLH 8
  121. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  122. #ifdef DEBUG
  123. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  124. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  125. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  126. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  127. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  128. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  129. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  130. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  131. #endif
  132. /* OCP_SYSSTATUS bit definitions */
  133. #define SYSS_RESETDONE_MASK (1 << 0)
  134. /* OCP_SYSCONFIG bit definitions */
  135. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  136. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  137. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  138. #define SYSC_SOFTRESET_MASK (1 << 1)
  139. #define SYSC_AUTOIDLE_MASK (1 << 0)
  140. #define SYSC_IDLEMODE_SMART 0x2
  141. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  142. struct omap_i2c_dev {
  143. struct device *dev;
  144. void __iomem *base; /* virtual */
  145. int irq;
  146. struct clk *iclk; /* Interface clock */
  147. struct clk *fclk; /* Functional clock */
  148. struct completion cmd_complete;
  149. struct resource *ioarea;
  150. u32 speed; /* Speed of bus in Khz */
  151. u16 cmd_err;
  152. u8 *buf;
  153. size_t buf_len;
  154. struct i2c_adapter adapter;
  155. u8 fifo_size; /* use as flag and value
  156. * fifo_size==0 implies no fifo
  157. * if set, should be trsh+1
  158. */
  159. u8 rev;
  160. unsigned b_hw:1; /* bad h/w fixes */
  161. unsigned idle:1;
  162. u16 iestate; /* Saved interrupt register */
  163. };
  164. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  165. int reg, u16 val)
  166. {
  167. __raw_writew(val, i2c_dev->base + reg);
  168. }
  169. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  170. {
  171. return __raw_readw(i2c_dev->base + reg);
  172. }
  173. static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
  174. {
  175. int ret;
  176. dev->iclk = clk_get(dev->dev, "ick");
  177. if (IS_ERR(dev->iclk)) {
  178. ret = PTR_ERR(dev->iclk);
  179. dev->iclk = NULL;
  180. return ret;
  181. }
  182. dev->fclk = clk_get(dev->dev, "fck");
  183. if (IS_ERR(dev->fclk)) {
  184. ret = PTR_ERR(dev->fclk);
  185. if (dev->iclk != NULL) {
  186. clk_put(dev->iclk);
  187. dev->iclk = NULL;
  188. }
  189. dev->fclk = NULL;
  190. return ret;
  191. }
  192. return 0;
  193. }
  194. static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
  195. {
  196. clk_put(dev->fclk);
  197. dev->fclk = NULL;
  198. clk_put(dev->iclk);
  199. dev->iclk = NULL;
  200. }
  201. static void omap_i2c_unidle(struct omap_i2c_dev *dev)
  202. {
  203. WARN_ON(!dev->idle);
  204. clk_enable(dev->iclk);
  205. clk_enable(dev->fclk);
  206. dev->idle = 0;
  207. if (dev->iestate)
  208. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  209. }
  210. static void omap_i2c_idle(struct omap_i2c_dev *dev)
  211. {
  212. u16 iv;
  213. WARN_ON(dev->idle);
  214. dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  215. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
  216. if (dev->rev < OMAP_I2C_REV_2) {
  217. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
  218. } else {
  219. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
  220. /* Flush posted write before the dev->idle store occurs */
  221. omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  222. }
  223. dev->idle = 1;
  224. clk_disable(dev->fclk);
  225. clk_disable(dev->iclk);
  226. }
  227. static int omap_i2c_init(struct omap_i2c_dev *dev)
  228. {
  229. u16 psc = 0, scll = 0, sclh = 0;
  230. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  231. unsigned long fclk_rate = 12000000;
  232. unsigned long timeout;
  233. unsigned long internal_clk = 0;
  234. if (dev->rev >= OMAP_I2C_REV_2) {
  235. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  236. /* For some reason we need to set the EN bit before the
  237. * reset done bit gets set. */
  238. timeout = jiffies + OMAP_I2C_TIMEOUT;
  239. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  240. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  241. SYSS_RESETDONE_MASK)) {
  242. if (time_after(jiffies, timeout)) {
  243. dev_warn(dev->dev, "timeout waiting "
  244. "for controller reset\n");
  245. return -ETIMEDOUT;
  246. }
  247. msleep(1);
  248. }
  249. /* SYSC register is cleared by the reset; rewrite it */
  250. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  251. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  252. SYSC_AUTOIDLE_MASK);
  253. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  254. u32 v;
  255. v = SYSC_AUTOIDLE_MASK;
  256. v |= SYSC_ENAWAKEUP_MASK;
  257. v |= (SYSC_IDLEMODE_SMART <<
  258. __ffs(SYSC_SIDLEMODE_MASK));
  259. v |= (SYSC_CLOCKACTIVITY_FCLK <<
  260. __ffs(SYSC_CLOCKACTIVITY_MASK));
  261. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, v);
  262. /*
  263. * Enabling all wakup sources to stop I2C freezing on
  264. * WFI instruction.
  265. * REVISIT: Some wkup sources might not be needed.
  266. */
  267. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
  268. OMAP_I2C_WE_ALL);
  269. }
  270. }
  271. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  272. if (cpu_class_is_omap1()) {
  273. /*
  274. * The I2C functional clock is the armxor_ck, so there's
  275. * no need to get "armxor_ck" separately. Now, if OMAP2420
  276. * always returns 12MHz for the functional clock, we can
  277. * do this bit unconditionally.
  278. */
  279. fclk_rate = clk_get_rate(dev->fclk);
  280. /* TRM for 5912 says the I2C clock must be prescaled to be
  281. * between 7 - 12 MHz. The XOR input clock is typically
  282. * 12, 13 or 19.2 MHz. So we should have code that produces:
  283. *
  284. * XOR MHz Divider Prescaler
  285. * 12 1 0
  286. * 13 2 1
  287. * 19.2 2 1
  288. */
  289. if (fclk_rate > 12000000)
  290. psc = fclk_rate / 12000000;
  291. }
  292. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  293. /*
  294. * HSI2C controller internal clk rate should be 19.2 Mhz for
  295. * HS and for all modes on 2430. On 34xx we can use lower rate
  296. * to get longer filter period for better noise suppression.
  297. * The filter is iclk (fclk for HS) period.
  298. */
  299. if (dev->speed > 400 || cpu_is_omap2430())
  300. internal_clk = 19200;
  301. else if (dev->speed > 100)
  302. internal_clk = 9600;
  303. else
  304. internal_clk = 4000;
  305. fclk_rate = clk_get_rate(dev->fclk) / 1000;
  306. /* Compute prescaler divisor */
  307. psc = fclk_rate / internal_clk;
  308. psc = psc - 1;
  309. /* If configured for High Speed */
  310. if (dev->speed > 400) {
  311. unsigned long scl;
  312. /* For first phase of HS mode */
  313. scl = internal_clk / 400;
  314. fsscll = scl - (scl / 3) - 7;
  315. fssclh = (scl / 3) - 5;
  316. /* For second phase of HS mode */
  317. scl = fclk_rate / dev->speed;
  318. hsscll = scl - (scl / 3) - 7;
  319. hssclh = (scl / 3) - 5;
  320. } else if (dev->speed > 100) {
  321. unsigned long scl;
  322. /* Fast mode */
  323. scl = internal_clk / dev->speed;
  324. fsscll = scl - (scl / 3) - 7;
  325. fssclh = (scl / 3) - 5;
  326. } else {
  327. /* Standard mode */
  328. fsscll = internal_clk / (dev->speed * 2) - 7;
  329. fssclh = internal_clk / (dev->speed * 2) - 5;
  330. }
  331. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  332. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  333. } else {
  334. /* Program desired operating rate */
  335. fclk_rate /= (psc + 1) * 1000;
  336. if (psc > 2)
  337. psc = 2;
  338. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  339. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  340. }
  341. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  342. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  343. /* SCL low and high time values */
  344. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  345. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  346. if (dev->fifo_size)
  347. /* Note: setup required fifo size - 1 */
  348. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG,
  349. (dev->fifo_size - 1) << 8 | /* RTRSH */
  350. OMAP_I2C_BUF_RXFIF_CLR |
  351. (dev->fifo_size - 1) | /* XTRSH */
  352. OMAP_I2C_BUF_TXFIF_CLR);
  353. /* Take the I2C module out of reset: */
  354. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  355. /* Enable interrupts */
  356. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG,
  357. (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  358. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  359. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  360. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0));
  361. return 0;
  362. }
  363. /*
  364. * Waiting on Bus Busy
  365. */
  366. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  367. {
  368. unsigned long timeout;
  369. timeout = jiffies + OMAP_I2C_TIMEOUT;
  370. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  371. if (time_after(jiffies, timeout)) {
  372. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  373. return -ETIMEDOUT;
  374. }
  375. msleep(1);
  376. }
  377. return 0;
  378. }
  379. /*
  380. * Low level master read/write transaction.
  381. */
  382. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  383. struct i2c_msg *msg, int stop)
  384. {
  385. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  386. int r;
  387. u16 w;
  388. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  389. msg->addr, msg->len, msg->flags, stop);
  390. if (msg->len == 0)
  391. return -EINVAL;
  392. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  393. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  394. dev->buf = msg->buf;
  395. dev->buf_len = msg->len;
  396. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  397. /* Clear the FIFO Buffers */
  398. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  399. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  400. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  401. init_completion(&dev->cmd_complete);
  402. dev->cmd_err = 0;
  403. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  404. /* High speed configuration */
  405. if (dev->speed > 400)
  406. w |= OMAP_I2C_CON_OPMODE_HS;
  407. if (msg->flags & I2C_M_TEN)
  408. w |= OMAP_I2C_CON_XA;
  409. if (!(msg->flags & I2C_M_RD))
  410. w |= OMAP_I2C_CON_TRX;
  411. if (!dev->b_hw && stop)
  412. w |= OMAP_I2C_CON_STP;
  413. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  414. /*
  415. * Don't write stt and stp together on some hardware.
  416. */
  417. if (dev->b_hw && stop) {
  418. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  419. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  420. while (con & OMAP_I2C_CON_STT) {
  421. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  422. /* Let the user know if i2c is in a bad state */
  423. if (time_after(jiffies, delay)) {
  424. dev_err(dev->dev, "controller timed out "
  425. "waiting for start condition to finish\n");
  426. return -ETIMEDOUT;
  427. }
  428. cpu_relax();
  429. }
  430. w |= OMAP_I2C_CON_STP;
  431. w &= ~OMAP_I2C_CON_STT;
  432. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  433. }
  434. /*
  435. * REVISIT: We should abort the transfer on signals, but the bus goes
  436. * into arbitration and we're currently unable to recover from it.
  437. */
  438. r = wait_for_completion_timeout(&dev->cmd_complete,
  439. OMAP_I2C_TIMEOUT);
  440. dev->buf_len = 0;
  441. if (r < 0)
  442. return r;
  443. if (r == 0) {
  444. dev_err(dev->dev, "controller timed out\n");
  445. omap_i2c_init(dev);
  446. return -ETIMEDOUT;
  447. }
  448. if (likely(!dev->cmd_err))
  449. return 0;
  450. /* We have an error */
  451. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  452. OMAP_I2C_STAT_XUDF)) {
  453. omap_i2c_init(dev);
  454. return -EIO;
  455. }
  456. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  457. if (msg->flags & I2C_M_IGNORE_NAK)
  458. return 0;
  459. if (stop) {
  460. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  461. w |= OMAP_I2C_CON_STP;
  462. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  463. }
  464. return -EREMOTEIO;
  465. }
  466. return -EIO;
  467. }
  468. /*
  469. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  470. * to do the work during IRQ processing.
  471. */
  472. static int
  473. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  474. {
  475. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  476. int i;
  477. int r;
  478. omap_i2c_unidle(dev);
  479. r = omap_i2c_wait_for_bb(dev);
  480. if (r < 0)
  481. goto out;
  482. for (i = 0; i < num; i++) {
  483. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  484. if (r != 0)
  485. break;
  486. }
  487. if (r == 0)
  488. r = num;
  489. out:
  490. omap_i2c_idle(dev);
  491. return r;
  492. }
  493. static u32
  494. omap_i2c_func(struct i2c_adapter *adap)
  495. {
  496. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  497. }
  498. static inline void
  499. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  500. {
  501. dev->cmd_err |= err;
  502. complete(&dev->cmd_complete);
  503. }
  504. static inline void
  505. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  506. {
  507. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  508. }
  509. /* rev1 devices are apparently only on some 15xx */
  510. #ifdef CONFIG_ARCH_OMAP15XX
  511. static irqreturn_t
  512. omap_i2c_rev1_isr(int this_irq, void *dev_id)
  513. {
  514. struct omap_i2c_dev *dev = dev_id;
  515. u16 iv, w;
  516. if (dev->idle)
  517. return IRQ_NONE;
  518. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  519. switch (iv) {
  520. case 0x00: /* None */
  521. break;
  522. case 0x01: /* Arbitration lost */
  523. dev_err(dev->dev, "Arbitration lost\n");
  524. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  525. break;
  526. case 0x02: /* No acknowledgement */
  527. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  528. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  529. break;
  530. case 0x03: /* Register access ready */
  531. omap_i2c_complete_cmd(dev, 0);
  532. break;
  533. case 0x04: /* Receive data ready */
  534. if (dev->buf_len) {
  535. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  536. *dev->buf++ = w;
  537. dev->buf_len--;
  538. if (dev->buf_len) {
  539. *dev->buf++ = w >> 8;
  540. dev->buf_len--;
  541. }
  542. } else
  543. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  544. break;
  545. case 0x05: /* Transmit data ready */
  546. if (dev->buf_len) {
  547. w = *dev->buf++;
  548. dev->buf_len--;
  549. if (dev->buf_len) {
  550. w |= *dev->buf++ << 8;
  551. dev->buf_len--;
  552. }
  553. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  554. } else
  555. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  556. break;
  557. default:
  558. return IRQ_NONE;
  559. }
  560. return IRQ_HANDLED;
  561. }
  562. #else
  563. #define omap_i2c_rev1_isr NULL
  564. #endif
  565. static irqreturn_t
  566. omap_i2c_isr(int this_irq, void *dev_id)
  567. {
  568. struct omap_i2c_dev *dev = dev_id;
  569. u16 bits;
  570. u16 stat, w;
  571. int err, count = 0;
  572. if (dev->idle)
  573. return IRQ_NONE;
  574. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  575. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  576. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  577. if (count++ == 100) {
  578. dev_warn(dev->dev, "Too much work in one IRQ\n");
  579. break;
  580. }
  581. err = 0;
  582. complete:
  583. /*
  584. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  585. * acked after the data operation is complete.
  586. * Ref: TRM SWPU114Q Figure 18-31
  587. */
  588. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  589. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  590. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  591. if (stat & OMAP_I2C_STAT_NACK) {
  592. err |= OMAP_I2C_STAT_NACK;
  593. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  594. OMAP_I2C_CON_STP);
  595. }
  596. if (stat & OMAP_I2C_STAT_AL) {
  597. dev_err(dev->dev, "Arbitration lost\n");
  598. err |= OMAP_I2C_STAT_AL;
  599. }
  600. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  601. OMAP_I2C_STAT_AL)) {
  602. omap_i2c_ack_stat(dev, stat &
  603. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  604. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  605. omap_i2c_complete_cmd(dev, err);
  606. return IRQ_HANDLED;
  607. }
  608. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  609. u8 num_bytes = 1;
  610. if (dev->fifo_size) {
  611. if (stat & OMAP_I2C_STAT_RRDY)
  612. num_bytes = dev->fifo_size;
  613. else /* read RXSTAT on RDR interrupt */
  614. num_bytes = (omap_i2c_read_reg(dev,
  615. OMAP_I2C_BUFSTAT_REG)
  616. >> 8) & 0x3F;
  617. }
  618. while (num_bytes) {
  619. num_bytes--;
  620. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  621. if (dev->buf_len) {
  622. *dev->buf++ = w;
  623. dev->buf_len--;
  624. /* Data reg from 2430 is 8 bit wide */
  625. if (!cpu_is_omap2430() &&
  626. !cpu_is_omap34xx()) {
  627. if (dev->buf_len) {
  628. *dev->buf++ = w >> 8;
  629. dev->buf_len--;
  630. }
  631. }
  632. } else {
  633. if (stat & OMAP_I2C_STAT_RRDY)
  634. dev_err(dev->dev,
  635. "RRDY IRQ while no data"
  636. " requested\n");
  637. if (stat & OMAP_I2C_STAT_RDR)
  638. dev_err(dev->dev,
  639. "RDR IRQ while no data"
  640. " requested\n");
  641. break;
  642. }
  643. }
  644. omap_i2c_ack_stat(dev,
  645. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  646. continue;
  647. }
  648. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  649. u8 num_bytes = 1;
  650. if (dev->fifo_size) {
  651. if (stat & OMAP_I2C_STAT_XRDY)
  652. num_bytes = dev->fifo_size;
  653. else /* read TXSTAT on XDR interrupt */
  654. num_bytes = omap_i2c_read_reg(dev,
  655. OMAP_I2C_BUFSTAT_REG)
  656. & 0x3F;
  657. }
  658. while (num_bytes) {
  659. num_bytes--;
  660. w = 0;
  661. if (dev->buf_len) {
  662. w = *dev->buf++;
  663. dev->buf_len--;
  664. /* Data reg from 2430 is 8 bit wide */
  665. if (!cpu_is_omap2430() &&
  666. !cpu_is_omap34xx()) {
  667. if (dev->buf_len) {
  668. w |= *dev->buf++ << 8;
  669. dev->buf_len--;
  670. }
  671. }
  672. } else {
  673. if (stat & OMAP_I2C_STAT_XRDY)
  674. dev_err(dev->dev,
  675. "XRDY IRQ while no "
  676. "data to send\n");
  677. if (stat & OMAP_I2C_STAT_XDR)
  678. dev_err(dev->dev,
  679. "XDR IRQ while no "
  680. "data to send\n");
  681. break;
  682. }
  683. /*
  684. * OMAP3430 Errata 1.153: When an XRDY/XDR
  685. * is hit, wait for XUDF before writing data
  686. * to DATA_REG. Otherwise some data bytes can
  687. * be lost while transferring them from the
  688. * memory to the I2C interface.
  689. */
  690. if (dev->rev <= OMAP_I2C_REV_ON_3430) {
  691. while (!(stat & OMAP_I2C_STAT_XUDF)) {
  692. if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  693. omap_i2c_ack_stat(dev, stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  694. err |= OMAP_I2C_STAT_XUDF;
  695. goto complete;
  696. }
  697. cpu_relax();
  698. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  699. }
  700. }
  701. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  702. }
  703. omap_i2c_ack_stat(dev,
  704. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  705. continue;
  706. }
  707. if (stat & OMAP_I2C_STAT_ROVR) {
  708. dev_err(dev->dev, "Receive overrun\n");
  709. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  710. }
  711. if (stat & OMAP_I2C_STAT_XUDF) {
  712. dev_err(dev->dev, "Transmit underflow\n");
  713. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  714. }
  715. }
  716. return count ? IRQ_HANDLED : IRQ_NONE;
  717. }
  718. static const struct i2c_algorithm omap_i2c_algo = {
  719. .master_xfer = omap_i2c_xfer,
  720. .functionality = omap_i2c_func,
  721. };
  722. static int __init
  723. omap_i2c_probe(struct platform_device *pdev)
  724. {
  725. struct omap_i2c_dev *dev;
  726. struct i2c_adapter *adap;
  727. struct resource *mem, *irq, *ioarea;
  728. irq_handler_t isr;
  729. int r;
  730. u32 speed = 0;
  731. /* NOTE: driver uses the static register mapping */
  732. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  733. if (!mem) {
  734. dev_err(&pdev->dev, "no mem resource?\n");
  735. return -ENODEV;
  736. }
  737. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  738. if (!irq) {
  739. dev_err(&pdev->dev, "no irq resource?\n");
  740. return -ENODEV;
  741. }
  742. ioarea = request_mem_region(mem->start, resource_size(mem),
  743. pdev->name);
  744. if (!ioarea) {
  745. dev_err(&pdev->dev, "I2C region already claimed\n");
  746. return -EBUSY;
  747. }
  748. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  749. if (!dev) {
  750. r = -ENOMEM;
  751. goto err_release_region;
  752. }
  753. if (pdev->dev.platform_data != NULL)
  754. speed = *(u32 *)pdev->dev.platform_data;
  755. else
  756. speed = 100; /* Defualt speed */
  757. dev->speed = speed;
  758. dev->idle = 1;
  759. dev->dev = &pdev->dev;
  760. dev->irq = irq->start;
  761. dev->base = ioremap(mem->start, resource_size(mem));
  762. if (!dev->base) {
  763. r = -ENOMEM;
  764. goto err_free_mem;
  765. }
  766. platform_set_drvdata(pdev, dev);
  767. if ((r = omap_i2c_get_clocks(dev)) != 0)
  768. goto err_iounmap;
  769. omap_i2c_unidle(dev);
  770. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  771. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  772. u16 s;
  773. /* Set up the fifo size - Get total size */
  774. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  775. dev->fifo_size = 0x8 << s;
  776. /*
  777. * Set up notification threshold as half the total available
  778. * size. This is to ensure that we can handle the status on int
  779. * call back latencies.
  780. */
  781. dev->fifo_size = (dev->fifo_size / 2);
  782. dev->b_hw = 1; /* Enable hardware fixes */
  783. }
  784. /* reset ASAP, clearing any IRQs */
  785. omap_i2c_init(dev);
  786. isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
  787. r = request_irq(dev->irq, isr, 0, pdev->name, dev);
  788. if (r) {
  789. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  790. goto err_unuse_clocks;
  791. }
  792. dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
  793. pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  794. omap_i2c_idle(dev);
  795. adap = &dev->adapter;
  796. i2c_set_adapdata(adap, dev);
  797. adap->owner = THIS_MODULE;
  798. adap->class = I2C_CLASS_HWMON;
  799. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  800. adap->algo = &omap_i2c_algo;
  801. adap->dev.parent = &pdev->dev;
  802. /* i2c device drivers may be active on return from add_adapter() */
  803. adap->nr = pdev->id;
  804. r = i2c_add_numbered_adapter(adap);
  805. if (r) {
  806. dev_err(dev->dev, "failure adding adapter\n");
  807. goto err_free_irq;
  808. }
  809. return 0;
  810. err_free_irq:
  811. free_irq(dev->irq, dev);
  812. err_unuse_clocks:
  813. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  814. omap_i2c_idle(dev);
  815. omap_i2c_put_clocks(dev);
  816. err_iounmap:
  817. iounmap(dev->base);
  818. err_free_mem:
  819. platform_set_drvdata(pdev, NULL);
  820. kfree(dev);
  821. err_release_region:
  822. release_mem_region(mem->start, resource_size(mem));
  823. return r;
  824. }
  825. static int
  826. omap_i2c_remove(struct platform_device *pdev)
  827. {
  828. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  829. struct resource *mem;
  830. platform_set_drvdata(pdev, NULL);
  831. free_irq(dev->irq, dev);
  832. i2c_del_adapter(&dev->adapter);
  833. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  834. omap_i2c_put_clocks(dev);
  835. iounmap(dev->base);
  836. kfree(dev);
  837. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  838. release_mem_region(mem->start, resource_size(mem));
  839. return 0;
  840. }
  841. static struct platform_driver omap_i2c_driver = {
  842. .probe = omap_i2c_probe,
  843. .remove = omap_i2c_remove,
  844. .driver = {
  845. .name = "i2c_omap",
  846. .owner = THIS_MODULE,
  847. },
  848. };
  849. /* I2C may be needed to bring up other drivers */
  850. static int __init
  851. omap_i2c_init_driver(void)
  852. {
  853. return platform_driver_register(&omap_i2c_driver);
  854. }
  855. subsys_initcall(omap_i2c_init_driver);
  856. static void __exit omap_i2c_exit_driver(void)
  857. {
  858. platform_driver_unregister(&omap_i2c_driver);
  859. }
  860. module_exit(omap_i2c_exit_driver);
  861. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  862. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  863. MODULE_LICENSE("GPL");
  864. MODULE_ALIAS("platform:i2c_omap");