radeon_kms.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. /*
  33. * Driver load/unload
  34. */
  35. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  36. {
  37. struct radeon_device *rdev;
  38. int r;
  39. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  40. if (rdev == NULL) {
  41. return -ENOMEM;
  42. }
  43. dev->dev_private = (void *)rdev;
  44. /* update BUS flag */
  45. if (drm_device_is_agp(dev)) {
  46. flags |= RADEON_IS_AGP;
  47. } else if (drm_device_is_pcie(dev)) {
  48. flags |= RADEON_IS_PCIE;
  49. } else {
  50. flags |= RADEON_IS_PCI;
  51. }
  52. /* radeon_device_init should report only fatal error
  53. * like memory allocation failure or iomapping failure,
  54. * or memory manager initialization failure, it must
  55. * properly initialize the GPU MC controller and permit
  56. * VRAM allocation
  57. */
  58. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  59. if (r) {
  60. DRM_ERROR("Fatal error while trying to initialize radeon.\n");
  61. return r;
  62. }
  63. /* Again modeset_init should fail only on fatal error
  64. * otherwise it should provide enough functionalities
  65. * for shadowfb to run
  66. */
  67. r = radeon_modeset_init(rdev);
  68. if (r) {
  69. return r;
  70. }
  71. return 0;
  72. }
  73. int radeon_driver_unload_kms(struct drm_device *dev)
  74. {
  75. struct radeon_device *rdev = dev->dev_private;
  76. if (rdev == NULL)
  77. return 0;
  78. radeon_modeset_fini(rdev);
  79. radeon_device_fini(rdev);
  80. kfree(rdev);
  81. dev->dev_private = NULL;
  82. return 0;
  83. }
  84. /*
  85. * Userspace get informations ioctl
  86. */
  87. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  88. {
  89. struct radeon_device *rdev = dev->dev_private;
  90. struct drm_radeon_info *info;
  91. uint32_t *value_ptr;
  92. uint32_t value;
  93. info = data;
  94. value_ptr = (uint32_t *)((unsigned long)info->value);
  95. switch (info->request) {
  96. case RADEON_INFO_DEVICE_ID:
  97. value = dev->pci_device;
  98. break;
  99. case RADEON_INFO_NUM_GB_PIPES:
  100. value = rdev->num_gb_pipes;
  101. break;
  102. case RADEON_INFO_NUM_Z_PIPES:
  103. value = rdev->num_z_pipes;
  104. break;
  105. case RADEON_INFO_ACCEL_WORKING:
  106. value = rdev->accel_working;
  107. break;
  108. default:
  109. DRM_DEBUG("Invalid request %d\n", info->request);
  110. return -EINVAL;
  111. }
  112. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  113. DRM_ERROR("copy_to_user\n");
  114. return -EFAULT;
  115. }
  116. return 0;
  117. }
  118. /*
  119. * Outdated mess for old drm with Xorg being in charge (void function now).
  120. */
  121. int radeon_driver_firstopen_kms(struct drm_device *dev)
  122. {
  123. return 0;
  124. }
  125. void radeon_driver_lastclose_kms(struct drm_device *dev)
  126. {
  127. }
  128. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  129. {
  130. return 0;
  131. }
  132. void radeon_driver_postclose_kms(struct drm_device *dev,
  133. struct drm_file *file_priv)
  134. {
  135. }
  136. void radeon_driver_preclose_kms(struct drm_device *dev,
  137. struct drm_file *file_priv)
  138. {
  139. }
  140. /*
  141. * VBlank related functions.
  142. */
  143. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  144. {
  145. struct radeon_device *rdev = dev->dev_private;
  146. if (crtc < 0 || crtc > 1) {
  147. DRM_ERROR("Invalid crtc %d\n", crtc);
  148. return -EINVAL;
  149. }
  150. return radeon_get_vblank_counter(rdev, crtc);
  151. }
  152. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  153. {
  154. struct radeon_device *rdev = dev->dev_private;
  155. if (crtc < 0 || crtc > 1) {
  156. DRM_ERROR("Invalid crtc %d\n", crtc);
  157. return -EINVAL;
  158. }
  159. rdev->irq.crtc_vblank_int[crtc] = true;
  160. return radeon_irq_set(rdev);
  161. }
  162. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  163. {
  164. struct radeon_device *rdev = dev->dev_private;
  165. if (crtc < 0 || crtc > 1) {
  166. DRM_ERROR("Invalid crtc %d\n", crtc);
  167. return;
  168. }
  169. rdev->irq.crtc_vblank_int[crtc] = false;
  170. radeon_irq_set(rdev);
  171. }
  172. /*
  173. * For multiple master (like multiple X).
  174. */
  175. struct drm_radeon_master_private {
  176. drm_local_map_t *sarea;
  177. drm_radeon_sarea_t *sarea_priv;
  178. };
  179. int radeon_master_create_kms(struct drm_device *dev, struct drm_master *master)
  180. {
  181. struct drm_radeon_master_private *master_priv;
  182. unsigned long sareapage;
  183. int ret;
  184. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  185. if (master_priv == NULL) {
  186. return -ENOMEM;
  187. }
  188. /* prebuild the SAREA */
  189. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  190. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM,
  191. _DRM_CONTAINS_LOCK,
  192. &master_priv->sarea);
  193. if (ret) {
  194. DRM_ERROR("SAREA setup failed\n");
  195. return ret;
  196. }
  197. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  198. master_priv->sarea_priv->pfCurrentPage = 0;
  199. master->driver_priv = master_priv;
  200. return 0;
  201. }
  202. void radeon_master_destroy_kms(struct drm_device *dev,
  203. struct drm_master *master)
  204. {
  205. struct drm_radeon_master_private *master_priv = master->driver_priv;
  206. if (master_priv == NULL) {
  207. return;
  208. }
  209. if (master_priv->sarea) {
  210. drm_rmmap_locked(dev, master_priv->sarea);
  211. }
  212. kfree(master_priv);
  213. master->driver_priv = NULL;
  214. }
  215. /*
  216. * IOCTL.
  217. */
  218. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  219. struct drm_file *file_priv)
  220. {
  221. /* Not valid in KMS. */
  222. return -EINVAL;
  223. }
  224. #define KMS_INVALID_IOCTL(name) \
  225. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  226. { \
  227. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  228. return -EINVAL; \
  229. }
  230. /*
  231. * All these ioctls are invalid in kms world.
  232. */
  233. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  234. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  235. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  236. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  237. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  238. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  239. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  240. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  241. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  242. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  243. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  244. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  245. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  246. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  247. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  248. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  249. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  250. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  251. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  252. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  253. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  254. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  255. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  256. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  257. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  258. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  259. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  260. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  261. DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  262. DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  263. DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  264. DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  265. DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  266. DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  267. DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  268. DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  269. DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  270. DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  271. DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  272. DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  273. DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  274. DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  275. DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  276. DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  277. DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  278. DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  279. DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  280. DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  281. DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  282. DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  283. DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  284. DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  285. DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  286. DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  287. DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  288. /* KMS */
  289. DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH),
  290. DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH),
  291. DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH),
  292. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH),
  293. DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
  294. DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
  295. DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH),
  296. DRM_IOCTL_DEF(DRM_RADEON_CS, radeon_cs_ioctl, DRM_AUTH),
  297. DRM_IOCTL_DEF(DRM_RADEON_INFO, radeon_info_ioctl, DRM_AUTH),
  298. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH),
  299. DRM_IOCTL_DEF(DRM_RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH),
  300. DRM_IOCTL_DEF(DRM_RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH),
  301. };
  302. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);