radeon_encoders.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  34. {
  35. struct radeon_device *rdev = dev->dev_private;
  36. uint32_t ret = 0;
  37. switch (supported_device) {
  38. case ATOM_DEVICE_CRT1_SUPPORT:
  39. case ATOM_DEVICE_TV1_SUPPORT:
  40. case ATOM_DEVICE_TV2_SUPPORT:
  41. case ATOM_DEVICE_CRT2_SUPPORT:
  42. case ATOM_DEVICE_CV_SUPPORT:
  43. switch (dac) {
  44. case 1: /* dac a */
  45. if ((rdev->family == CHIP_RS300) ||
  46. (rdev->family == CHIP_RS400) ||
  47. (rdev->family == CHIP_RS480))
  48. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  49. else if (ASIC_IS_AVIVO(rdev))
  50. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  51. else
  52. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  53. break;
  54. case 2: /* dac b */
  55. if (ASIC_IS_AVIVO(rdev))
  56. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  57. else {
  58. /*if (rdev->family == CHIP_R200)
  59. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  60. else*/
  61. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  62. }
  63. break;
  64. case 3: /* external dac */
  65. if (ASIC_IS_AVIVO(rdev))
  66. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  67. else
  68. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  69. break;
  70. }
  71. break;
  72. case ATOM_DEVICE_LCD1_SUPPORT:
  73. if (ASIC_IS_AVIVO(rdev))
  74. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  75. else
  76. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  77. break;
  78. case ATOM_DEVICE_DFP1_SUPPORT:
  79. if ((rdev->family == CHIP_RS300) ||
  80. (rdev->family == CHIP_RS400) ||
  81. (rdev->family == CHIP_RS480))
  82. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  83. else if (ASIC_IS_AVIVO(rdev))
  84. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  85. else
  86. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  87. break;
  88. case ATOM_DEVICE_LCD2_SUPPORT:
  89. case ATOM_DEVICE_DFP2_SUPPORT:
  90. if ((rdev->family == CHIP_RS600) ||
  91. (rdev->family == CHIP_RS690) ||
  92. (rdev->family == CHIP_RS740))
  93. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  94. else if (ASIC_IS_AVIVO(rdev))
  95. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  96. else
  97. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  98. break;
  99. case ATOM_DEVICE_DFP3_SUPPORT:
  100. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  101. break;
  102. }
  103. return ret;
  104. }
  105. void
  106. radeon_link_encoder_connector(struct drm_device *dev)
  107. {
  108. struct drm_connector *connector;
  109. struct radeon_connector *radeon_connector;
  110. struct drm_encoder *encoder;
  111. struct radeon_encoder *radeon_encoder;
  112. /* walk the list and link encoders to connectors */
  113. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  114. radeon_connector = to_radeon_connector(connector);
  115. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  116. radeon_encoder = to_radeon_encoder(encoder);
  117. if (radeon_encoder->devices & radeon_connector->devices)
  118. drm_mode_connector_attach_encoder(connector, encoder);
  119. }
  120. }
  121. }
  122. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  123. {
  124. struct drm_device *dev = encoder->dev;
  125. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  126. struct drm_connector *connector;
  127. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  128. if (connector->encoder == encoder) {
  129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  130. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  131. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  132. radeon_encoder->active_device, radeon_encoder->devices,
  133. radeon_connector->devices, encoder->encoder_type);
  134. }
  135. }
  136. }
  137. static struct drm_connector *
  138. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  139. {
  140. struct drm_device *dev = encoder->dev;
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct drm_connector *connector;
  143. struct radeon_connector *radeon_connector;
  144. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  145. radeon_connector = to_radeon_connector(connector);
  146. if (radeon_encoder->devices & radeon_connector->devices)
  147. return connector;
  148. }
  149. return NULL;
  150. }
  151. /* used for both atom and legacy */
  152. void radeon_rmx_mode_fixup(struct drm_encoder *encoder,
  153. struct drm_display_mode *mode,
  154. struct drm_display_mode *adjusted_mode)
  155. {
  156. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  157. struct drm_device *dev = encoder->dev;
  158. struct radeon_device *rdev = dev->dev_private;
  159. struct radeon_native_mode *native_mode = &radeon_encoder->native_mode;
  160. if (mode->hdisplay < native_mode->panel_xres ||
  161. mode->vdisplay < native_mode->panel_yres) {
  162. if (ASIC_IS_AVIVO(rdev)) {
  163. adjusted_mode->hdisplay = native_mode->panel_xres;
  164. adjusted_mode->vdisplay = native_mode->panel_yres;
  165. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  166. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  167. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  168. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  169. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  170. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  171. /* update crtc values */
  172. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  173. /* adjust crtc values */
  174. adjusted_mode->crtc_hdisplay = native_mode->panel_xres;
  175. adjusted_mode->crtc_vdisplay = native_mode->panel_yres;
  176. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  177. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  178. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  179. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  180. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  181. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  182. } else {
  183. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  184. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  185. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  186. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  187. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  188. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  189. /* update crtc values */
  190. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  191. /* adjust crtc values */
  192. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  193. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  194. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  195. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  196. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  197. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  198. }
  199. adjusted_mode->flags = native_mode->flags;
  200. adjusted_mode->clock = native_mode->dotclock;
  201. }
  202. }
  203. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  204. struct drm_display_mode *mode,
  205. struct drm_display_mode *adjusted_mode)
  206. {
  207. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  208. drm_mode_set_crtcinfo(adjusted_mode, 0);
  209. if (radeon_encoder->rmx_type != RMX_OFF)
  210. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  211. /* hw bug */
  212. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  213. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  214. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  215. return true;
  216. }
  217. static void
  218. atombios_dac_setup(struct drm_encoder *encoder, int action)
  219. {
  220. struct drm_device *dev = encoder->dev;
  221. struct radeon_device *rdev = dev->dev_private;
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  224. int index = 0, num = 0;
  225. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  226. enum radeon_tv_std tv_std = TV_STD_NTSC;
  227. if (dac_info->tv_std)
  228. tv_std = dac_info->tv_std;
  229. memset(&args, 0, sizeof(args));
  230. switch (radeon_encoder->encoder_id) {
  231. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  232. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  233. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  234. num = 1;
  235. break;
  236. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  237. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  238. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  239. num = 2;
  240. break;
  241. }
  242. args.ucAction = action;
  243. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  244. args.ucDacStandard = ATOM_DAC1_PS2;
  245. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  246. args.ucDacStandard = ATOM_DAC1_CV;
  247. else {
  248. switch (tv_std) {
  249. case TV_STD_PAL:
  250. case TV_STD_PAL_M:
  251. case TV_STD_SCART_PAL:
  252. case TV_STD_SECAM:
  253. case TV_STD_PAL_CN:
  254. args.ucDacStandard = ATOM_DAC1_PAL;
  255. break;
  256. case TV_STD_NTSC:
  257. case TV_STD_NTSC_J:
  258. case TV_STD_PAL_60:
  259. default:
  260. args.ucDacStandard = ATOM_DAC1_NTSC;
  261. break;
  262. }
  263. }
  264. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  265. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  266. }
  267. static void
  268. atombios_tv_setup(struct drm_encoder *encoder, int action)
  269. {
  270. struct drm_device *dev = encoder->dev;
  271. struct radeon_device *rdev = dev->dev_private;
  272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  273. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  274. int index = 0;
  275. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  276. enum radeon_tv_std tv_std = TV_STD_NTSC;
  277. if (dac_info->tv_std)
  278. tv_std = dac_info->tv_std;
  279. memset(&args, 0, sizeof(args));
  280. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  281. args.sTVEncoder.ucAction = action;
  282. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  283. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  284. else {
  285. switch (tv_std) {
  286. case TV_STD_NTSC:
  287. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  288. break;
  289. case TV_STD_PAL:
  290. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  291. break;
  292. case TV_STD_PAL_M:
  293. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  294. break;
  295. case TV_STD_PAL_60:
  296. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  297. break;
  298. case TV_STD_NTSC_J:
  299. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  300. break;
  301. case TV_STD_SCART_PAL:
  302. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  303. break;
  304. case TV_STD_SECAM:
  305. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  306. break;
  307. case TV_STD_PAL_CN:
  308. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  309. break;
  310. default:
  311. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  312. break;
  313. }
  314. }
  315. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  316. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  317. }
  318. void
  319. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  320. {
  321. struct drm_device *dev = encoder->dev;
  322. struct radeon_device *rdev = dev->dev_private;
  323. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  324. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  325. int index = 0;
  326. memset(&args, 0, sizeof(args));
  327. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  328. args.sXTmdsEncoder.ucEnable = action;
  329. if (radeon_encoder->pixel_clock > 165000)
  330. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  331. /*if (pScrn->rgbBits == 8)*/
  332. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  333. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  334. }
  335. static void
  336. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  337. {
  338. struct drm_device *dev = encoder->dev;
  339. struct radeon_device *rdev = dev->dev_private;
  340. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  341. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  342. int index = 0;
  343. memset(&args, 0, sizeof(args));
  344. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  345. args.sDVOEncoder.ucAction = action;
  346. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  347. if (radeon_encoder->pixel_clock > 165000)
  348. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  349. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  350. }
  351. union lvds_encoder_control {
  352. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  353. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  354. };
  355. static void
  356. atombios_digital_setup(struct drm_encoder *encoder, int action)
  357. {
  358. struct drm_device *dev = encoder->dev;
  359. struct radeon_device *rdev = dev->dev_private;
  360. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  361. union lvds_encoder_control args;
  362. int index = 0;
  363. uint8_t frev, crev;
  364. struct radeon_encoder_atom_dig *dig;
  365. struct drm_connector *connector;
  366. struct radeon_connector *radeon_connector;
  367. struct radeon_connector_atom_dig *dig_connector;
  368. connector = radeon_get_connector_for_encoder(encoder);
  369. if (!connector)
  370. return;
  371. radeon_connector = to_radeon_connector(connector);
  372. if (!radeon_encoder->enc_priv)
  373. return;
  374. dig = radeon_encoder->enc_priv;
  375. if (!radeon_connector->con_priv)
  376. return;
  377. dig_connector = radeon_connector->con_priv;
  378. memset(&args, 0, sizeof(args));
  379. switch (radeon_encoder->encoder_id) {
  380. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  381. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  382. break;
  383. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  384. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  385. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  386. break;
  387. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  388. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  389. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  390. else
  391. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  392. break;
  393. }
  394. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  395. switch (frev) {
  396. case 1:
  397. case 2:
  398. switch (crev) {
  399. case 1:
  400. args.v1.ucMisc = 0;
  401. args.v1.ucAction = action;
  402. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  403. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  404. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  405. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  406. if (dig->lvds_misc & (1 << 0))
  407. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  408. if (dig->lvds_misc & (1 << 1))
  409. args.v1.ucMisc |= (1 << 1);
  410. } else {
  411. if (dig_connector->linkb)
  412. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  413. if (radeon_encoder->pixel_clock > 165000)
  414. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  415. /*if (pScrn->rgbBits == 8) */
  416. args.v1.ucMisc |= (1 << 1);
  417. }
  418. break;
  419. case 2:
  420. case 3:
  421. args.v2.ucMisc = 0;
  422. args.v2.ucAction = action;
  423. if (crev == 3) {
  424. if (dig->coherent_mode)
  425. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  426. }
  427. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  428. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  429. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  430. args.v2.ucTruncate = 0;
  431. args.v2.ucSpatial = 0;
  432. args.v2.ucTemporal = 0;
  433. args.v2.ucFRC = 0;
  434. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  435. if (dig->lvds_misc & (1 << 0))
  436. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  437. if (dig->lvds_misc & (1 << 5)) {
  438. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  439. if (dig->lvds_misc & (1 << 1))
  440. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  441. }
  442. if (dig->lvds_misc & (1 << 6)) {
  443. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  444. if (dig->lvds_misc & (1 << 1))
  445. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  446. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  447. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  448. }
  449. } else {
  450. if (dig_connector->linkb)
  451. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  452. if (radeon_encoder->pixel_clock > 165000)
  453. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  454. }
  455. break;
  456. default:
  457. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  458. break;
  459. }
  460. break;
  461. default:
  462. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  463. break;
  464. }
  465. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  466. }
  467. int
  468. atombios_get_encoder_mode(struct drm_encoder *encoder)
  469. {
  470. struct drm_connector *connector;
  471. struct radeon_connector *radeon_connector;
  472. connector = radeon_get_connector_for_encoder(encoder);
  473. if (!connector)
  474. return 0;
  475. radeon_connector = to_radeon_connector(connector);
  476. switch (connector->connector_type) {
  477. case DRM_MODE_CONNECTOR_DVII:
  478. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  479. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  480. return ATOM_ENCODER_MODE_HDMI;
  481. else if (radeon_connector->use_digital)
  482. return ATOM_ENCODER_MODE_DVI;
  483. else
  484. return ATOM_ENCODER_MODE_CRT;
  485. break;
  486. case DRM_MODE_CONNECTOR_DVID:
  487. case DRM_MODE_CONNECTOR_HDMIA:
  488. default:
  489. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  490. return ATOM_ENCODER_MODE_HDMI;
  491. else
  492. return ATOM_ENCODER_MODE_DVI;
  493. break;
  494. case DRM_MODE_CONNECTOR_LVDS:
  495. return ATOM_ENCODER_MODE_LVDS;
  496. break;
  497. case DRM_MODE_CONNECTOR_DisplayPort:
  498. /*if (radeon_output->MonType == MT_DP)
  499. return ATOM_ENCODER_MODE_DP;
  500. else*/
  501. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  502. return ATOM_ENCODER_MODE_HDMI;
  503. else
  504. return ATOM_ENCODER_MODE_DVI;
  505. break;
  506. case CONNECTOR_DVI_A:
  507. case CONNECTOR_VGA:
  508. return ATOM_ENCODER_MODE_CRT;
  509. break;
  510. case CONNECTOR_STV:
  511. case CONNECTOR_CTV:
  512. case CONNECTOR_DIN:
  513. /* fix me */
  514. return ATOM_ENCODER_MODE_TV;
  515. /*return ATOM_ENCODER_MODE_CV;*/
  516. break;
  517. }
  518. }
  519. static void
  520. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  521. {
  522. struct drm_device *dev = encoder->dev;
  523. struct radeon_device *rdev = dev->dev_private;
  524. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  525. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  526. int index = 0, num = 0;
  527. uint8_t frev, crev;
  528. struct radeon_encoder_atom_dig *dig;
  529. struct drm_connector *connector;
  530. struct radeon_connector *radeon_connector;
  531. struct radeon_connector_atom_dig *dig_connector;
  532. connector = radeon_get_connector_for_encoder(encoder);
  533. if (!connector)
  534. return;
  535. radeon_connector = to_radeon_connector(connector);
  536. if (!radeon_connector->con_priv)
  537. return;
  538. dig_connector = radeon_connector->con_priv;
  539. if (!radeon_encoder->enc_priv)
  540. return;
  541. dig = radeon_encoder->enc_priv;
  542. memset(&args, 0, sizeof(args));
  543. if (ASIC_IS_DCE32(rdev)) {
  544. if (dig->dig_block)
  545. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  546. else
  547. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  548. num = dig->dig_block + 1;
  549. } else {
  550. switch (radeon_encoder->encoder_id) {
  551. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  552. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  553. num = 1;
  554. break;
  555. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  556. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  557. num = 2;
  558. break;
  559. }
  560. }
  561. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  562. args.ucAction = action;
  563. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  564. if (ASIC_IS_DCE32(rdev)) {
  565. switch (radeon_encoder->encoder_id) {
  566. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  567. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  568. break;
  569. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  570. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  571. break;
  572. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  573. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  574. break;
  575. }
  576. } else {
  577. switch (radeon_encoder->encoder_id) {
  578. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  579. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  580. break;
  581. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  582. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  583. break;
  584. }
  585. }
  586. if (radeon_encoder->pixel_clock > 165000) {
  587. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B;
  588. args.ucLaneNum = 8;
  589. } else {
  590. if (dig_connector->linkb)
  591. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  592. else
  593. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  594. args.ucLaneNum = 4;
  595. }
  596. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  597. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  598. }
  599. union dig_transmitter_control {
  600. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  601. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  602. };
  603. static void
  604. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action)
  605. {
  606. struct drm_device *dev = encoder->dev;
  607. struct radeon_device *rdev = dev->dev_private;
  608. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  609. union dig_transmitter_control args;
  610. int index = 0, num = 0;
  611. uint8_t frev, crev;
  612. struct radeon_encoder_atom_dig *dig;
  613. struct drm_connector *connector;
  614. struct radeon_connector *radeon_connector;
  615. struct radeon_connector_atom_dig *dig_connector;
  616. connector = radeon_get_connector_for_encoder(encoder);
  617. if (!connector)
  618. return;
  619. radeon_connector = to_radeon_connector(connector);
  620. if (!radeon_encoder->enc_priv)
  621. return;
  622. dig = radeon_encoder->enc_priv;
  623. if (!radeon_connector->con_priv)
  624. return;
  625. dig_connector = radeon_connector->con_priv;
  626. memset(&args, 0, sizeof(args));
  627. if (ASIC_IS_DCE32(rdev))
  628. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  629. else {
  630. switch (radeon_encoder->encoder_id) {
  631. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  632. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  633. break;
  634. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  635. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  636. break;
  637. }
  638. }
  639. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  640. args.v1.ucAction = action;
  641. if (ASIC_IS_DCE32(rdev)) {
  642. if (radeon_encoder->pixel_clock > 165000) {
  643. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100);
  644. args.v2.acConfig.fDualLinkConnector = 1;
  645. } else {
  646. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100);
  647. }
  648. if (dig->dig_block)
  649. args.v2.acConfig.ucEncoderSel = 1;
  650. switch (radeon_encoder->encoder_id) {
  651. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  652. args.v2.acConfig.ucTransmitterSel = 0;
  653. num = 0;
  654. break;
  655. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  656. args.v2.acConfig.ucTransmitterSel = 1;
  657. num = 1;
  658. break;
  659. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  660. args.v2.acConfig.ucTransmitterSel = 2;
  661. num = 2;
  662. break;
  663. }
  664. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  665. if (dig->coherent_mode)
  666. args.v2.acConfig.fCoherentMode = 1;
  667. }
  668. } else {
  669. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  670. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10);
  671. switch (radeon_encoder->encoder_id) {
  672. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  673. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  674. if (rdev->flags & RADEON_IS_IGP) {
  675. if (radeon_encoder->pixel_clock > 165000) {
  676. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  677. ATOM_TRANSMITTER_CONFIG_LINKA_B);
  678. if (dig_connector->igp_lane_info & 0x3)
  679. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  680. else if (dig_connector->igp_lane_info & 0xc)
  681. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  682. } else {
  683. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  684. if (dig_connector->igp_lane_info & 0x1)
  685. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  686. else if (dig_connector->igp_lane_info & 0x2)
  687. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  688. else if (dig_connector->igp_lane_info & 0x4)
  689. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  690. else if (dig_connector->igp_lane_info & 0x8)
  691. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  692. }
  693. } else {
  694. if (radeon_encoder->pixel_clock > 165000)
  695. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  696. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  697. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  698. else {
  699. if (dig_connector->linkb)
  700. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  701. else
  702. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  703. }
  704. }
  705. break;
  706. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  707. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  708. if (radeon_encoder->pixel_clock > 165000)
  709. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  710. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  711. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  712. else {
  713. if (dig_connector->linkb)
  714. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  715. else
  716. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  717. }
  718. break;
  719. }
  720. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  721. if (dig->coherent_mode)
  722. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  723. }
  724. }
  725. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  726. }
  727. static void
  728. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  729. {
  730. struct drm_device *dev = encoder->dev;
  731. struct radeon_device *rdev = dev->dev_private;
  732. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  733. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  734. ENABLE_YUV_PS_ALLOCATION args;
  735. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  736. uint32_t temp, reg;
  737. memset(&args, 0, sizeof(args));
  738. if (rdev->family >= CHIP_R600)
  739. reg = R600_BIOS_3_SCRATCH;
  740. else
  741. reg = RADEON_BIOS_3_SCRATCH;
  742. /* XXX: fix up scratch reg handling */
  743. temp = RREG32(reg);
  744. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  745. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  746. (radeon_crtc->crtc_id << 18)));
  747. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  748. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  749. else
  750. WREG32(reg, 0);
  751. if (enable)
  752. args.ucEnable = ATOM_ENABLE;
  753. args.ucCRTC = radeon_crtc->crtc_id;
  754. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  755. WREG32(reg, temp);
  756. }
  757. static void
  758. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  759. {
  760. struct drm_device *dev = encoder->dev;
  761. struct radeon_device *rdev = dev->dev_private;
  762. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  763. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  764. int index = 0;
  765. bool is_dig = false;
  766. int devices;
  767. memset(&args, 0, sizeof(args));
  768. /* on DPMS off we have no idea if active device is meaningful */
  769. if (mode != DRM_MODE_DPMS_ON && !radeon_encoder->active_device)
  770. devices = radeon_encoder->devices;
  771. else
  772. devices = radeon_encoder->active_device;
  773. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  774. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  775. radeon_encoder->active_device);
  776. switch (radeon_encoder->encoder_id) {
  777. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  778. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  779. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  780. break;
  781. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  782. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  783. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  784. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  785. is_dig = true;
  786. break;
  787. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  788. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  789. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  790. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  791. break;
  792. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  793. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  794. break;
  795. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  796. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  797. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  798. else
  799. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  800. break;
  801. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  802. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  803. if (devices & (ATOM_DEVICE_TV_SUPPORT))
  804. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  805. else if (devices & (ATOM_DEVICE_CV_SUPPORT))
  806. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  807. else
  808. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  809. break;
  810. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  811. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  812. if (devices & (ATOM_DEVICE_TV_SUPPORT))
  813. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  814. else if (devices & (ATOM_DEVICE_CV_SUPPORT))
  815. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  816. else
  817. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  818. break;
  819. }
  820. if (is_dig) {
  821. switch (mode) {
  822. case DRM_MODE_DPMS_ON:
  823. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  824. break;
  825. case DRM_MODE_DPMS_STANDBY:
  826. case DRM_MODE_DPMS_SUSPEND:
  827. case DRM_MODE_DPMS_OFF:
  828. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  829. break;
  830. }
  831. } else {
  832. switch (mode) {
  833. case DRM_MODE_DPMS_ON:
  834. args.ucAction = ATOM_ENABLE;
  835. break;
  836. case DRM_MODE_DPMS_STANDBY:
  837. case DRM_MODE_DPMS_SUSPEND:
  838. case DRM_MODE_DPMS_OFF:
  839. args.ucAction = ATOM_DISABLE;
  840. break;
  841. }
  842. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  843. }
  844. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  845. }
  846. union crtc_sourc_param {
  847. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  848. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  849. };
  850. static void
  851. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  852. {
  853. struct drm_device *dev = encoder->dev;
  854. struct radeon_device *rdev = dev->dev_private;
  855. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  856. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  857. union crtc_sourc_param args;
  858. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  859. uint8_t frev, crev;
  860. memset(&args, 0, sizeof(args));
  861. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  862. switch (frev) {
  863. case 1:
  864. switch (crev) {
  865. case 1:
  866. default:
  867. if (ASIC_IS_AVIVO(rdev))
  868. args.v1.ucCRTC = radeon_crtc->crtc_id;
  869. else {
  870. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  871. args.v1.ucCRTC = radeon_crtc->crtc_id;
  872. } else {
  873. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  874. }
  875. }
  876. switch (radeon_encoder->encoder_id) {
  877. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  878. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  879. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  880. break;
  881. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  882. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  883. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  884. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  885. else
  886. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  887. break;
  888. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  889. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  891. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  892. break;
  893. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  894. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  895. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  896. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  897. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  898. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  899. else
  900. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  901. break;
  902. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  903. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  904. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  905. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  906. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  907. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  908. else
  909. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  910. break;
  911. }
  912. break;
  913. case 2:
  914. args.v2.ucCRTC = radeon_crtc->crtc_id;
  915. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  916. switch (radeon_encoder->encoder_id) {
  917. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  918. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  919. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  920. if (ASIC_IS_DCE32(rdev)) {
  921. if (radeon_crtc->crtc_id)
  922. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  923. else
  924. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  925. } else
  926. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  927. break;
  928. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  929. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  930. break;
  931. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  932. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  933. break;
  934. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  935. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  936. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  937. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  938. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  939. else
  940. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  941. break;
  942. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  943. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  944. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  945. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  946. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  947. else
  948. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  949. break;
  950. }
  951. break;
  952. }
  953. break;
  954. default:
  955. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  956. break;
  957. }
  958. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  959. }
  960. static void
  961. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  962. struct drm_display_mode *mode)
  963. {
  964. struct drm_device *dev = encoder->dev;
  965. struct radeon_device *rdev = dev->dev_private;
  966. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  967. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  968. /* Funky macbooks */
  969. if ((dev->pdev->device == 0x71C5) &&
  970. (dev->pdev->subsystem_vendor == 0x106b) &&
  971. (dev->pdev->subsystem_device == 0x0080)) {
  972. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  973. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  974. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  975. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  976. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  977. }
  978. }
  979. /* set scaler clears this on some chips */
  980. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  981. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN);
  982. }
  983. static void
  984. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  985. struct drm_display_mode *mode,
  986. struct drm_display_mode *adjusted_mode)
  987. {
  988. struct drm_device *dev = encoder->dev;
  989. struct radeon_device *rdev = dev->dev_private;
  990. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  991. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  992. if (radeon_encoder->enc_priv) {
  993. struct radeon_encoder_atom_dig *dig;
  994. dig = radeon_encoder->enc_priv;
  995. dig->dig_block = radeon_crtc->crtc_id;
  996. }
  997. radeon_encoder->pixel_clock = adjusted_mode->clock;
  998. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  999. atombios_set_encoder_crtc_source(encoder);
  1000. if (ASIC_IS_AVIVO(rdev)) {
  1001. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1002. atombios_yuv_setup(encoder, true);
  1003. else
  1004. atombios_yuv_setup(encoder, false);
  1005. }
  1006. switch (radeon_encoder->encoder_id) {
  1007. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1008. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1009. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1010. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1011. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1012. break;
  1013. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1014. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1015. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1016. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1017. /* disable the encoder and transmitter */
  1018. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  1019. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1020. /* setup and enable the encoder and transmitter */
  1021. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1022. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP);
  1023. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  1024. break;
  1025. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1026. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1027. break;
  1028. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1029. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1030. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1031. break;
  1032. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1033. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1034. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1035. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1036. atombios_dac_setup(encoder, ATOM_ENABLE);
  1037. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1038. atombios_tv_setup(encoder, ATOM_ENABLE);
  1039. break;
  1040. }
  1041. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1042. }
  1043. static bool
  1044. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1045. {
  1046. struct drm_device *dev = encoder->dev;
  1047. struct radeon_device *rdev = dev->dev_private;
  1048. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1049. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1050. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1051. ATOM_DEVICE_CV_SUPPORT |
  1052. ATOM_DEVICE_CRT_SUPPORT)) {
  1053. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1054. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1055. uint8_t frev, crev;
  1056. memset(&args, 0, sizeof(args));
  1057. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1058. args.sDacload.ucMisc = 0;
  1059. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1060. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1061. args.sDacload.ucDacType = ATOM_DAC_A;
  1062. else
  1063. args.sDacload.ucDacType = ATOM_DAC_B;
  1064. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1065. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1066. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1067. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1068. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1069. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1070. if (crev >= 3)
  1071. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1072. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1073. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1074. if (crev >= 3)
  1075. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1076. }
  1077. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1078. return true;
  1079. } else
  1080. return false;
  1081. }
  1082. static enum drm_connector_status
  1083. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1084. {
  1085. struct drm_device *dev = encoder->dev;
  1086. struct radeon_device *rdev = dev->dev_private;
  1087. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1088. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1089. uint32_t bios_0_scratch;
  1090. if (!atombios_dac_load_detect(encoder, connector)) {
  1091. DRM_DEBUG("detect returned false \n");
  1092. return connector_status_unknown;
  1093. }
  1094. if (rdev->family >= CHIP_R600)
  1095. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1096. else
  1097. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1098. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1099. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1100. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1101. return connector_status_connected;
  1102. }
  1103. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1104. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1105. return connector_status_connected;
  1106. }
  1107. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1108. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1109. return connector_status_connected;
  1110. }
  1111. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1112. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1113. return connector_status_connected; /* CTV */
  1114. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1115. return connector_status_connected; /* STV */
  1116. }
  1117. return connector_status_disconnected;
  1118. }
  1119. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1120. {
  1121. radeon_atom_output_lock(encoder, true);
  1122. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1123. radeon_encoder_set_active_device(encoder);
  1124. }
  1125. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1126. {
  1127. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1128. radeon_atom_output_lock(encoder, false);
  1129. }
  1130. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1131. {
  1132. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1133. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1134. radeon_encoder->active_device = 0;
  1135. }
  1136. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1137. .dpms = radeon_atom_encoder_dpms,
  1138. .mode_fixup = radeon_atom_mode_fixup,
  1139. .prepare = radeon_atom_encoder_prepare,
  1140. .mode_set = radeon_atom_encoder_mode_set,
  1141. .commit = radeon_atom_encoder_commit,
  1142. .disable = radeon_atom_encoder_disable,
  1143. /* no detect for TMDS/LVDS yet */
  1144. };
  1145. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1146. .dpms = radeon_atom_encoder_dpms,
  1147. .mode_fixup = radeon_atom_mode_fixup,
  1148. .prepare = radeon_atom_encoder_prepare,
  1149. .mode_set = radeon_atom_encoder_mode_set,
  1150. .commit = radeon_atom_encoder_commit,
  1151. .detect = radeon_atom_dac_detect,
  1152. };
  1153. void radeon_enc_destroy(struct drm_encoder *encoder)
  1154. {
  1155. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1156. kfree(radeon_encoder->enc_priv);
  1157. drm_encoder_cleanup(encoder);
  1158. kfree(radeon_encoder);
  1159. }
  1160. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1161. .destroy = radeon_enc_destroy,
  1162. };
  1163. struct radeon_encoder_atom_dac *
  1164. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1165. {
  1166. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1167. if (!dac)
  1168. return NULL;
  1169. dac->tv_std = TV_STD_NTSC;
  1170. return dac;
  1171. }
  1172. struct radeon_encoder_atom_dig *
  1173. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1174. {
  1175. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1176. if (!dig)
  1177. return NULL;
  1178. /* coherent mode by default */
  1179. dig->coherent_mode = true;
  1180. return dig;
  1181. }
  1182. void
  1183. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1184. {
  1185. struct drm_encoder *encoder;
  1186. struct radeon_encoder *radeon_encoder;
  1187. /* see if we already added it */
  1188. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1189. radeon_encoder = to_radeon_encoder(encoder);
  1190. if (radeon_encoder->encoder_id == encoder_id) {
  1191. radeon_encoder->devices |= supported_device;
  1192. return;
  1193. }
  1194. }
  1195. /* add a new one */
  1196. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1197. if (!radeon_encoder)
  1198. return;
  1199. encoder = &radeon_encoder->base;
  1200. encoder->possible_crtcs = 0x3;
  1201. encoder->possible_clones = 0;
  1202. radeon_encoder->enc_priv = NULL;
  1203. radeon_encoder->encoder_id = encoder_id;
  1204. radeon_encoder->devices = supported_device;
  1205. radeon_encoder->rmx_type = RMX_OFF;
  1206. switch (radeon_encoder->encoder_id) {
  1207. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1208. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1209. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1210. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1211. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1212. radeon_encoder->rmx_type = RMX_FULL;
  1213. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1214. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1215. } else {
  1216. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1217. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1218. }
  1219. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1220. break;
  1221. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1222. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1223. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1224. break;
  1225. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1226. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1227. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1228. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1229. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1230. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1231. break;
  1232. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1233. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1234. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1235. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1237. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1238. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1239. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1240. radeon_encoder->rmx_type = RMX_FULL;
  1241. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1242. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1243. } else {
  1244. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1245. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1246. }
  1247. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1248. break;
  1249. }
  1250. }