radeon_asic.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. int r100_init(struct radeon_device *rdev);
  42. int r200_init(struct radeon_device *rdev);
  43. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  44. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  45. void r100_errata(struct radeon_device *rdev);
  46. void r100_vram_info(struct radeon_device *rdev);
  47. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  48. int r100_gpu_reset(struct radeon_device *rdev);
  49. int r100_mc_init(struct radeon_device *rdev);
  50. void r100_mc_fini(struct radeon_device *rdev);
  51. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  52. int r100_wb_init(struct radeon_device *rdev);
  53. void r100_wb_fini(struct radeon_device *rdev);
  54. int r100_pci_gart_init(struct radeon_device *rdev);
  55. void r100_pci_gart_fini(struct radeon_device *rdev);
  56. int r100_pci_gart_enable(struct radeon_device *rdev);
  57. void r100_pci_gart_disable(struct radeon_device *rdev);
  58. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  59. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  60. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  61. void r100_cp_fini(struct radeon_device *rdev);
  62. void r100_cp_disable(struct radeon_device *rdev);
  63. void r100_cp_commit(struct radeon_device *rdev);
  64. void r100_ring_start(struct radeon_device *rdev);
  65. int r100_irq_set(struct radeon_device *rdev);
  66. int r100_irq_process(struct radeon_device *rdev);
  67. void r100_fence_ring_emit(struct radeon_device *rdev,
  68. struct radeon_fence *fence);
  69. int r100_cs_parse(struct radeon_cs_parser *p);
  70. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  71. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  72. int r100_copy_blit(struct radeon_device *rdev,
  73. uint64_t src_offset,
  74. uint64_t dst_offset,
  75. unsigned num_pages,
  76. struct radeon_fence *fence);
  77. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  78. uint32_t tiling_flags, uint32_t pitch,
  79. uint32_t offset, uint32_t obj_size);
  80. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  81. void r100_bandwidth_update(struct radeon_device *rdev);
  82. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  83. int r100_ib_test(struct radeon_device *rdev);
  84. int r100_ring_test(struct radeon_device *rdev);
  85. static struct radeon_asic r100_asic = {
  86. .init = &r100_init,
  87. .errata = &r100_errata,
  88. .vram_info = &r100_vram_info,
  89. .vga_set_state = &r100_vga_set_state,
  90. .gpu_reset = &r100_gpu_reset,
  91. .mc_init = &r100_mc_init,
  92. .mc_fini = &r100_mc_fini,
  93. .wb_init = &r100_wb_init,
  94. .wb_fini = &r100_wb_fini,
  95. .gart_init = &r100_pci_gart_init,
  96. .gart_fini = &r100_pci_gart_fini,
  97. .gart_enable = &r100_pci_gart_enable,
  98. .gart_disable = &r100_pci_gart_disable,
  99. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  100. .gart_set_page = &r100_pci_gart_set_page,
  101. .cp_init = &r100_cp_init,
  102. .cp_fini = &r100_cp_fini,
  103. .cp_disable = &r100_cp_disable,
  104. .cp_commit = &r100_cp_commit,
  105. .ring_start = &r100_ring_start,
  106. .ring_test = &r100_ring_test,
  107. .ring_ib_execute = &r100_ring_ib_execute,
  108. .ib_test = &r100_ib_test,
  109. .irq_set = &r100_irq_set,
  110. .irq_process = &r100_irq_process,
  111. .get_vblank_counter = &r100_get_vblank_counter,
  112. .fence_ring_emit = &r100_fence_ring_emit,
  113. .cs_parse = &r100_cs_parse,
  114. .copy_blit = &r100_copy_blit,
  115. .copy_dma = NULL,
  116. .copy = &r100_copy_blit,
  117. .set_engine_clock = &radeon_legacy_set_engine_clock,
  118. .set_memory_clock = NULL,
  119. .set_pcie_lanes = NULL,
  120. .set_clock_gating = &radeon_legacy_set_clock_gating,
  121. .set_surface_reg = r100_set_surface_reg,
  122. .clear_surface_reg = r100_clear_surface_reg,
  123. .bandwidth_update = &r100_bandwidth_update,
  124. };
  125. /*
  126. * r300,r350,rv350,rv380
  127. */
  128. int r300_init(struct radeon_device *rdev);
  129. void r300_errata(struct radeon_device *rdev);
  130. void r300_vram_info(struct radeon_device *rdev);
  131. int r300_gpu_reset(struct radeon_device *rdev);
  132. int r300_mc_init(struct radeon_device *rdev);
  133. void r300_mc_fini(struct radeon_device *rdev);
  134. void r300_ring_start(struct radeon_device *rdev);
  135. void r300_fence_ring_emit(struct radeon_device *rdev,
  136. struct radeon_fence *fence);
  137. int r300_cs_parse(struct radeon_cs_parser *p);
  138. int rv370_pcie_gart_init(struct radeon_device *rdev);
  139. void rv370_pcie_gart_fini(struct radeon_device *rdev);
  140. int rv370_pcie_gart_enable(struct radeon_device *rdev);
  141. void rv370_pcie_gart_disable(struct radeon_device *rdev);
  142. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  143. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  144. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  145. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  146. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  147. int r300_copy_dma(struct radeon_device *rdev,
  148. uint64_t src_offset,
  149. uint64_t dst_offset,
  150. unsigned num_pages,
  151. struct radeon_fence *fence);
  152. static struct radeon_asic r300_asic = {
  153. .init = &r300_init,
  154. .errata = &r300_errata,
  155. .vram_info = &r300_vram_info,
  156. .vga_set_state = &r100_vga_set_state,
  157. .gpu_reset = &r300_gpu_reset,
  158. .mc_init = &r300_mc_init,
  159. .mc_fini = &r300_mc_fini,
  160. .wb_init = &r100_wb_init,
  161. .wb_fini = &r100_wb_fini,
  162. .gart_init = &r100_pci_gart_init,
  163. .gart_fini = &r100_pci_gart_fini,
  164. .gart_enable = &r100_pci_gart_enable,
  165. .gart_disable = &r100_pci_gart_disable,
  166. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  167. .gart_set_page = &r100_pci_gart_set_page,
  168. .cp_init = &r100_cp_init,
  169. .cp_fini = &r100_cp_fini,
  170. .cp_disable = &r100_cp_disable,
  171. .cp_commit = &r100_cp_commit,
  172. .ring_start = &r300_ring_start,
  173. .ring_test = &r100_ring_test,
  174. .ring_ib_execute = &r100_ring_ib_execute,
  175. .ib_test = &r100_ib_test,
  176. .irq_set = &r100_irq_set,
  177. .irq_process = &r100_irq_process,
  178. .get_vblank_counter = &r100_get_vblank_counter,
  179. .fence_ring_emit = &r300_fence_ring_emit,
  180. .cs_parse = &r300_cs_parse,
  181. .copy_blit = &r100_copy_blit,
  182. .copy_dma = &r300_copy_dma,
  183. .copy = &r100_copy_blit,
  184. .set_engine_clock = &radeon_legacy_set_engine_clock,
  185. .set_memory_clock = NULL,
  186. .set_pcie_lanes = &rv370_set_pcie_lanes,
  187. .set_clock_gating = &radeon_legacy_set_clock_gating,
  188. .set_surface_reg = r100_set_surface_reg,
  189. .clear_surface_reg = r100_clear_surface_reg,
  190. .bandwidth_update = &r100_bandwidth_update,
  191. };
  192. /*
  193. * r420,r423,rv410
  194. */
  195. extern int r420_init(struct radeon_device *rdev);
  196. extern void r420_fini(struct radeon_device *rdev);
  197. extern int r420_suspend(struct radeon_device *rdev);
  198. extern int r420_resume(struct radeon_device *rdev);
  199. static struct radeon_asic r420_asic = {
  200. .init = &r420_init,
  201. .fini = &r420_fini,
  202. .suspend = &r420_suspend,
  203. .resume = &r420_resume,
  204. .errata = NULL,
  205. .vram_info = NULL,
  206. .vga_set_state = &r100_vga_set_state,
  207. .gpu_reset = &r300_gpu_reset,
  208. .mc_init = NULL,
  209. .mc_fini = NULL,
  210. .wb_init = NULL,
  211. .wb_fini = NULL,
  212. .gart_enable = NULL,
  213. .gart_disable = NULL,
  214. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  215. .gart_set_page = &rv370_pcie_gart_set_page,
  216. .cp_init = NULL,
  217. .cp_fini = NULL,
  218. .cp_disable = NULL,
  219. .cp_commit = &r100_cp_commit,
  220. .ring_start = &r300_ring_start,
  221. .ring_test = &r100_ring_test,
  222. .ring_ib_execute = &r100_ring_ib_execute,
  223. .ib_test = NULL,
  224. .irq_set = &r100_irq_set,
  225. .irq_process = &r100_irq_process,
  226. .get_vblank_counter = &r100_get_vblank_counter,
  227. .fence_ring_emit = &r300_fence_ring_emit,
  228. .cs_parse = &r300_cs_parse,
  229. .copy_blit = &r100_copy_blit,
  230. .copy_dma = &r300_copy_dma,
  231. .copy = &r100_copy_blit,
  232. .set_engine_clock = &radeon_atom_set_engine_clock,
  233. .set_memory_clock = &radeon_atom_set_memory_clock,
  234. .set_pcie_lanes = &rv370_set_pcie_lanes,
  235. .set_clock_gating = &radeon_atom_set_clock_gating,
  236. .set_surface_reg = r100_set_surface_reg,
  237. .clear_surface_reg = r100_clear_surface_reg,
  238. .bandwidth_update = &r100_bandwidth_update,
  239. };
  240. /*
  241. * rs400,rs480
  242. */
  243. void rs400_errata(struct radeon_device *rdev);
  244. void rs400_vram_info(struct radeon_device *rdev);
  245. int rs400_mc_init(struct radeon_device *rdev);
  246. void rs400_mc_fini(struct radeon_device *rdev);
  247. int rs400_gart_init(struct radeon_device *rdev);
  248. void rs400_gart_fini(struct radeon_device *rdev);
  249. int rs400_gart_enable(struct radeon_device *rdev);
  250. void rs400_gart_disable(struct radeon_device *rdev);
  251. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  252. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  253. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  254. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  255. static struct radeon_asic rs400_asic = {
  256. .init = &r300_init,
  257. .errata = &rs400_errata,
  258. .vram_info = &rs400_vram_info,
  259. .vga_set_state = &r100_vga_set_state,
  260. .gpu_reset = &r300_gpu_reset,
  261. .mc_init = &rs400_mc_init,
  262. .mc_fini = &rs400_mc_fini,
  263. .wb_init = &r100_wb_init,
  264. .wb_fini = &r100_wb_fini,
  265. .gart_init = &rs400_gart_init,
  266. .gart_fini = &rs400_gart_fini,
  267. .gart_enable = &rs400_gart_enable,
  268. .gart_disable = &rs400_gart_disable,
  269. .gart_tlb_flush = &rs400_gart_tlb_flush,
  270. .gart_set_page = &rs400_gart_set_page,
  271. .cp_init = &r100_cp_init,
  272. .cp_fini = &r100_cp_fini,
  273. .cp_disable = &r100_cp_disable,
  274. .cp_commit = &r100_cp_commit,
  275. .ring_start = &r300_ring_start,
  276. .ring_test = &r100_ring_test,
  277. .ring_ib_execute = &r100_ring_ib_execute,
  278. .ib_test = &r100_ib_test,
  279. .irq_set = &r100_irq_set,
  280. .irq_process = &r100_irq_process,
  281. .get_vblank_counter = &r100_get_vblank_counter,
  282. .fence_ring_emit = &r300_fence_ring_emit,
  283. .cs_parse = &r300_cs_parse,
  284. .copy_blit = &r100_copy_blit,
  285. .copy_dma = &r300_copy_dma,
  286. .copy = &r100_copy_blit,
  287. .set_engine_clock = &radeon_legacy_set_engine_clock,
  288. .set_memory_clock = NULL,
  289. .set_pcie_lanes = NULL,
  290. .set_clock_gating = &radeon_legacy_set_clock_gating,
  291. .set_surface_reg = r100_set_surface_reg,
  292. .clear_surface_reg = r100_clear_surface_reg,
  293. .bandwidth_update = &r100_bandwidth_update,
  294. };
  295. /*
  296. * rs600.
  297. */
  298. int rs600_init(struct radeon_device *rdev);
  299. void rs600_errata(struct radeon_device *rdev);
  300. void rs600_vram_info(struct radeon_device *rdev);
  301. int rs600_mc_init(struct radeon_device *rdev);
  302. void rs600_mc_fini(struct radeon_device *rdev);
  303. int rs600_irq_set(struct radeon_device *rdev);
  304. int rs600_irq_process(struct radeon_device *rdev);
  305. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  306. int rs600_gart_init(struct radeon_device *rdev);
  307. void rs600_gart_fini(struct radeon_device *rdev);
  308. int rs600_gart_enable(struct radeon_device *rdev);
  309. void rs600_gart_disable(struct radeon_device *rdev);
  310. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  311. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  312. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  313. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  314. void rs600_bandwidth_update(struct radeon_device *rdev);
  315. static struct radeon_asic rs600_asic = {
  316. .init = &rs600_init,
  317. .errata = &rs600_errata,
  318. .vram_info = &rs600_vram_info,
  319. .vga_set_state = &r100_vga_set_state,
  320. .gpu_reset = &r300_gpu_reset,
  321. .mc_init = &rs600_mc_init,
  322. .mc_fini = &rs600_mc_fini,
  323. .wb_init = &r100_wb_init,
  324. .wb_fini = &r100_wb_fini,
  325. .gart_init = &rs600_gart_init,
  326. .gart_fini = &rs600_gart_fini,
  327. .gart_enable = &rs600_gart_enable,
  328. .gart_disable = &rs600_gart_disable,
  329. .gart_tlb_flush = &rs600_gart_tlb_flush,
  330. .gart_set_page = &rs600_gart_set_page,
  331. .cp_init = &r100_cp_init,
  332. .cp_fini = &r100_cp_fini,
  333. .cp_disable = &r100_cp_disable,
  334. .cp_commit = &r100_cp_commit,
  335. .ring_start = &r300_ring_start,
  336. .ring_test = &r100_ring_test,
  337. .ring_ib_execute = &r100_ring_ib_execute,
  338. .ib_test = &r100_ib_test,
  339. .irq_set = &rs600_irq_set,
  340. .irq_process = &rs600_irq_process,
  341. .get_vblank_counter = &rs600_get_vblank_counter,
  342. .fence_ring_emit = &r300_fence_ring_emit,
  343. .cs_parse = &r300_cs_parse,
  344. .copy_blit = &r100_copy_blit,
  345. .copy_dma = &r300_copy_dma,
  346. .copy = &r100_copy_blit,
  347. .set_engine_clock = &radeon_atom_set_engine_clock,
  348. .set_memory_clock = &radeon_atom_set_memory_clock,
  349. .set_pcie_lanes = NULL,
  350. .set_clock_gating = &radeon_atom_set_clock_gating,
  351. .bandwidth_update = &rs600_bandwidth_update,
  352. };
  353. /*
  354. * rs690,rs740
  355. */
  356. void rs690_errata(struct radeon_device *rdev);
  357. void rs690_vram_info(struct radeon_device *rdev);
  358. int rs690_mc_init(struct radeon_device *rdev);
  359. void rs690_mc_fini(struct radeon_device *rdev);
  360. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  361. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  362. void rs690_bandwidth_update(struct radeon_device *rdev);
  363. static struct radeon_asic rs690_asic = {
  364. .init = &rs600_init,
  365. .errata = &rs690_errata,
  366. .vram_info = &rs690_vram_info,
  367. .vga_set_state = &r100_vga_set_state,
  368. .gpu_reset = &r300_gpu_reset,
  369. .mc_init = &rs690_mc_init,
  370. .mc_fini = &rs690_mc_fini,
  371. .wb_init = &r100_wb_init,
  372. .wb_fini = &r100_wb_fini,
  373. .gart_init = &rs400_gart_init,
  374. .gart_fini = &rs400_gart_fini,
  375. .gart_enable = &rs400_gart_enable,
  376. .gart_disable = &rs400_gart_disable,
  377. .gart_tlb_flush = &rs400_gart_tlb_flush,
  378. .gart_set_page = &rs400_gart_set_page,
  379. .cp_init = &r100_cp_init,
  380. .cp_fini = &r100_cp_fini,
  381. .cp_disable = &r100_cp_disable,
  382. .cp_commit = &r100_cp_commit,
  383. .ring_start = &r300_ring_start,
  384. .ring_test = &r100_ring_test,
  385. .ring_ib_execute = &r100_ring_ib_execute,
  386. .ib_test = &r100_ib_test,
  387. .irq_set = &rs600_irq_set,
  388. .irq_process = &rs600_irq_process,
  389. .get_vblank_counter = &rs600_get_vblank_counter,
  390. .fence_ring_emit = &r300_fence_ring_emit,
  391. .cs_parse = &r300_cs_parse,
  392. .copy_blit = &r100_copy_blit,
  393. .copy_dma = &r300_copy_dma,
  394. .copy = &r300_copy_dma,
  395. .set_engine_clock = &radeon_atom_set_engine_clock,
  396. .set_memory_clock = &radeon_atom_set_memory_clock,
  397. .set_pcie_lanes = NULL,
  398. .set_clock_gating = &radeon_atom_set_clock_gating,
  399. .set_surface_reg = r100_set_surface_reg,
  400. .clear_surface_reg = r100_clear_surface_reg,
  401. .bandwidth_update = &rs690_bandwidth_update,
  402. };
  403. /*
  404. * rv515
  405. */
  406. int rv515_init(struct radeon_device *rdev);
  407. void rv515_errata(struct radeon_device *rdev);
  408. void rv515_vram_info(struct radeon_device *rdev);
  409. int rv515_gpu_reset(struct radeon_device *rdev);
  410. int rv515_mc_init(struct radeon_device *rdev);
  411. void rv515_mc_fini(struct radeon_device *rdev);
  412. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  413. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  414. void rv515_ring_start(struct radeon_device *rdev);
  415. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  416. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  417. void rv515_bandwidth_update(struct radeon_device *rdev);
  418. static struct radeon_asic rv515_asic = {
  419. .init = &rv515_init,
  420. .errata = &rv515_errata,
  421. .vram_info = &rv515_vram_info,
  422. .vga_set_state = &r100_vga_set_state,
  423. .gpu_reset = &rv515_gpu_reset,
  424. .mc_init = &rv515_mc_init,
  425. .mc_fini = &rv515_mc_fini,
  426. .wb_init = &r100_wb_init,
  427. .wb_fini = &r100_wb_fini,
  428. .gart_init = &rv370_pcie_gart_init,
  429. .gart_fini = &rv370_pcie_gart_fini,
  430. .gart_enable = &rv370_pcie_gart_enable,
  431. .gart_disable = &rv370_pcie_gart_disable,
  432. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  433. .gart_set_page = &rv370_pcie_gart_set_page,
  434. .cp_init = &r100_cp_init,
  435. .cp_fini = &r100_cp_fini,
  436. .cp_disable = &r100_cp_disable,
  437. .cp_commit = &r100_cp_commit,
  438. .ring_start = &rv515_ring_start,
  439. .ring_test = &r100_ring_test,
  440. .ring_ib_execute = &r100_ring_ib_execute,
  441. .ib_test = &r100_ib_test,
  442. .irq_set = &rs600_irq_set,
  443. .irq_process = &rs600_irq_process,
  444. .get_vblank_counter = &rs600_get_vblank_counter,
  445. .fence_ring_emit = &r300_fence_ring_emit,
  446. .cs_parse = &r300_cs_parse,
  447. .copy_blit = &r100_copy_blit,
  448. .copy_dma = &r300_copy_dma,
  449. .copy = &r100_copy_blit,
  450. .set_engine_clock = &radeon_atom_set_engine_clock,
  451. .set_memory_clock = &radeon_atom_set_memory_clock,
  452. .set_pcie_lanes = &rv370_set_pcie_lanes,
  453. .set_clock_gating = &radeon_atom_set_clock_gating,
  454. .set_surface_reg = r100_set_surface_reg,
  455. .clear_surface_reg = r100_clear_surface_reg,
  456. .bandwidth_update = &rv515_bandwidth_update,
  457. };
  458. /*
  459. * r520,rv530,rv560,rv570,r580
  460. */
  461. void r520_errata(struct radeon_device *rdev);
  462. void r520_vram_info(struct radeon_device *rdev);
  463. int r520_mc_init(struct radeon_device *rdev);
  464. void r520_mc_fini(struct radeon_device *rdev);
  465. void r520_bandwidth_update(struct radeon_device *rdev);
  466. static struct radeon_asic r520_asic = {
  467. .init = &rv515_init,
  468. .errata = &r520_errata,
  469. .vram_info = &r520_vram_info,
  470. .vga_set_state = &r100_vga_set_state,
  471. .gpu_reset = &rv515_gpu_reset,
  472. .mc_init = &r520_mc_init,
  473. .mc_fini = &r520_mc_fini,
  474. .wb_init = &r100_wb_init,
  475. .wb_fini = &r100_wb_fini,
  476. .gart_init = &rv370_pcie_gart_init,
  477. .gart_fini = &rv370_pcie_gart_fini,
  478. .gart_enable = &rv370_pcie_gart_enable,
  479. .gart_disable = &rv370_pcie_gart_disable,
  480. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  481. .gart_set_page = &rv370_pcie_gart_set_page,
  482. .cp_init = &r100_cp_init,
  483. .cp_fini = &r100_cp_fini,
  484. .cp_disable = &r100_cp_disable,
  485. .cp_commit = &r100_cp_commit,
  486. .ring_start = &rv515_ring_start,
  487. .ring_test = &r100_ring_test,
  488. .ring_ib_execute = &r100_ring_ib_execute,
  489. .ib_test = &r100_ib_test,
  490. .irq_set = &rs600_irq_set,
  491. .irq_process = &rs600_irq_process,
  492. .get_vblank_counter = &rs600_get_vblank_counter,
  493. .fence_ring_emit = &r300_fence_ring_emit,
  494. .cs_parse = &r300_cs_parse,
  495. .copy_blit = &r100_copy_blit,
  496. .copy_dma = &r300_copy_dma,
  497. .copy = &r100_copy_blit,
  498. .set_engine_clock = &radeon_atom_set_engine_clock,
  499. .set_memory_clock = &radeon_atom_set_memory_clock,
  500. .set_pcie_lanes = &rv370_set_pcie_lanes,
  501. .set_clock_gating = &radeon_atom_set_clock_gating,
  502. .set_surface_reg = r100_set_surface_reg,
  503. .clear_surface_reg = r100_clear_surface_reg,
  504. .bandwidth_update = &r520_bandwidth_update,
  505. };
  506. /*
  507. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  508. */
  509. int r600_init(struct radeon_device *rdev);
  510. void r600_fini(struct radeon_device *rdev);
  511. int r600_suspend(struct radeon_device *rdev);
  512. int r600_resume(struct radeon_device *rdev);
  513. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  514. int r600_wb_init(struct radeon_device *rdev);
  515. void r600_wb_fini(struct radeon_device *rdev);
  516. void r600_cp_commit(struct radeon_device *rdev);
  517. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  518. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  519. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  520. int r600_cs_parse(struct radeon_cs_parser *p);
  521. void r600_fence_ring_emit(struct radeon_device *rdev,
  522. struct radeon_fence *fence);
  523. int r600_copy_dma(struct radeon_device *rdev,
  524. uint64_t src_offset,
  525. uint64_t dst_offset,
  526. unsigned num_pages,
  527. struct radeon_fence *fence);
  528. int r600_irq_process(struct radeon_device *rdev);
  529. int r600_irq_set(struct radeon_device *rdev);
  530. int r600_gpu_reset(struct radeon_device *rdev);
  531. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  532. uint32_t tiling_flags, uint32_t pitch,
  533. uint32_t offset, uint32_t obj_size);
  534. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  535. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  536. int r600_ib_test(struct radeon_device *rdev);
  537. int r600_ring_test(struct radeon_device *rdev);
  538. int r600_copy_blit(struct radeon_device *rdev,
  539. uint64_t src_offset, uint64_t dst_offset,
  540. unsigned num_pages, struct radeon_fence *fence);
  541. static struct radeon_asic r600_asic = {
  542. .errata = NULL,
  543. .init = &r600_init,
  544. .fini = &r600_fini,
  545. .suspend = &r600_suspend,
  546. .resume = &r600_resume,
  547. .cp_commit = &r600_cp_commit,
  548. .vram_info = NULL,
  549. .vga_set_state = &r600_vga_set_state,
  550. .gpu_reset = &r600_gpu_reset,
  551. .mc_init = NULL,
  552. .mc_fini = NULL,
  553. .wb_init = &r600_wb_init,
  554. .wb_fini = &r600_wb_fini,
  555. .gart_enable = NULL,
  556. .gart_disable = NULL,
  557. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  558. .gart_set_page = &rs600_gart_set_page,
  559. .cp_init = NULL,
  560. .cp_fini = NULL,
  561. .cp_disable = NULL,
  562. .ring_start = NULL,
  563. .ring_test = &r600_ring_test,
  564. .ring_ib_execute = &r600_ring_ib_execute,
  565. .ib_test = &r600_ib_test,
  566. .irq_set = &r600_irq_set,
  567. .irq_process = &r600_irq_process,
  568. .fence_ring_emit = &r600_fence_ring_emit,
  569. .cs_parse = &r600_cs_parse,
  570. .copy_blit = &r600_copy_blit,
  571. .copy_dma = &r600_copy_blit,
  572. .copy = &r600_copy_blit,
  573. .set_engine_clock = &radeon_atom_set_engine_clock,
  574. .set_memory_clock = &radeon_atom_set_memory_clock,
  575. .set_pcie_lanes = NULL,
  576. .set_clock_gating = &radeon_atom_set_clock_gating,
  577. .set_surface_reg = r600_set_surface_reg,
  578. .clear_surface_reg = r600_clear_surface_reg,
  579. .bandwidth_update = &r520_bandwidth_update,
  580. };
  581. /*
  582. * rv770,rv730,rv710,rv740
  583. */
  584. int rv770_init(struct radeon_device *rdev);
  585. void rv770_fini(struct radeon_device *rdev);
  586. int rv770_suspend(struct radeon_device *rdev);
  587. int rv770_resume(struct radeon_device *rdev);
  588. int rv770_gpu_reset(struct radeon_device *rdev);
  589. static struct radeon_asic rv770_asic = {
  590. .errata = NULL,
  591. .init = &rv770_init,
  592. .fini = &rv770_fini,
  593. .suspend = &rv770_suspend,
  594. .resume = &rv770_resume,
  595. .cp_commit = &r600_cp_commit,
  596. .vram_info = NULL,
  597. .gpu_reset = &rv770_gpu_reset,
  598. .vga_set_state = &r600_vga_set_state,
  599. .mc_init = NULL,
  600. .mc_fini = NULL,
  601. .wb_init = &r600_wb_init,
  602. .wb_fini = &r600_wb_fini,
  603. .gart_enable = NULL,
  604. .gart_disable = NULL,
  605. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  606. .gart_set_page = &rs600_gart_set_page,
  607. .cp_init = NULL,
  608. .cp_fini = NULL,
  609. .cp_disable = NULL,
  610. .ring_start = NULL,
  611. .ring_test = &r600_ring_test,
  612. .ring_ib_execute = &r600_ring_ib_execute,
  613. .ib_test = &r600_ib_test,
  614. .irq_set = &r600_irq_set,
  615. .irq_process = &r600_irq_process,
  616. .fence_ring_emit = &r600_fence_ring_emit,
  617. .cs_parse = &r600_cs_parse,
  618. .copy_blit = &r600_copy_blit,
  619. .copy_dma = &r600_copy_blit,
  620. .copy = &r600_copy_blit,
  621. .set_engine_clock = &radeon_atom_set_engine_clock,
  622. .set_memory_clock = &radeon_atom_set_memory_clock,
  623. .set_pcie_lanes = NULL,
  624. .set_clock_gating = &radeon_atom_set_clock_gating,
  625. .set_surface_reg = r600_set_surface_reg,
  626. .clear_surface_reg = r600_clear_surface_reg,
  627. .bandwidth_update = &r520_bandwidth_update,
  628. };
  629. #endif