r600d.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #ifndef R600D_H
  28. #define R600D_H
  29. #define CP_PACKET2 0x80000000
  30. #define PACKET2_PAD_SHIFT 0
  31. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  32. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  33. #define R6XX_MAX_SH_GPRS 256
  34. #define R6XX_MAX_TEMP_GPRS 16
  35. #define R6XX_MAX_SH_THREADS 256
  36. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  37. #define R6XX_MAX_BACKENDS 8
  38. #define R6XX_MAX_BACKENDS_MASK 0xff
  39. #define R6XX_MAX_SIMDS 8
  40. #define R6XX_MAX_SIMDS_MASK 0xff
  41. #define R6XX_MAX_PIPES 8
  42. #define R6XX_MAX_PIPES_MASK 0xff
  43. /* PTE flags */
  44. #define PTE_VALID (1 << 0)
  45. #define PTE_SYSTEM (1 << 1)
  46. #define PTE_SNOOPED (1 << 2)
  47. #define PTE_READABLE (1 << 5)
  48. #define PTE_WRITEABLE (1 << 6)
  49. /* Registers */
  50. #define ARB_POP 0x2418
  51. #define ENABLE_TC128 (1 << 30)
  52. #define ARB_GDEC_RD_CNTL 0x246C
  53. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  54. #define CC_RB_BACKEND_DISABLE 0x98F4
  55. #define BACKEND_DISABLE(x) ((x) << 16)
  56. #define CB_COLOR0_BASE 0x28040
  57. #define CB_COLOR1_BASE 0x28044
  58. #define CB_COLOR2_BASE 0x28048
  59. #define CB_COLOR3_BASE 0x2804C
  60. #define CB_COLOR4_BASE 0x28050
  61. #define CB_COLOR5_BASE 0x28054
  62. #define CB_COLOR6_BASE 0x28058
  63. #define CB_COLOR7_BASE 0x2805C
  64. #define CB_COLOR7_FRAG 0x280FC
  65. #define CB_COLOR0_SIZE 0x28060
  66. #define CB_COLOR0_VIEW 0x28080
  67. #define CB_COLOR0_INFO 0x280a0
  68. #define CB_COLOR0_TILE 0x280c0
  69. #define CB_COLOR0_FRAG 0x280e0
  70. #define CB_COLOR0_MASK 0x28100
  71. #define CONFIG_MEMSIZE 0x5428
  72. #define CONFIG_CNTL 0x5424
  73. #define CP_STAT 0x8680
  74. #define CP_COHER_BASE 0x85F8
  75. #define CP_DEBUG 0xC1FC
  76. #define R_0086D8_CP_ME_CNTL 0x86D8
  77. #define S_0086D8_CP_ME_HALT(x) (((x) & 1)<<28)
  78. #define C_0086D8_CP_ME_HALT(x) ((x) & 0xEFFFFFFF)
  79. #define CP_ME_RAM_DATA 0xC160
  80. #define CP_ME_RAM_RADDR 0xC158
  81. #define CP_ME_RAM_WADDR 0xC15C
  82. #define CP_MEQ_THRESHOLDS 0x8764
  83. #define MEQ_END(x) ((x) << 16)
  84. #define ROQ_END(x) ((x) << 24)
  85. #define CP_PERFMON_CNTL 0x87FC
  86. #define CP_PFP_UCODE_ADDR 0xC150
  87. #define CP_PFP_UCODE_DATA 0xC154
  88. #define CP_QUEUE_THRESHOLDS 0x8760
  89. #define ROQ_IB1_START(x) ((x) << 0)
  90. #define ROQ_IB2_START(x) ((x) << 8)
  91. #define CP_RB_BASE 0xC100
  92. #define CP_RB_CNTL 0xC104
  93. #define RB_BUFSZ(x) ((x)<<0)
  94. #define RB_BLKSZ(x) ((x)<<8)
  95. #define RB_NO_UPDATE (1<<27)
  96. #define RB_RPTR_WR_ENA (1<<31)
  97. #define BUF_SWAP_32BIT (2 << 16)
  98. #define CP_RB_RPTR 0x8700
  99. #define CP_RB_RPTR_ADDR 0xC10C
  100. #define CP_RB_RPTR_ADDR_HI 0xC110
  101. #define CP_RB_RPTR_WR 0xC108
  102. #define CP_RB_WPTR 0xC114
  103. #define CP_RB_WPTR_ADDR 0xC118
  104. #define CP_RB_WPTR_ADDR_HI 0xC11C
  105. #define CP_RB_WPTR_DELAY 0x8704
  106. #define CP_ROQ_IB1_STAT 0x8784
  107. #define CP_ROQ_IB2_STAT 0x8788
  108. #define CP_SEM_WAIT_TIMER 0x85BC
  109. #define DB_DEBUG 0x9830
  110. #define PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
  111. #define DB_DEPTH_BASE 0x2800C
  112. #define DB_WATERMARKS 0x9838
  113. #define DEPTH_FREE(x) ((x) << 0)
  114. #define DEPTH_FLUSH(x) ((x) << 5)
  115. #define DEPTH_PENDING_FREE(x) ((x) << 15)
  116. #define DEPTH_CACHELINE_FREE(x) ((x) << 20)
  117. #define DCP_TILING_CONFIG 0x6CA0
  118. #define PIPE_TILING(x) ((x) << 1)
  119. #define BANK_TILING(x) ((x) << 4)
  120. #define GROUP_SIZE(x) ((x) << 6)
  121. #define ROW_TILING(x) ((x) << 8)
  122. #define BANK_SWAPS(x) ((x) << 11)
  123. #define SAMPLE_SPLIT(x) ((x) << 14)
  124. #define BACKEND_MAP(x) ((x) << 16)
  125. #define GB_TILING_CONFIG 0x98F0
  126. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  127. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  128. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  129. #define INACTIVE_SIMDS(x) ((x) << 16)
  130. #define INACTIVE_SIMDS_MASK 0x00FF0000
  131. #define SQ_CONFIG 0x8c00
  132. # define VC_ENABLE (1 << 0)
  133. # define EXPORT_SRC_C (1 << 1)
  134. # define DX9_CONSTS (1 << 2)
  135. # define ALU_INST_PREFER_VECTOR (1 << 3)
  136. # define DX10_CLAMP (1 << 4)
  137. # define CLAUSE_SEQ_PRIO(x) ((x) << 8)
  138. # define PS_PRIO(x) ((x) << 24)
  139. # define VS_PRIO(x) ((x) << 26)
  140. # define GS_PRIO(x) ((x) << 28)
  141. # define ES_PRIO(x) ((x) << 30)
  142. #define SQ_GPR_RESOURCE_MGMT_1 0x8c04
  143. # define NUM_PS_GPRS(x) ((x) << 0)
  144. # define NUM_VS_GPRS(x) ((x) << 16)
  145. # define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  146. #define SQ_GPR_RESOURCE_MGMT_2 0x8c08
  147. # define NUM_GS_GPRS(x) ((x) << 0)
  148. # define NUM_ES_GPRS(x) ((x) << 16)
  149. #define SQ_THREAD_RESOURCE_MGMT 0x8c0c
  150. # define NUM_PS_THREADS(x) ((x) << 0)
  151. # define NUM_VS_THREADS(x) ((x) << 8)
  152. # define NUM_GS_THREADS(x) ((x) << 16)
  153. # define NUM_ES_THREADS(x) ((x) << 24)
  154. #define SQ_STACK_RESOURCE_MGMT_1 0x8c10
  155. # define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  156. # define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  157. #define SQ_STACK_RESOURCE_MGMT_2 0x8c14
  158. # define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  159. # define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  160. #define GRBM_CNTL 0x8000
  161. # define GRBM_READ_TIMEOUT(x) ((x) << 0)
  162. #define GRBM_STATUS 0x8010
  163. #define CMDFIFO_AVAIL_MASK 0x0000001F
  164. #define GUI_ACTIVE (1<<31)
  165. #define GRBM_STATUS2 0x8014
  166. #define GRBM_SOFT_RESET 0x8020
  167. #define SOFT_RESET_CP (1<<0)
  168. #define HDP_HOST_PATH_CNTL 0x2C00
  169. #define HDP_NONSURFACE_BASE 0x2C04
  170. #define HDP_NONSURFACE_INFO 0x2C08
  171. #define HDP_NONSURFACE_SIZE 0x2C0C
  172. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  173. #define HDP_TILING_CONFIG 0x2F3C
  174. #define MC_VM_AGP_TOP 0x2184
  175. #define MC_VM_AGP_BOT 0x2188
  176. #define MC_VM_AGP_BASE 0x218C
  177. #define MC_VM_FB_LOCATION 0x2180
  178. #define MC_VM_L1_TLB_MCD_RD_A_CNTL 0x219C
  179. #define ENABLE_L1_TLB (1 << 0)
  180. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  181. #define ENABLE_L1_STRICT_ORDERING (1 << 2)
  182. #define SYSTEM_ACCESS_MODE_MASK 0x000000C0
  183. #define SYSTEM_ACCESS_MODE_SHIFT 6
  184. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
  185. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
  186. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
  187. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
  188. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
  189. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
  190. #define ENABLE_SEMAPHORE_MODE (1 << 10)
  191. #define ENABLE_WAIT_L2_QUERY (1 << 11)
  192. #define EFFECTIVE_L1_TLB_SIZE(x) (((x) & 7) << 12)
  193. #define EFFECTIVE_L1_TLB_SIZE_MASK 0x00007000
  194. #define EFFECTIVE_L1_TLB_SIZE_SHIFT 12
  195. #define EFFECTIVE_L1_QUEUE_SIZE(x) (((x) & 7) << 15)
  196. #define EFFECTIVE_L1_QUEUE_SIZE_MASK 0x00038000
  197. #define EFFECTIVE_L1_QUEUE_SIZE_SHIFT 15
  198. #define MC_VM_L1_TLB_MCD_RD_B_CNTL 0x21A0
  199. #define MC_VM_L1_TLB_MCB_RD_GFX_CNTL 0x21FC
  200. #define MC_VM_L1_TLB_MCB_RD_HDP_CNTL 0x2204
  201. #define MC_VM_L1_TLB_MCB_RD_PDMA_CNTL 0x2208
  202. #define MC_VM_L1_TLB_MCB_RD_SEM_CNTL 0x220C
  203. #define MC_VM_L1_TLB_MCB_RD_SYS_CNTL 0x2200
  204. #define MC_VM_L1_TLB_MCD_WR_A_CNTL 0x21A4
  205. #define MC_VM_L1_TLB_MCD_WR_B_CNTL 0x21A8
  206. #define MC_VM_L1_TLB_MCB_WR_GFX_CNTL 0x2210
  207. #define MC_VM_L1_TLB_MCB_WR_HDP_CNTL 0x2218
  208. #define MC_VM_L1_TLB_MCB_WR_PDMA_CNTL 0x221C
  209. #define MC_VM_L1_TLB_MCB_WR_SEM_CNTL 0x2220
  210. #define MC_VM_L1_TLB_MCB_WR_SYS_CNTL 0x2214
  211. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
  212. #define LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF
  213. #define LOGICAL_PAGE_NUMBER_SHIFT 0
  214. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
  215. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
  216. #define PA_CL_ENHANCE 0x8A14
  217. #define CLIP_VTX_REORDER_ENA (1 << 0)
  218. #define NUM_CLIP_SEQ(x) ((x) << 1)
  219. #define PA_SC_AA_CONFIG 0x28C04
  220. #define PA_SC_AA_SAMPLE_LOCS_2S 0x8B40
  221. #define PA_SC_AA_SAMPLE_LOCS_4S 0x8B44
  222. #define PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8B48
  223. #define PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8B4C
  224. #define S0_X(x) ((x) << 0)
  225. #define S0_Y(x) ((x) << 4)
  226. #define S1_X(x) ((x) << 8)
  227. #define S1_Y(x) ((x) << 12)
  228. #define S2_X(x) ((x) << 16)
  229. #define S2_Y(x) ((x) << 20)
  230. #define S3_X(x) ((x) << 24)
  231. #define S3_Y(x) ((x) << 28)
  232. #define S4_X(x) ((x) << 0)
  233. #define S4_Y(x) ((x) << 4)
  234. #define S5_X(x) ((x) << 8)
  235. #define S5_Y(x) ((x) << 12)
  236. #define S6_X(x) ((x) << 16)
  237. #define S6_Y(x) ((x) << 20)
  238. #define S7_X(x) ((x) << 24)
  239. #define S7_Y(x) ((x) << 28)
  240. #define PA_SC_CLIPRECT_RULE 0x2820c
  241. #define PA_SC_ENHANCE 0x8BF0
  242. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  243. #define FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
  244. #define PA_SC_LINE_STIPPLE 0x28A0C
  245. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  246. #define PA_SC_MODE_CNTL 0x28A4C
  247. #define PA_SC_MULTI_CHIP_CNTL 0x8B20
  248. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  249. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  250. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  251. #define PCIE_PORT_INDEX 0x0038
  252. #define PCIE_PORT_DATA 0x003C
  253. #define RAMCFG 0x2408
  254. #define NOOFBANK_SHIFT 0
  255. #define NOOFBANK_MASK 0x00000001
  256. #define NOOFRANK_SHIFT 1
  257. #define NOOFRANK_MASK 0x00000002
  258. #define NOOFROWS_SHIFT 2
  259. #define NOOFROWS_MASK 0x0000001C
  260. #define NOOFCOLS_SHIFT 5
  261. #define NOOFCOLS_MASK 0x00000060
  262. #define CHANSIZE_SHIFT 7
  263. #define CHANSIZE_MASK 0x00000080
  264. #define BURSTLENGTH_SHIFT 8
  265. #define BURSTLENGTH_MASK 0x00000100
  266. #define CHANSIZE_OVERRIDE (1 << 10)
  267. #define SCRATCH_REG0 0x8500
  268. #define SCRATCH_REG1 0x8504
  269. #define SCRATCH_REG2 0x8508
  270. #define SCRATCH_REG3 0x850C
  271. #define SCRATCH_REG4 0x8510
  272. #define SCRATCH_REG5 0x8514
  273. #define SCRATCH_REG6 0x8518
  274. #define SCRATCH_REG7 0x851C
  275. #define SCRATCH_UMSK 0x8540
  276. #define SCRATCH_ADDR 0x8544
  277. #define SPI_CONFIG_CNTL 0x9100
  278. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  279. #define DISABLE_INTERP_1 (1 << 5)
  280. #define SPI_CONFIG_CNTL_1 0x913C
  281. #define VTX_DONE_DELAY(x) ((x) << 0)
  282. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  283. #define SPI_INPUT_Z 0x286D8
  284. #define SPI_PS_IN_CONTROL_0 0x286CC
  285. #define NUM_INTERP(x) ((x)<<0)
  286. #define POSITION_ENA (1<<8)
  287. #define POSITION_CENTROID (1<<9)
  288. #define POSITION_ADDR(x) ((x)<<10)
  289. #define PARAM_GEN(x) ((x)<<15)
  290. #define PARAM_GEN_ADDR(x) ((x)<<19)
  291. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  292. #define PERSP_GRADIENT_ENA (1<<28)
  293. #define LINEAR_GRADIENT_ENA (1<<29)
  294. #define POSITION_SAMPLE (1<<30)
  295. #define BARYC_AT_SAMPLE_ENA (1<<31)
  296. #define SPI_PS_IN_CONTROL_1 0x286D0
  297. #define GEN_INDEX_PIX (1<<0)
  298. #define GEN_INDEX_PIX_ADDR(x) ((x)<<1)
  299. #define FRONT_FACE_ENA (1<<8)
  300. #define FRONT_FACE_CHAN(x) ((x)<<9)
  301. #define FRONT_FACE_ALL_BITS (1<<11)
  302. #define FRONT_FACE_ADDR(x) ((x)<<12)
  303. #define FOG_ADDR(x) ((x)<<17)
  304. #define FIXED_PT_POSITION_ENA (1<<24)
  305. #define FIXED_PT_POSITION_ADDR(x) ((x)<<25)
  306. #define SQ_MS_FIFO_SIZES 0x8CF0
  307. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  308. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  309. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  310. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  311. #define SQ_PGM_START_ES 0x28880
  312. #define SQ_PGM_START_FS 0x28894
  313. #define SQ_PGM_START_GS 0x2886C
  314. #define SQ_PGM_START_PS 0x28840
  315. #define SQ_PGM_RESOURCES_PS 0x28850
  316. #define SQ_PGM_EXPORTS_PS 0x28854
  317. #define SQ_PGM_CF_OFFSET_PS 0x288cc
  318. #define SQ_PGM_START_VS 0x28858
  319. #define SQ_PGM_RESOURCES_VS 0x28868
  320. #define SQ_PGM_CF_OFFSET_VS 0x288d0
  321. #define SQ_VTX_CONSTANT_WORD6_0 0x38018
  322. #define S__SQ_VTX_CONSTANT_TYPE(x) (((x) & 3) << 30)
  323. #define G__SQ_VTX_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  324. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  325. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  326. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  327. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  328. #define SX_MISC 0x28350
  329. #define SX_DEBUG_1 0x9054
  330. #define SMX_EVENT_RELEASE (1 << 0)
  331. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  332. #define TA_CNTL_AUX 0x9508
  333. #define DISABLE_CUBE_WRAP (1 << 0)
  334. #define DISABLE_CUBE_ANISO (1 << 1)
  335. #define SYNC_GRADIENT (1 << 24)
  336. #define SYNC_WALKER (1 << 25)
  337. #define SYNC_ALIGNER (1 << 26)
  338. #define BILINEAR_PRECISION_6_BIT (0 << 31)
  339. #define BILINEAR_PRECISION_8_BIT (1 << 31)
  340. #define TC_CNTL 0x9608
  341. #define TC_L2_SIZE(x) ((x)<<5)
  342. #define L2_DISABLE_LATE_HIT (1<<9)
  343. #define VGT_CACHE_INVALIDATION 0x88C4
  344. #define CACHE_INVALIDATION(x) ((x)<<0)
  345. #define VC_ONLY 0
  346. #define TC_ONLY 1
  347. #define VC_AND_TC 2
  348. #define VGT_DMA_BASE 0x287E8
  349. #define VGT_DMA_BASE_HI 0x287E4
  350. #define VGT_ES_PER_GS 0x88CC
  351. #define VGT_GS_PER_ES 0x88C8
  352. #define VGT_GS_PER_VS 0x88E8
  353. #define VGT_GS_VERTEX_REUSE 0x88D4
  354. #define VGT_PRIMITIVE_TYPE 0x8958
  355. #define VGT_NUM_INSTANCES 0x8974
  356. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  357. #define DEALLOC_DIST_MASK 0x0000007F
  358. #define VGT_STRMOUT_BASE_OFFSET_0 0x28B10
  359. #define VGT_STRMOUT_BASE_OFFSET_1 0x28B14
  360. #define VGT_STRMOUT_BASE_OFFSET_2 0x28B18
  361. #define VGT_STRMOUT_BASE_OFFSET_3 0x28B1c
  362. #define VGT_STRMOUT_BASE_OFFSET_HI_0 0x28B44
  363. #define VGT_STRMOUT_BASE_OFFSET_HI_1 0x28B48
  364. #define VGT_STRMOUT_BASE_OFFSET_HI_2 0x28B4c
  365. #define VGT_STRMOUT_BASE_OFFSET_HI_3 0x28B50
  366. #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
  367. #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
  368. #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
  369. #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
  370. #define VGT_STRMOUT_BUFFER_OFFSET_0 0x28ADC
  371. #define VGT_STRMOUT_BUFFER_OFFSET_1 0x28AEC
  372. #define VGT_STRMOUT_BUFFER_OFFSET_2 0x28AFC
  373. #define VGT_STRMOUT_BUFFER_OFFSET_3 0x28B0C
  374. #define VGT_STRMOUT_EN 0x28AB0
  375. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  376. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  377. #define VGT_EVENT_INITIATOR 0x28a90
  378. # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  379. #define VM_CONTEXT0_CNTL 0x1410
  380. #define ENABLE_CONTEXT (1 << 0)
  381. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  382. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  383. #define VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
  384. #define VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14B0
  385. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
  386. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
  387. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15B4
  388. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1554
  389. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  390. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  391. #define RESPONSE_TYPE_MASK 0x000000F0
  392. #define RESPONSE_TYPE_SHIFT 4
  393. #define VM_L2_CNTL 0x1400
  394. #define ENABLE_L2_CACHE (1 << 0)
  395. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  396. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  397. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 13)
  398. #define VM_L2_CNTL2 0x1404
  399. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  400. #define INVALIDATE_L2_CACHE (1 << 1)
  401. #define VM_L2_CNTL3 0x1408
  402. #define BANK_SELECT_0(x) (((x) & 0x1f) << 0)
  403. #define BANK_SELECT_1(x) (((x) & 0x1f) << 5)
  404. #define L2_CACHE_UPDATE_MODE(x) (((x) & 3) << 10)
  405. #define VM_L2_STATUS 0x140C
  406. #define L2_BUSY (1 << 0)
  407. #define WAIT_UNTIL 0x8040
  408. #define WAIT_2D_IDLE_bit (1 << 14)
  409. #define WAIT_3D_IDLE_bit (1 << 15)
  410. #define WAIT_2D_IDLECLEAN_bit (1 << 16)
  411. #define WAIT_3D_IDLECLEAN_bit (1 << 17)
  412. /*
  413. * PM4
  414. */
  415. #define PACKET_TYPE0 0
  416. #define PACKET_TYPE1 1
  417. #define PACKET_TYPE2 2
  418. #define PACKET_TYPE3 3
  419. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  420. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  421. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  422. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  423. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  424. (((reg) >> 2) & 0xFFFF) | \
  425. ((n) & 0x3FFF) << 16)
  426. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  427. (((op) & 0xFF) << 8) | \
  428. ((n) & 0x3FFF) << 16)
  429. /* Packet 3 types */
  430. #define PACKET3_NOP 0x10
  431. #define PACKET3_INDIRECT_BUFFER_END 0x17
  432. #define PACKET3_SET_PREDICATION 0x20
  433. #define PACKET3_REG_RMW 0x21
  434. #define PACKET3_COND_EXEC 0x22
  435. #define PACKET3_PRED_EXEC 0x23
  436. #define PACKET3_START_3D_CMDBUF 0x24
  437. #define PACKET3_DRAW_INDEX_2 0x27
  438. #define PACKET3_CONTEXT_CONTROL 0x28
  439. #define PACKET3_DRAW_INDEX_IMMD_BE 0x29
  440. #define PACKET3_INDEX_TYPE 0x2A
  441. #define PACKET3_DRAW_INDEX 0x2B
  442. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  443. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  444. #define PACKET3_NUM_INSTANCES 0x2F
  445. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  446. #define PACKET3_INDIRECT_BUFFER_MP 0x38
  447. #define PACKET3_MEM_SEMAPHORE 0x39
  448. #define PACKET3_MPEG_INDEX 0x3A
  449. #define PACKET3_WAIT_REG_MEM 0x3C
  450. #define PACKET3_MEM_WRITE 0x3D
  451. #define PACKET3_INDIRECT_BUFFER 0x32
  452. #define PACKET3_CP_INTERRUPT 0x40
  453. #define PACKET3_SURFACE_SYNC 0x43
  454. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  455. # define PACKET3_TC_ACTION_ENA (1 << 23)
  456. # define PACKET3_VC_ACTION_ENA (1 << 24)
  457. # define PACKET3_CB_ACTION_ENA (1 << 25)
  458. # define PACKET3_DB_ACTION_ENA (1 << 26)
  459. # define PACKET3_SH_ACTION_ENA (1 << 27)
  460. # define PACKET3_SMX_ACTION_ENA (1 << 28)
  461. #define PACKET3_ME_INITIALIZE 0x44
  462. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  463. #define PACKET3_COND_WRITE 0x45
  464. #define PACKET3_EVENT_WRITE 0x46
  465. #define PACKET3_EVENT_WRITE_EOP 0x47
  466. #define PACKET3_ONE_REG_WRITE 0x57
  467. #define PACKET3_SET_CONFIG_REG 0x68
  468. #define PACKET3_SET_CONFIG_REG_OFFSET 0x00008000
  469. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  470. #define PACKET3_SET_CONTEXT_REG 0x69
  471. #define PACKET3_SET_CONTEXT_REG_OFFSET 0x00028000
  472. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  473. #define PACKET3_SET_ALU_CONST 0x6A
  474. #define PACKET3_SET_ALU_CONST_OFFSET 0x00030000
  475. #define PACKET3_SET_ALU_CONST_END 0x00032000
  476. #define PACKET3_SET_BOOL_CONST 0x6B
  477. #define PACKET3_SET_BOOL_CONST_OFFSET 0x0003e380
  478. #define PACKET3_SET_BOOL_CONST_END 0x00040000
  479. #define PACKET3_SET_LOOP_CONST 0x6C
  480. #define PACKET3_SET_LOOP_CONST_OFFSET 0x0003e200
  481. #define PACKET3_SET_LOOP_CONST_END 0x0003e380
  482. #define PACKET3_SET_RESOURCE 0x6D
  483. #define PACKET3_SET_RESOURCE_OFFSET 0x00038000
  484. #define PACKET3_SET_RESOURCE_END 0x0003c000
  485. #define PACKET3_SET_SAMPLER 0x6E
  486. #define PACKET3_SET_SAMPLER_OFFSET 0x0003c000
  487. #define PACKET3_SET_SAMPLER_END 0x0003cff0
  488. #define PACKET3_SET_CTL_CONST 0x6F
  489. #define PACKET3_SET_CTL_CONST_OFFSET 0x0003cff0
  490. #define PACKET3_SET_CTL_CONST_END 0x0003e200
  491. #define PACKET3_SURFACE_BASE_UPDATE 0x73
  492. #define R_008020_GRBM_SOFT_RESET 0x8020
  493. #define S_008020_SOFT_RESET_CP(x) (((x) & 1) << 0)
  494. #define S_008020_SOFT_RESET_CB(x) (((x) & 1) << 1)
  495. #define S_008020_SOFT_RESET_CR(x) (((x) & 1) << 2)
  496. #define S_008020_SOFT_RESET_DB(x) (((x) & 1) << 3)
  497. #define S_008020_SOFT_RESET_PA(x) (((x) & 1) << 5)
  498. #define S_008020_SOFT_RESET_SC(x) (((x) & 1) << 6)
  499. #define S_008020_SOFT_RESET_SMX(x) (((x) & 1) << 7)
  500. #define S_008020_SOFT_RESET_SPI(x) (((x) & 1) << 8)
  501. #define S_008020_SOFT_RESET_SH(x) (((x) & 1) << 9)
  502. #define S_008020_SOFT_RESET_SX(x) (((x) & 1) << 10)
  503. #define S_008020_SOFT_RESET_TC(x) (((x) & 1) << 11)
  504. #define S_008020_SOFT_RESET_TA(x) (((x) & 1) << 12)
  505. #define S_008020_SOFT_RESET_VC(x) (((x) & 1) << 13)
  506. #define S_008020_SOFT_RESET_VGT(x) (((x) & 1) << 14)
  507. #define R_008010_GRBM_STATUS 0x8010
  508. #define S_008010_CMDFIFO_AVAIL(x) (((x) & 0x1F) << 0)
  509. #define S_008010_CP_RQ_PENDING(x) (((x) & 1) << 6)
  510. #define S_008010_CF_RQ_PENDING(x) (((x) & 1) << 7)
  511. #define S_008010_PF_RQ_PENDING(x) (((x) & 1) << 8)
  512. #define S_008010_GRBM_EE_BUSY(x) (((x) & 1) << 10)
  513. #define S_008010_VC_BUSY(x) (((x) & 1) << 11)
  514. #define S_008010_DB03_CLEAN(x) (((x) & 1) << 12)
  515. #define S_008010_CB03_CLEAN(x) (((x) & 1) << 13)
  516. #define S_008010_VGT_BUSY_NO_DMA(x) (((x) & 1) << 16)
  517. #define S_008010_VGT_BUSY(x) (((x) & 1) << 17)
  518. #define S_008010_TA03_BUSY(x) (((x) & 1) << 18)
  519. #define S_008010_TC_BUSY(x) (((x) & 1) << 19)
  520. #define S_008010_SX_BUSY(x) (((x) & 1) << 20)
  521. #define S_008010_SH_BUSY(x) (((x) & 1) << 21)
  522. #define S_008010_SPI03_BUSY(x) (((x) & 1) << 22)
  523. #define S_008010_SMX_BUSY(x) (((x) & 1) << 23)
  524. #define S_008010_SC_BUSY(x) (((x) & 1) << 24)
  525. #define S_008010_PA_BUSY(x) (((x) & 1) << 25)
  526. #define S_008010_DB03_BUSY(x) (((x) & 1) << 26)
  527. #define S_008010_CR_BUSY(x) (((x) & 1) << 27)
  528. #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 1) << 28)
  529. #define S_008010_CP_BUSY(x) (((x) & 1) << 29)
  530. #define S_008010_CB03_BUSY(x) (((x) & 1) << 30)
  531. #define S_008010_GUI_ACTIVE(x) (((x) & 1) << 31)
  532. #define G_008010_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x1F)
  533. #define G_008010_CP_RQ_PENDING(x) (((x) >> 6) & 1)
  534. #define G_008010_CF_RQ_PENDING(x) (((x) >> 7) & 1)
  535. #define G_008010_PF_RQ_PENDING(x) (((x) >> 8) & 1)
  536. #define G_008010_GRBM_EE_BUSY(x) (((x) >> 10) & 1)
  537. #define G_008010_VC_BUSY(x) (((x) >> 11) & 1)
  538. #define G_008010_DB03_CLEAN(x) (((x) >> 12) & 1)
  539. #define G_008010_CB03_CLEAN(x) (((x) >> 13) & 1)
  540. #define G_008010_VGT_BUSY_NO_DMA(x) (((x) >> 16) & 1)
  541. #define G_008010_VGT_BUSY(x) (((x) >> 17) & 1)
  542. #define G_008010_TA03_BUSY(x) (((x) >> 18) & 1)
  543. #define G_008010_TC_BUSY(x) (((x) >> 19) & 1)
  544. #define G_008010_SX_BUSY(x) (((x) >> 20) & 1)
  545. #define G_008010_SH_BUSY(x) (((x) >> 21) & 1)
  546. #define G_008010_SPI03_BUSY(x) (((x) >> 22) & 1)
  547. #define G_008010_SMX_BUSY(x) (((x) >> 23) & 1)
  548. #define G_008010_SC_BUSY(x) (((x) >> 24) & 1)
  549. #define G_008010_PA_BUSY(x) (((x) >> 25) & 1)
  550. #define G_008010_DB03_BUSY(x) (((x) >> 26) & 1)
  551. #define G_008010_CR_BUSY(x) (((x) >> 27) & 1)
  552. #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 1)
  553. #define G_008010_CP_BUSY(x) (((x) >> 29) & 1)
  554. #define G_008010_CB03_BUSY(x) (((x) >> 30) & 1)
  555. #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 1)
  556. #define R_008014_GRBM_STATUS2 0x8014
  557. #define S_008014_CR_CLEAN(x) (((x) & 1) << 0)
  558. #define S_008014_SMX_CLEAN(x) (((x) & 1) << 1)
  559. #define S_008014_SPI0_BUSY(x) (((x) & 1) << 8)
  560. #define S_008014_SPI1_BUSY(x) (((x) & 1) << 9)
  561. #define S_008014_SPI2_BUSY(x) (((x) & 1) << 10)
  562. #define S_008014_SPI3_BUSY(x) (((x) & 1) << 11)
  563. #define S_008014_TA0_BUSY(x) (((x) & 1) << 12)
  564. #define S_008014_TA1_BUSY(x) (((x) & 1) << 13)
  565. #define S_008014_TA2_BUSY(x) (((x) & 1) << 14)
  566. #define S_008014_TA3_BUSY(x) (((x) & 1) << 15)
  567. #define S_008014_DB0_BUSY(x) (((x) & 1) << 16)
  568. #define S_008014_DB1_BUSY(x) (((x) & 1) << 17)
  569. #define S_008014_DB2_BUSY(x) (((x) & 1) << 18)
  570. #define S_008014_DB3_BUSY(x) (((x) & 1) << 19)
  571. #define S_008014_CB0_BUSY(x) (((x) & 1) << 20)
  572. #define S_008014_CB1_BUSY(x) (((x) & 1) << 21)
  573. #define S_008014_CB2_BUSY(x) (((x) & 1) << 22)
  574. #define S_008014_CB3_BUSY(x) (((x) & 1) << 23)
  575. #define G_008014_CR_CLEAN(x) (((x) >> 0) & 1)
  576. #define G_008014_SMX_CLEAN(x) (((x) >> 1) & 1)
  577. #define G_008014_SPI0_BUSY(x) (((x) >> 8) & 1)
  578. #define G_008014_SPI1_BUSY(x) (((x) >> 9) & 1)
  579. #define G_008014_SPI2_BUSY(x) (((x) >> 10) & 1)
  580. #define G_008014_SPI3_BUSY(x) (((x) >> 11) & 1)
  581. #define G_008014_TA0_BUSY(x) (((x) >> 12) & 1)
  582. #define G_008014_TA1_BUSY(x) (((x) >> 13) & 1)
  583. #define G_008014_TA2_BUSY(x) (((x) >> 14) & 1)
  584. #define G_008014_TA3_BUSY(x) (((x) >> 15) & 1)
  585. #define G_008014_DB0_BUSY(x) (((x) >> 16) & 1)
  586. #define G_008014_DB1_BUSY(x) (((x) >> 17) & 1)
  587. #define G_008014_DB2_BUSY(x) (((x) >> 18) & 1)
  588. #define G_008014_DB3_BUSY(x) (((x) >> 19) & 1)
  589. #define G_008014_CB0_BUSY(x) (((x) >> 20) & 1)
  590. #define G_008014_CB1_BUSY(x) (((x) >> 21) & 1)
  591. #define G_008014_CB2_BUSY(x) (((x) >> 22) & 1)
  592. #define G_008014_CB3_BUSY(x) (((x) >> 23) & 1)
  593. #define R_000E50_SRBM_STATUS 0x0E50
  594. #define G_000E50_RLC_RQ_PENDING(x) (((x) >> 3) & 1)
  595. #define G_000E50_RCU_RQ_PENDING(x) (((x) >> 4) & 1)
  596. #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 1)
  597. #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 1)
  598. #define G_000E50_IO_EXTERN_SIGNAL(x) (((x) >> 7) & 1)
  599. #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 1)
  600. #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 1)
  601. #define G_000E50_MCDZ_BUSY(x) (((x) >> 10) & 1)
  602. #define G_000E50_MCDY_BUSY(x) (((x) >> 11) & 1)
  603. #define G_000E50_MCDX_BUSY(x) (((x) >> 12) & 1)
  604. #define G_000E50_MCDW_BUSY(x) (((x) >> 13) & 1)
  605. #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 1)
  606. #define G_000E50_RLC_BUSY(x) (((x) >> 15) & 1)
  607. #define R_000E60_SRBM_SOFT_RESET 0x0E60
  608. #define S_000E60_SOFT_RESET_BIF(x) (((x) & 1) << 1)
  609. #define S_000E60_SOFT_RESET_CG(x) (((x) & 1) << 2)
  610. #define S_000E60_SOFT_RESET_CMC(x) (((x) & 1) << 3)
  611. #define S_000E60_SOFT_RESET_CSC(x) (((x) & 1) << 4)
  612. #define S_000E60_SOFT_RESET_DC(x) (((x) & 1) << 5)
  613. #define S_000E60_SOFT_RESET_GRBM(x) (((x) & 1) << 8)
  614. #define S_000E60_SOFT_RESET_HDP(x) (((x) & 1) << 9)
  615. #define S_000E60_SOFT_RESET_IH(x) (((x) & 1) << 10)
  616. #define S_000E60_SOFT_RESET_MC(x) (((x) & 1) << 11)
  617. #define S_000E60_SOFT_RESET_RLC(x) (((x) & 1) << 13)
  618. #define S_000E60_SOFT_RESET_ROM(x) (((x) & 1) << 14)
  619. #define S_000E60_SOFT_RESET_SEM(x) (((x) & 1) << 15)
  620. #define S_000E60_SOFT_RESET_TSC(x) (((x) & 1) << 16)
  621. #define S_000E60_SOFT_RESET_VMC(x) (((x) & 1) << 17)
  622. #endif