r100.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include <linux/firmware.h>
  36. #include <linux/platform_device.h>
  37. #include "r100_reg_safe.h"
  38. #include "rn50_reg_safe.h"
  39. /* Firmware Names */
  40. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  41. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  42. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  43. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  44. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  45. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  46. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  47. MODULE_FIRMWARE(FIRMWARE_R100);
  48. MODULE_FIRMWARE(FIRMWARE_R200);
  49. MODULE_FIRMWARE(FIRMWARE_R300);
  50. MODULE_FIRMWARE(FIRMWARE_R420);
  51. MODULE_FIRMWARE(FIRMWARE_RS690);
  52. MODULE_FIRMWARE(FIRMWARE_RS600);
  53. MODULE_FIRMWARE(FIRMWARE_R520);
  54. #include "r100_track.h"
  55. /* This files gather functions specifics to:
  56. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  57. *
  58. * Some of these functions might be used by newer ASICs.
  59. */
  60. int r200_init(struct radeon_device *rdev);
  61. void r100_hdp_reset(struct radeon_device *rdev);
  62. void r100_gpu_init(struct radeon_device *rdev);
  63. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  64. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  65. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  66. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  67. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /*
  69. * PCI GART
  70. */
  71. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  72. {
  73. /* TODO: can we do somethings here ? */
  74. /* It seems hw only cache one entry so we should discard this
  75. * entry otherwise if first GPU GART read hit this entry it
  76. * could end up in wrong address. */
  77. }
  78. int r100_pci_gart_init(struct radeon_device *rdev)
  79. {
  80. int r;
  81. if (rdev->gart.table.ram.ptr) {
  82. WARN(1, "R100 PCI GART already initialized.\n");
  83. return 0;
  84. }
  85. /* Initialize common gart structure */
  86. r = radeon_gart_init(rdev);
  87. if (r)
  88. return r;
  89. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  90. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  91. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  92. return radeon_gart_table_ram_alloc(rdev);
  93. }
  94. int r100_pci_gart_enable(struct radeon_device *rdev)
  95. {
  96. uint32_t tmp;
  97. /* discard memory request outside of configured range */
  98. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  99. WREG32(RADEON_AIC_CNTL, tmp);
  100. /* set address range for PCI address translate */
  101. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  102. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  103. WREG32(RADEON_AIC_HI_ADDR, tmp);
  104. /* Enable bus mastering */
  105. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  106. WREG32(RADEON_BUS_CNTL, tmp);
  107. /* set PCI GART page-table base address */
  108. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  109. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  110. WREG32(RADEON_AIC_CNTL, tmp);
  111. r100_pci_gart_tlb_flush(rdev);
  112. rdev->gart.ready = true;
  113. return 0;
  114. }
  115. void r100_pci_gart_disable(struct radeon_device *rdev)
  116. {
  117. uint32_t tmp;
  118. /* discard memory request outside of configured range */
  119. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  120. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  121. WREG32(RADEON_AIC_LO_ADDR, 0);
  122. WREG32(RADEON_AIC_HI_ADDR, 0);
  123. }
  124. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  125. {
  126. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  127. return -EINVAL;
  128. }
  129. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  130. return 0;
  131. }
  132. void r100_pci_gart_fini(struct radeon_device *rdev)
  133. {
  134. r100_pci_gart_disable(rdev);
  135. radeon_gart_table_ram_free(rdev);
  136. radeon_gart_fini(rdev);
  137. }
  138. /*
  139. * MC
  140. */
  141. void r100_mc_disable_clients(struct radeon_device *rdev)
  142. {
  143. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  144. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  145. if (r100_gui_wait_for_idle(rdev)) {
  146. printk(KERN_WARNING "Failed to wait GUI idle while "
  147. "programming pipes. Bad things might happen.\n");
  148. }
  149. /* stop display and memory access */
  150. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  151. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  152. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  153. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  154. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  155. r100_gpu_wait_for_vsync(rdev);
  156. WREG32(RADEON_CRTC_GEN_CNTL,
  157. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  158. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  159. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  160. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  161. r100_gpu_wait_for_vsync2(rdev);
  162. WREG32(RADEON_CRTC2_GEN_CNTL,
  163. (crtc2_gen_cntl &
  164. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  165. RADEON_CRTC2_DISP_REQ_EN_B);
  166. }
  167. udelay(500);
  168. }
  169. void r100_mc_setup(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. int r;
  173. r = r100_debugfs_mc_info_init(rdev);
  174. if (r) {
  175. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  176. }
  177. /* Write VRAM size in case we are limiting it */
  178. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  179. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  180. * if the aperture is 64MB but we have 32MB VRAM
  181. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  182. * to 64MB, otherwise the gpu accidentially dies */
  183. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  184. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  185. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  186. WREG32(RADEON_MC_FB_LOCATION, tmp);
  187. /* Enable bus mastering */
  188. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  189. WREG32(RADEON_BUS_CNTL, tmp);
  190. if (rdev->flags & RADEON_IS_AGP) {
  191. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  192. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  193. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  194. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  195. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  196. } else {
  197. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  198. WREG32(RADEON_AGP_BASE, 0);
  199. }
  200. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  201. tmp |= (7 << 28);
  202. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  203. (void)RREG32(RADEON_HOST_PATH_CNTL);
  204. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  205. (void)RREG32(RADEON_HOST_PATH_CNTL);
  206. }
  207. int r100_mc_init(struct radeon_device *rdev)
  208. {
  209. int r;
  210. if (r100_debugfs_rbbm_init(rdev)) {
  211. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  212. }
  213. r100_gpu_init(rdev);
  214. /* Disable gart which also disable out of gart access */
  215. r100_pci_gart_disable(rdev);
  216. /* Setup GPU memory space */
  217. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  218. if (rdev->flags & RADEON_IS_AGP) {
  219. r = radeon_agp_init(rdev);
  220. if (r) {
  221. printk(KERN_WARNING "[drm] Disabling AGP\n");
  222. rdev->flags &= ~RADEON_IS_AGP;
  223. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  224. } else {
  225. rdev->mc.gtt_location = rdev->mc.agp_base;
  226. }
  227. }
  228. r = radeon_mc_setup(rdev);
  229. if (r) {
  230. return r;
  231. }
  232. r100_mc_disable_clients(rdev);
  233. if (r100_mc_wait_for_idle(rdev)) {
  234. printk(KERN_WARNING "Failed to wait MC idle while "
  235. "programming pipes. Bad things might happen.\n");
  236. }
  237. r100_mc_setup(rdev);
  238. return 0;
  239. }
  240. void r100_mc_fini(struct radeon_device *rdev)
  241. {
  242. }
  243. /*
  244. * Interrupts
  245. */
  246. int r100_irq_set(struct radeon_device *rdev)
  247. {
  248. uint32_t tmp = 0;
  249. if (rdev->irq.sw_int) {
  250. tmp |= RADEON_SW_INT_ENABLE;
  251. }
  252. if (rdev->irq.crtc_vblank_int[0]) {
  253. tmp |= RADEON_CRTC_VBLANK_MASK;
  254. }
  255. if (rdev->irq.crtc_vblank_int[1]) {
  256. tmp |= RADEON_CRTC2_VBLANK_MASK;
  257. }
  258. WREG32(RADEON_GEN_INT_CNTL, tmp);
  259. return 0;
  260. }
  261. void r100_irq_disable(struct radeon_device *rdev)
  262. {
  263. u32 tmp;
  264. WREG32(R_000040_GEN_INT_CNTL, 0);
  265. /* Wait and acknowledge irq */
  266. mdelay(1);
  267. tmp = RREG32(R_000044_GEN_INT_STATUS);
  268. WREG32(R_000044_GEN_INT_STATUS, tmp);
  269. }
  270. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  271. {
  272. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  273. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  274. RADEON_CRTC2_VBLANK_STAT;
  275. if (irqs) {
  276. WREG32(RADEON_GEN_INT_STATUS, irqs);
  277. }
  278. return irqs & irq_mask;
  279. }
  280. int r100_irq_process(struct radeon_device *rdev)
  281. {
  282. uint32_t status;
  283. status = r100_irq_ack(rdev);
  284. if (!status) {
  285. return IRQ_NONE;
  286. }
  287. if (rdev->shutdown) {
  288. return IRQ_NONE;
  289. }
  290. while (status) {
  291. /* SW interrupt */
  292. if (status & RADEON_SW_INT_TEST) {
  293. radeon_fence_process(rdev);
  294. }
  295. /* Vertical blank interrupts */
  296. if (status & RADEON_CRTC_VBLANK_STAT) {
  297. drm_handle_vblank(rdev->ddev, 0);
  298. }
  299. if (status & RADEON_CRTC2_VBLANK_STAT) {
  300. drm_handle_vblank(rdev->ddev, 1);
  301. }
  302. status = r100_irq_ack(rdev);
  303. }
  304. return IRQ_HANDLED;
  305. }
  306. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  307. {
  308. if (crtc == 0)
  309. return RREG32(RADEON_CRTC_CRNT_FRAME);
  310. else
  311. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  312. }
  313. /*
  314. * Fence emission
  315. */
  316. void r100_fence_ring_emit(struct radeon_device *rdev,
  317. struct radeon_fence *fence)
  318. {
  319. /* Who ever call radeon_fence_emit should call ring_lock and ask
  320. * for enough space (today caller are ib schedule and buffer move) */
  321. /* Wait until IDLE & CLEAN */
  322. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  323. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  324. /* Emit fence sequence & fire IRQ */
  325. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  326. radeon_ring_write(rdev, fence->seq);
  327. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  328. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  329. }
  330. /*
  331. * Writeback
  332. */
  333. int r100_wb_init(struct radeon_device *rdev)
  334. {
  335. int r;
  336. if (rdev->wb.wb_obj == NULL) {
  337. r = radeon_object_create(rdev, NULL, 4096,
  338. true,
  339. RADEON_GEM_DOMAIN_GTT,
  340. false, &rdev->wb.wb_obj);
  341. if (r) {
  342. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  343. return r;
  344. }
  345. r = radeon_object_pin(rdev->wb.wb_obj,
  346. RADEON_GEM_DOMAIN_GTT,
  347. &rdev->wb.gpu_addr);
  348. if (r) {
  349. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  350. return r;
  351. }
  352. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  353. if (r) {
  354. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  355. return r;
  356. }
  357. }
  358. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  359. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  360. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  361. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  362. return 0;
  363. }
  364. void r100_wb_disable(struct radeon_device *rdev)
  365. {
  366. WREG32(R_000770_SCRATCH_UMSK, 0);
  367. }
  368. void r100_wb_fini(struct radeon_device *rdev)
  369. {
  370. r100_wb_disable(rdev);
  371. if (rdev->wb.wb_obj) {
  372. radeon_object_kunmap(rdev->wb.wb_obj);
  373. radeon_object_unpin(rdev->wb.wb_obj);
  374. radeon_object_unref(&rdev->wb.wb_obj);
  375. rdev->wb.wb = NULL;
  376. rdev->wb.wb_obj = NULL;
  377. }
  378. }
  379. int r100_copy_blit(struct radeon_device *rdev,
  380. uint64_t src_offset,
  381. uint64_t dst_offset,
  382. unsigned num_pages,
  383. struct radeon_fence *fence)
  384. {
  385. uint32_t cur_pages;
  386. uint32_t stride_bytes = PAGE_SIZE;
  387. uint32_t pitch;
  388. uint32_t stride_pixels;
  389. unsigned ndw;
  390. int num_loops;
  391. int r = 0;
  392. /* radeon limited to 16k stride */
  393. stride_bytes &= 0x3fff;
  394. /* radeon pitch is /64 */
  395. pitch = stride_bytes / 64;
  396. stride_pixels = stride_bytes / 4;
  397. num_loops = DIV_ROUND_UP(num_pages, 8191);
  398. /* Ask for enough room for blit + flush + fence */
  399. ndw = 64 + (10 * num_loops);
  400. r = radeon_ring_lock(rdev, ndw);
  401. if (r) {
  402. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  403. return -EINVAL;
  404. }
  405. while (num_pages > 0) {
  406. cur_pages = num_pages;
  407. if (cur_pages > 8191) {
  408. cur_pages = 8191;
  409. }
  410. num_pages -= cur_pages;
  411. /* pages are in Y direction - height
  412. page width in X direction - width */
  413. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  414. radeon_ring_write(rdev,
  415. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  416. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  417. RADEON_GMC_SRC_CLIPPING |
  418. RADEON_GMC_DST_CLIPPING |
  419. RADEON_GMC_BRUSH_NONE |
  420. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  421. RADEON_GMC_SRC_DATATYPE_COLOR |
  422. RADEON_ROP3_S |
  423. RADEON_DP_SRC_SOURCE_MEMORY |
  424. RADEON_GMC_CLR_CMP_CNTL_DIS |
  425. RADEON_GMC_WR_MSK_DIS);
  426. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  427. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  428. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  429. radeon_ring_write(rdev, 0);
  430. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  431. radeon_ring_write(rdev, num_pages);
  432. radeon_ring_write(rdev, num_pages);
  433. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  434. }
  435. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  436. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  437. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  438. radeon_ring_write(rdev,
  439. RADEON_WAIT_2D_IDLECLEAN |
  440. RADEON_WAIT_HOST_IDLECLEAN |
  441. RADEON_WAIT_DMA_GUI_IDLE);
  442. if (fence) {
  443. r = radeon_fence_emit(rdev, fence);
  444. }
  445. radeon_ring_unlock_commit(rdev);
  446. return r;
  447. }
  448. /*
  449. * CP
  450. */
  451. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  452. {
  453. unsigned i;
  454. u32 tmp;
  455. for (i = 0; i < rdev->usec_timeout; i++) {
  456. tmp = RREG32(R_000E40_RBBM_STATUS);
  457. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  458. return 0;
  459. }
  460. udelay(1);
  461. }
  462. return -1;
  463. }
  464. void r100_ring_start(struct radeon_device *rdev)
  465. {
  466. int r;
  467. r = radeon_ring_lock(rdev, 2);
  468. if (r) {
  469. return;
  470. }
  471. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  472. radeon_ring_write(rdev,
  473. RADEON_ISYNC_ANY2D_IDLE3D |
  474. RADEON_ISYNC_ANY3D_IDLE2D |
  475. RADEON_ISYNC_WAIT_IDLEGUI |
  476. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  477. radeon_ring_unlock_commit(rdev);
  478. }
  479. /* Load the microcode for the CP */
  480. static int r100_cp_init_microcode(struct radeon_device *rdev)
  481. {
  482. struct platform_device *pdev;
  483. const char *fw_name = NULL;
  484. int err;
  485. DRM_DEBUG("\n");
  486. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  487. err = IS_ERR(pdev);
  488. if (err) {
  489. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  490. return -EINVAL;
  491. }
  492. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  493. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  494. (rdev->family == CHIP_RS200)) {
  495. DRM_INFO("Loading R100 Microcode\n");
  496. fw_name = FIRMWARE_R100;
  497. } else if ((rdev->family == CHIP_R200) ||
  498. (rdev->family == CHIP_RV250) ||
  499. (rdev->family == CHIP_RV280) ||
  500. (rdev->family == CHIP_RS300)) {
  501. DRM_INFO("Loading R200 Microcode\n");
  502. fw_name = FIRMWARE_R200;
  503. } else if ((rdev->family == CHIP_R300) ||
  504. (rdev->family == CHIP_R350) ||
  505. (rdev->family == CHIP_RV350) ||
  506. (rdev->family == CHIP_RV380) ||
  507. (rdev->family == CHIP_RS400) ||
  508. (rdev->family == CHIP_RS480)) {
  509. DRM_INFO("Loading R300 Microcode\n");
  510. fw_name = FIRMWARE_R300;
  511. } else if ((rdev->family == CHIP_R420) ||
  512. (rdev->family == CHIP_R423) ||
  513. (rdev->family == CHIP_RV410)) {
  514. DRM_INFO("Loading R400 Microcode\n");
  515. fw_name = FIRMWARE_R420;
  516. } else if ((rdev->family == CHIP_RS690) ||
  517. (rdev->family == CHIP_RS740)) {
  518. DRM_INFO("Loading RS690/RS740 Microcode\n");
  519. fw_name = FIRMWARE_RS690;
  520. } else if (rdev->family == CHIP_RS600) {
  521. DRM_INFO("Loading RS600 Microcode\n");
  522. fw_name = FIRMWARE_RS600;
  523. } else if ((rdev->family == CHIP_RV515) ||
  524. (rdev->family == CHIP_R520) ||
  525. (rdev->family == CHIP_RV530) ||
  526. (rdev->family == CHIP_R580) ||
  527. (rdev->family == CHIP_RV560) ||
  528. (rdev->family == CHIP_RV570)) {
  529. DRM_INFO("Loading R500 Microcode\n");
  530. fw_name = FIRMWARE_R520;
  531. }
  532. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  533. platform_device_unregister(pdev);
  534. if (err) {
  535. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  536. fw_name);
  537. } else if (rdev->me_fw->size % 8) {
  538. printk(KERN_ERR
  539. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  540. rdev->me_fw->size, fw_name);
  541. err = -EINVAL;
  542. release_firmware(rdev->me_fw);
  543. rdev->me_fw = NULL;
  544. }
  545. return err;
  546. }
  547. static void r100_cp_load_microcode(struct radeon_device *rdev)
  548. {
  549. const __be32 *fw_data;
  550. int i, size;
  551. if (r100_gui_wait_for_idle(rdev)) {
  552. printk(KERN_WARNING "Failed to wait GUI idle while "
  553. "programming pipes. Bad things might happen.\n");
  554. }
  555. if (rdev->me_fw) {
  556. size = rdev->me_fw->size / 4;
  557. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  558. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  559. for (i = 0; i < size; i += 2) {
  560. WREG32(RADEON_CP_ME_RAM_DATAH,
  561. be32_to_cpup(&fw_data[i]));
  562. WREG32(RADEON_CP_ME_RAM_DATAL,
  563. be32_to_cpup(&fw_data[i + 1]));
  564. }
  565. }
  566. }
  567. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  568. {
  569. unsigned rb_bufsz;
  570. unsigned rb_blksz;
  571. unsigned max_fetch;
  572. unsigned pre_write_timer;
  573. unsigned pre_write_limit;
  574. unsigned indirect2_start;
  575. unsigned indirect1_start;
  576. uint32_t tmp;
  577. int r;
  578. if (r100_debugfs_cp_init(rdev)) {
  579. DRM_ERROR("Failed to register debugfs file for CP !\n");
  580. }
  581. /* Reset CP */
  582. tmp = RREG32(RADEON_CP_CSQ_STAT);
  583. if ((tmp & (1 << 31))) {
  584. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  585. WREG32(RADEON_CP_CSQ_MODE, 0);
  586. WREG32(RADEON_CP_CSQ_CNTL, 0);
  587. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  588. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  589. mdelay(2);
  590. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  591. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  592. mdelay(2);
  593. tmp = RREG32(RADEON_CP_CSQ_STAT);
  594. if ((tmp & (1 << 31))) {
  595. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  596. }
  597. } else {
  598. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  599. }
  600. if (!rdev->me_fw) {
  601. r = r100_cp_init_microcode(rdev);
  602. if (r) {
  603. DRM_ERROR("Failed to load firmware!\n");
  604. return r;
  605. }
  606. }
  607. /* Align ring size */
  608. rb_bufsz = drm_order(ring_size / 8);
  609. ring_size = (1 << (rb_bufsz + 1)) * 4;
  610. r100_cp_load_microcode(rdev);
  611. r = radeon_ring_init(rdev, ring_size);
  612. if (r) {
  613. return r;
  614. }
  615. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  616. * the rptr copy in system ram */
  617. rb_blksz = 9;
  618. /* cp will read 128bytes at a time (4 dwords) */
  619. max_fetch = 1;
  620. rdev->cp.align_mask = 16 - 1;
  621. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  622. pre_write_timer = 64;
  623. /* Force CP_RB_WPTR write if written more than one time before the
  624. * delay expire
  625. */
  626. pre_write_limit = 0;
  627. /* Setup the cp cache like this (cache size is 96 dwords) :
  628. * RING 0 to 15
  629. * INDIRECT1 16 to 79
  630. * INDIRECT2 80 to 95
  631. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  632. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  633. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  634. * Idea being that most of the gpu cmd will be through indirect1 buffer
  635. * so it gets the bigger cache.
  636. */
  637. indirect2_start = 80;
  638. indirect1_start = 16;
  639. /* cp setup */
  640. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  641. WREG32(RADEON_CP_RB_CNTL,
  642. #ifdef __BIG_ENDIAN
  643. RADEON_BUF_SWAP_32BIT |
  644. #endif
  645. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  646. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  647. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  648. RADEON_RB_NO_UPDATE);
  649. /* Set ring address */
  650. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  651. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  652. /* Force read & write ptr to 0 */
  653. tmp = RREG32(RADEON_CP_RB_CNTL);
  654. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  655. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  656. WREG32(RADEON_CP_RB_WPTR, 0);
  657. WREG32(RADEON_CP_RB_CNTL, tmp);
  658. udelay(10);
  659. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  660. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  661. /* Set cp mode to bus mastering & enable cp*/
  662. WREG32(RADEON_CP_CSQ_MODE,
  663. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  664. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  665. WREG32(0x718, 0);
  666. WREG32(0x744, 0x00004D4D);
  667. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  668. radeon_ring_start(rdev);
  669. r = radeon_ring_test(rdev);
  670. if (r) {
  671. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  672. return r;
  673. }
  674. rdev->cp.ready = true;
  675. return 0;
  676. }
  677. void r100_cp_fini(struct radeon_device *rdev)
  678. {
  679. if (r100_cp_wait_for_idle(rdev)) {
  680. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  681. }
  682. /* Disable ring */
  683. r100_cp_disable(rdev);
  684. radeon_ring_fini(rdev);
  685. DRM_INFO("radeon: cp finalized\n");
  686. }
  687. void r100_cp_disable(struct radeon_device *rdev)
  688. {
  689. /* Disable ring */
  690. rdev->cp.ready = false;
  691. WREG32(RADEON_CP_CSQ_MODE, 0);
  692. WREG32(RADEON_CP_CSQ_CNTL, 0);
  693. if (r100_gui_wait_for_idle(rdev)) {
  694. printk(KERN_WARNING "Failed to wait GUI idle while "
  695. "programming pipes. Bad things might happen.\n");
  696. }
  697. }
  698. int r100_cp_reset(struct radeon_device *rdev)
  699. {
  700. uint32_t tmp;
  701. bool reinit_cp;
  702. int i;
  703. reinit_cp = rdev->cp.ready;
  704. rdev->cp.ready = false;
  705. WREG32(RADEON_CP_CSQ_MODE, 0);
  706. WREG32(RADEON_CP_CSQ_CNTL, 0);
  707. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  708. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  709. udelay(200);
  710. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  711. /* Wait to prevent race in RBBM_STATUS */
  712. mdelay(1);
  713. for (i = 0; i < rdev->usec_timeout; i++) {
  714. tmp = RREG32(RADEON_RBBM_STATUS);
  715. if (!(tmp & (1 << 16))) {
  716. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  717. tmp);
  718. if (reinit_cp) {
  719. return r100_cp_init(rdev, rdev->cp.ring_size);
  720. }
  721. return 0;
  722. }
  723. DRM_UDELAY(1);
  724. }
  725. tmp = RREG32(RADEON_RBBM_STATUS);
  726. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  727. return -1;
  728. }
  729. void r100_cp_commit(struct radeon_device *rdev)
  730. {
  731. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  732. (void)RREG32(RADEON_CP_RB_WPTR);
  733. }
  734. /*
  735. * CS functions
  736. */
  737. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  738. struct radeon_cs_packet *pkt,
  739. const unsigned *auth, unsigned n,
  740. radeon_packet0_check_t check)
  741. {
  742. unsigned reg;
  743. unsigned i, j, m;
  744. unsigned idx;
  745. int r;
  746. idx = pkt->idx + 1;
  747. reg = pkt->reg;
  748. /* Check that register fall into register range
  749. * determined by the number of entry (n) in the
  750. * safe register bitmap.
  751. */
  752. if (pkt->one_reg_wr) {
  753. if ((reg >> 7) > n) {
  754. return -EINVAL;
  755. }
  756. } else {
  757. if (((reg + (pkt->count << 2)) >> 7) > n) {
  758. return -EINVAL;
  759. }
  760. }
  761. for (i = 0; i <= pkt->count; i++, idx++) {
  762. j = (reg >> 7);
  763. m = 1 << ((reg >> 2) & 31);
  764. if (auth[j] & m) {
  765. r = check(p, pkt, idx, reg);
  766. if (r) {
  767. return r;
  768. }
  769. }
  770. if (pkt->one_reg_wr) {
  771. if (!(auth[j] & m)) {
  772. break;
  773. }
  774. } else {
  775. reg += 4;
  776. }
  777. }
  778. return 0;
  779. }
  780. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  781. struct radeon_cs_packet *pkt)
  782. {
  783. struct radeon_cs_chunk *ib_chunk;
  784. volatile uint32_t *ib;
  785. unsigned i;
  786. unsigned idx;
  787. ib = p->ib->ptr;
  788. ib_chunk = &p->chunks[p->chunk_ib_idx];
  789. idx = pkt->idx;
  790. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  791. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  792. }
  793. }
  794. /**
  795. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  796. * @parser: parser structure holding parsing context.
  797. * @pkt: where to store packet informations
  798. *
  799. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  800. * if packet is bigger than remaining ib size. or if packets is unknown.
  801. **/
  802. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  803. struct radeon_cs_packet *pkt,
  804. unsigned idx)
  805. {
  806. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  807. uint32_t header;
  808. if (idx >= ib_chunk->length_dw) {
  809. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  810. idx, ib_chunk->length_dw);
  811. return -EINVAL;
  812. }
  813. header = ib_chunk->kdata[idx];
  814. pkt->idx = idx;
  815. pkt->type = CP_PACKET_GET_TYPE(header);
  816. pkt->count = CP_PACKET_GET_COUNT(header);
  817. switch (pkt->type) {
  818. case PACKET_TYPE0:
  819. pkt->reg = CP_PACKET0_GET_REG(header);
  820. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  821. break;
  822. case PACKET_TYPE3:
  823. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  824. break;
  825. case PACKET_TYPE2:
  826. pkt->count = -1;
  827. break;
  828. default:
  829. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  830. return -EINVAL;
  831. }
  832. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  833. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  834. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  835. return -EINVAL;
  836. }
  837. return 0;
  838. }
  839. /**
  840. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  841. * @parser: parser structure holding parsing context.
  842. *
  843. * Userspace sends a special sequence for VLINE waits.
  844. * PACKET0 - VLINE_START_END + value
  845. * PACKET0 - WAIT_UNTIL +_value
  846. * RELOC (P3) - crtc_id in reloc.
  847. *
  848. * This function parses this and relocates the VLINE START END
  849. * and WAIT UNTIL packets to the correct crtc.
  850. * It also detects a switched off crtc and nulls out the
  851. * wait in that case.
  852. */
  853. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  854. {
  855. struct radeon_cs_chunk *ib_chunk;
  856. struct drm_mode_object *obj;
  857. struct drm_crtc *crtc;
  858. struct radeon_crtc *radeon_crtc;
  859. struct radeon_cs_packet p3reloc, waitreloc;
  860. int crtc_id;
  861. int r;
  862. uint32_t header, h_idx, reg;
  863. ib_chunk = &p->chunks[p->chunk_ib_idx];
  864. /* parse the wait until */
  865. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  866. if (r)
  867. return r;
  868. /* check its a wait until and only 1 count */
  869. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  870. waitreloc.count != 0) {
  871. DRM_ERROR("vline wait had illegal wait until segment\n");
  872. r = -EINVAL;
  873. return r;
  874. }
  875. if (ib_chunk->kdata[waitreloc.idx + 1] != RADEON_WAIT_CRTC_VLINE) {
  876. DRM_ERROR("vline wait had illegal wait until\n");
  877. r = -EINVAL;
  878. return r;
  879. }
  880. /* jump over the NOP */
  881. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  882. if (r)
  883. return r;
  884. h_idx = p->idx - 2;
  885. p->idx += waitreloc.count;
  886. p->idx += p3reloc.count;
  887. header = ib_chunk->kdata[h_idx];
  888. crtc_id = ib_chunk->kdata[h_idx + 5];
  889. reg = ib_chunk->kdata[h_idx] >> 2;
  890. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  891. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  892. if (!obj) {
  893. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  894. r = -EINVAL;
  895. goto out;
  896. }
  897. crtc = obj_to_crtc(obj);
  898. radeon_crtc = to_radeon_crtc(crtc);
  899. crtc_id = radeon_crtc->crtc_id;
  900. if (!crtc->enabled) {
  901. /* if the CRTC isn't enabled - we need to nop out the wait until */
  902. ib_chunk->kdata[h_idx + 2] = PACKET2(0);
  903. ib_chunk->kdata[h_idx + 3] = PACKET2(0);
  904. } else if (crtc_id == 1) {
  905. switch (reg) {
  906. case AVIVO_D1MODE_VLINE_START_END:
  907. header &= R300_CP_PACKET0_REG_MASK;
  908. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  909. break;
  910. case RADEON_CRTC_GUI_TRIG_VLINE:
  911. header &= R300_CP_PACKET0_REG_MASK;
  912. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  913. break;
  914. default:
  915. DRM_ERROR("unknown crtc reloc\n");
  916. r = -EINVAL;
  917. goto out;
  918. }
  919. ib_chunk->kdata[h_idx] = header;
  920. ib_chunk->kdata[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  921. }
  922. out:
  923. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  924. return r;
  925. }
  926. /**
  927. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  928. * @parser: parser structure holding parsing context.
  929. * @data: pointer to relocation data
  930. * @offset_start: starting offset
  931. * @offset_mask: offset mask (to align start offset on)
  932. * @reloc: reloc informations
  933. *
  934. * Check next packet is relocation packet3, do bo validation and compute
  935. * GPU offset using the provided start.
  936. **/
  937. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  938. struct radeon_cs_reloc **cs_reloc)
  939. {
  940. struct radeon_cs_chunk *ib_chunk;
  941. struct radeon_cs_chunk *relocs_chunk;
  942. struct radeon_cs_packet p3reloc;
  943. unsigned idx;
  944. int r;
  945. if (p->chunk_relocs_idx == -1) {
  946. DRM_ERROR("No relocation chunk !\n");
  947. return -EINVAL;
  948. }
  949. *cs_reloc = NULL;
  950. ib_chunk = &p->chunks[p->chunk_ib_idx];
  951. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  952. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  953. if (r) {
  954. return r;
  955. }
  956. p->idx += p3reloc.count + 2;
  957. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  958. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  959. p3reloc.idx);
  960. r100_cs_dump_packet(p, &p3reloc);
  961. return -EINVAL;
  962. }
  963. idx = ib_chunk->kdata[p3reloc.idx + 1];
  964. if (idx >= relocs_chunk->length_dw) {
  965. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  966. idx, relocs_chunk->length_dw);
  967. r100_cs_dump_packet(p, &p3reloc);
  968. return -EINVAL;
  969. }
  970. /* FIXME: we assume reloc size is 4 dwords */
  971. *cs_reloc = p->relocs_ptr[(idx / 4)];
  972. return 0;
  973. }
  974. static int r100_get_vtx_size(uint32_t vtx_fmt)
  975. {
  976. int vtx_size;
  977. vtx_size = 2;
  978. /* ordered according to bits in spec */
  979. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  980. vtx_size++;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  982. vtx_size += 3;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  984. vtx_size++;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  986. vtx_size++;
  987. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  988. vtx_size += 3;
  989. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  990. vtx_size++;
  991. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  992. vtx_size++;
  993. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  994. vtx_size += 2;
  995. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  996. vtx_size += 2;
  997. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  998. vtx_size++;
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1000. vtx_size += 2;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1002. vtx_size++;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1004. vtx_size += 2;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1006. vtx_size++;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1008. vtx_size++;
  1009. /* blend weight */
  1010. if (vtx_fmt & (0x7 << 15))
  1011. vtx_size += (vtx_fmt >> 15) & 0x7;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1013. vtx_size += 3;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1019. vtx_size++;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1021. vtx_size++;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1023. vtx_size++;
  1024. return vtx_size;
  1025. }
  1026. static int r100_packet0_check(struct radeon_cs_parser *p,
  1027. struct radeon_cs_packet *pkt,
  1028. unsigned idx, unsigned reg)
  1029. {
  1030. struct radeon_cs_chunk *ib_chunk;
  1031. struct radeon_cs_reloc *reloc;
  1032. struct r100_cs_track *track;
  1033. volatile uint32_t *ib;
  1034. uint32_t tmp;
  1035. int r;
  1036. int i, face;
  1037. u32 tile_flags = 0;
  1038. ib = p->ib->ptr;
  1039. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1040. track = (struct r100_cs_track *)p->track;
  1041. switch (reg) {
  1042. case RADEON_CRTC_GUI_TRIG_VLINE:
  1043. r = r100_cs_packet_parse_vline(p);
  1044. if (r) {
  1045. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1046. idx, reg);
  1047. r100_cs_dump_packet(p, pkt);
  1048. return r;
  1049. }
  1050. break;
  1051. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1052. * range access */
  1053. case RADEON_DST_PITCH_OFFSET:
  1054. case RADEON_SRC_PITCH_OFFSET:
  1055. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1056. if (r)
  1057. return r;
  1058. break;
  1059. case RADEON_RB3D_DEPTHOFFSET:
  1060. r = r100_cs_packet_next_reloc(p, &reloc);
  1061. if (r) {
  1062. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1063. idx, reg);
  1064. r100_cs_dump_packet(p, pkt);
  1065. return r;
  1066. }
  1067. track->zb.robj = reloc->robj;
  1068. track->zb.offset = ib_chunk->kdata[idx];
  1069. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1070. break;
  1071. case RADEON_RB3D_COLOROFFSET:
  1072. r = r100_cs_packet_next_reloc(p, &reloc);
  1073. if (r) {
  1074. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1075. idx, reg);
  1076. r100_cs_dump_packet(p, pkt);
  1077. return r;
  1078. }
  1079. track->cb[0].robj = reloc->robj;
  1080. track->cb[0].offset = ib_chunk->kdata[idx];
  1081. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1082. break;
  1083. case RADEON_PP_TXOFFSET_0:
  1084. case RADEON_PP_TXOFFSET_1:
  1085. case RADEON_PP_TXOFFSET_2:
  1086. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1087. r = r100_cs_packet_next_reloc(p, &reloc);
  1088. if (r) {
  1089. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1090. idx, reg);
  1091. r100_cs_dump_packet(p, pkt);
  1092. return r;
  1093. }
  1094. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1095. track->textures[i].robj = reloc->robj;
  1096. break;
  1097. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1098. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1099. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1100. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1101. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1102. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1103. r = r100_cs_packet_next_reloc(p, &reloc);
  1104. if (r) {
  1105. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1106. idx, reg);
  1107. r100_cs_dump_packet(p, pkt);
  1108. return r;
  1109. }
  1110. track->textures[0].cube_info[i].offset = ib_chunk->kdata[idx];
  1111. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1112. track->textures[0].cube_info[i].robj = reloc->robj;
  1113. break;
  1114. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1115. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1116. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1117. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1118. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1119. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1120. r = r100_cs_packet_next_reloc(p, &reloc);
  1121. if (r) {
  1122. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1123. idx, reg);
  1124. r100_cs_dump_packet(p, pkt);
  1125. return r;
  1126. }
  1127. track->textures[1].cube_info[i].offset = ib_chunk->kdata[idx];
  1128. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1129. track->textures[1].cube_info[i].robj = reloc->robj;
  1130. break;
  1131. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1132. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1133. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1134. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1135. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1136. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1137. r = r100_cs_packet_next_reloc(p, &reloc);
  1138. if (r) {
  1139. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1140. idx, reg);
  1141. r100_cs_dump_packet(p, pkt);
  1142. return r;
  1143. }
  1144. track->textures[2].cube_info[i].offset = ib_chunk->kdata[idx];
  1145. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1146. track->textures[2].cube_info[i].robj = reloc->robj;
  1147. break;
  1148. case RADEON_RE_WIDTH_HEIGHT:
  1149. track->maxy = ((ib_chunk->kdata[idx] >> 16) & 0x7FF);
  1150. break;
  1151. case RADEON_RB3D_COLORPITCH:
  1152. r = r100_cs_packet_next_reloc(p, &reloc);
  1153. if (r) {
  1154. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1155. idx, reg);
  1156. r100_cs_dump_packet(p, pkt);
  1157. return r;
  1158. }
  1159. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1160. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1161. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1162. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1163. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1164. tmp |= tile_flags;
  1165. ib[idx] = tmp;
  1166. track->cb[0].pitch = ib_chunk->kdata[idx] & RADEON_COLORPITCH_MASK;
  1167. break;
  1168. case RADEON_RB3D_DEPTHPITCH:
  1169. track->zb.pitch = ib_chunk->kdata[idx] & RADEON_DEPTHPITCH_MASK;
  1170. break;
  1171. case RADEON_RB3D_CNTL:
  1172. switch ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1173. case 7:
  1174. case 8:
  1175. case 9:
  1176. case 11:
  1177. case 12:
  1178. track->cb[0].cpp = 1;
  1179. break;
  1180. case 3:
  1181. case 4:
  1182. case 15:
  1183. track->cb[0].cpp = 2;
  1184. break;
  1185. case 6:
  1186. track->cb[0].cpp = 4;
  1187. break;
  1188. default:
  1189. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1190. ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1191. return -EINVAL;
  1192. }
  1193. track->z_enabled = !!(ib_chunk->kdata[idx] & RADEON_Z_ENABLE);
  1194. break;
  1195. case RADEON_RB3D_ZSTENCILCNTL:
  1196. switch (ib_chunk->kdata[idx] & 0xf) {
  1197. case 0:
  1198. track->zb.cpp = 2;
  1199. break;
  1200. case 2:
  1201. case 3:
  1202. case 4:
  1203. case 5:
  1204. case 9:
  1205. case 11:
  1206. track->zb.cpp = 4;
  1207. break;
  1208. default:
  1209. break;
  1210. }
  1211. break;
  1212. case RADEON_RB3D_ZPASS_ADDR:
  1213. r = r100_cs_packet_next_reloc(p, &reloc);
  1214. if (r) {
  1215. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1216. idx, reg);
  1217. r100_cs_dump_packet(p, pkt);
  1218. return r;
  1219. }
  1220. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1221. break;
  1222. case RADEON_PP_CNTL:
  1223. {
  1224. uint32_t temp = ib_chunk->kdata[idx] >> 4;
  1225. for (i = 0; i < track->num_texture; i++)
  1226. track->textures[i].enabled = !!(temp & (1 << i));
  1227. }
  1228. break;
  1229. case RADEON_SE_VF_CNTL:
  1230. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1231. break;
  1232. case RADEON_SE_VTX_FMT:
  1233. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx]);
  1234. break;
  1235. case RADEON_PP_TEX_SIZE_0:
  1236. case RADEON_PP_TEX_SIZE_1:
  1237. case RADEON_PP_TEX_SIZE_2:
  1238. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1239. track->textures[i].width = (ib_chunk->kdata[idx] & RADEON_TEX_USIZE_MASK) + 1;
  1240. track->textures[i].height = ((ib_chunk->kdata[idx] & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1241. break;
  1242. case RADEON_PP_TEX_PITCH_0:
  1243. case RADEON_PP_TEX_PITCH_1:
  1244. case RADEON_PP_TEX_PITCH_2:
  1245. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1246. track->textures[i].pitch = ib_chunk->kdata[idx] + 32;
  1247. break;
  1248. case RADEON_PP_TXFILTER_0:
  1249. case RADEON_PP_TXFILTER_1:
  1250. case RADEON_PP_TXFILTER_2:
  1251. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1252. track->textures[i].num_levels = ((ib_chunk->kdata[idx] & RADEON_MAX_MIP_LEVEL_MASK)
  1253. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1254. tmp = (ib_chunk->kdata[idx] >> 23) & 0x7;
  1255. if (tmp == 2 || tmp == 6)
  1256. track->textures[i].roundup_w = false;
  1257. tmp = (ib_chunk->kdata[idx] >> 27) & 0x7;
  1258. if (tmp == 2 || tmp == 6)
  1259. track->textures[i].roundup_h = false;
  1260. break;
  1261. case RADEON_PP_TXFORMAT_0:
  1262. case RADEON_PP_TXFORMAT_1:
  1263. case RADEON_PP_TXFORMAT_2:
  1264. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1265. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_NON_POWER2) {
  1266. track->textures[i].use_pitch = 1;
  1267. } else {
  1268. track->textures[i].use_pitch = 0;
  1269. track->textures[i].width = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1270. track->textures[i].height = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1271. }
  1272. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1273. track->textures[i].tex_coord_type = 2;
  1274. switch ((ib_chunk->kdata[idx] & RADEON_TXFORMAT_FORMAT_MASK)) {
  1275. case RADEON_TXFORMAT_I8:
  1276. case RADEON_TXFORMAT_RGB332:
  1277. case RADEON_TXFORMAT_Y8:
  1278. track->textures[i].cpp = 1;
  1279. break;
  1280. case RADEON_TXFORMAT_AI88:
  1281. case RADEON_TXFORMAT_ARGB1555:
  1282. case RADEON_TXFORMAT_RGB565:
  1283. case RADEON_TXFORMAT_ARGB4444:
  1284. case RADEON_TXFORMAT_VYUY422:
  1285. case RADEON_TXFORMAT_YVYU422:
  1286. case RADEON_TXFORMAT_DXT1:
  1287. case RADEON_TXFORMAT_SHADOW16:
  1288. case RADEON_TXFORMAT_LDUDV655:
  1289. case RADEON_TXFORMAT_DUDV88:
  1290. track->textures[i].cpp = 2;
  1291. break;
  1292. case RADEON_TXFORMAT_ARGB8888:
  1293. case RADEON_TXFORMAT_RGBA8888:
  1294. case RADEON_TXFORMAT_DXT23:
  1295. case RADEON_TXFORMAT_DXT45:
  1296. case RADEON_TXFORMAT_SHADOW32:
  1297. case RADEON_TXFORMAT_LDUDUV8888:
  1298. track->textures[i].cpp = 4;
  1299. break;
  1300. }
  1301. track->textures[i].cube_info[4].width = 1 << ((ib_chunk->kdata[idx] >> 16) & 0xf);
  1302. track->textures[i].cube_info[4].height = 1 << ((ib_chunk->kdata[idx] >> 20) & 0xf);
  1303. break;
  1304. case RADEON_PP_CUBIC_FACES_0:
  1305. case RADEON_PP_CUBIC_FACES_1:
  1306. case RADEON_PP_CUBIC_FACES_2:
  1307. tmp = ib_chunk->kdata[idx];
  1308. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1309. for (face = 0; face < 4; face++) {
  1310. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1311. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1312. }
  1313. break;
  1314. default:
  1315. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1316. reg, idx);
  1317. return -EINVAL;
  1318. }
  1319. return 0;
  1320. }
  1321. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1322. struct radeon_cs_packet *pkt,
  1323. struct radeon_object *robj)
  1324. {
  1325. struct radeon_cs_chunk *ib_chunk;
  1326. unsigned idx;
  1327. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1328. idx = pkt->idx + 1;
  1329. if ((ib_chunk->kdata[idx+2] + 1) > radeon_object_size(robj)) {
  1330. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1331. "(need %u have %lu) !\n",
  1332. ib_chunk->kdata[idx+2] + 1,
  1333. radeon_object_size(robj));
  1334. return -EINVAL;
  1335. }
  1336. return 0;
  1337. }
  1338. static int r100_packet3_check(struct radeon_cs_parser *p,
  1339. struct radeon_cs_packet *pkt)
  1340. {
  1341. struct radeon_cs_chunk *ib_chunk;
  1342. struct radeon_cs_reloc *reloc;
  1343. struct r100_cs_track *track;
  1344. unsigned idx;
  1345. unsigned i, c;
  1346. volatile uint32_t *ib;
  1347. int r;
  1348. ib = p->ib->ptr;
  1349. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1350. idx = pkt->idx + 1;
  1351. track = (struct r100_cs_track *)p->track;
  1352. switch (pkt->opcode) {
  1353. case PACKET3_3D_LOAD_VBPNTR:
  1354. c = ib_chunk->kdata[idx++];
  1355. track->num_arrays = c;
  1356. for (i = 0; i < (c - 1); i += 2, idx += 3) {
  1357. r = r100_cs_packet_next_reloc(p, &reloc);
  1358. if (r) {
  1359. DRM_ERROR("No reloc for packet3 %d\n",
  1360. pkt->opcode);
  1361. r100_cs_dump_packet(p, pkt);
  1362. return r;
  1363. }
  1364. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1365. track->arrays[i + 0].robj = reloc->robj;
  1366. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1367. track->arrays[i + 0].esize &= 0x7F;
  1368. r = r100_cs_packet_next_reloc(p, &reloc);
  1369. if (r) {
  1370. DRM_ERROR("No reloc for packet3 %d\n",
  1371. pkt->opcode);
  1372. r100_cs_dump_packet(p, pkt);
  1373. return r;
  1374. }
  1375. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1376. track->arrays[i + 1].robj = reloc->robj;
  1377. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1378. track->arrays[i + 1].esize &= 0x7F;
  1379. }
  1380. if (c & 1) {
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for packet3 %d\n",
  1384. pkt->opcode);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1389. track->arrays[i + 0].robj = reloc->robj;
  1390. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1391. track->arrays[i + 0].esize &= 0x7F;
  1392. }
  1393. break;
  1394. case PACKET3_INDX_BUFFER:
  1395. r = r100_cs_packet_next_reloc(p, &reloc);
  1396. if (r) {
  1397. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1398. r100_cs_dump_packet(p, pkt);
  1399. return r;
  1400. }
  1401. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1402. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1403. if (r) {
  1404. return r;
  1405. }
  1406. break;
  1407. case 0x23:
  1408. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1409. r = r100_cs_packet_next_reloc(p, &reloc);
  1410. if (r) {
  1411. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1412. r100_cs_dump_packet(p, pkt);
  1413. return r;
  1414. }
  1415. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1416. track->num_arrays = 1;
  1417. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx+2]);
  1418. track->arrays[0].robj = reloc->robj;
  1419. track->arrays[0].esize = track->vtx_size;
  1420. track->max_indx = ib_chunk->kdata[idx+1];
  1421. track->vap_vf_cntl = ib_chunk->kdata[idx+3];
  1422. track->immd_dwords = pkt->count - 1;
  1423. r = r100_cs_track_check(p->rdev, track);
  1424. if (r)
  1425. return r;
  1426. break;
  1427. case PACKET3_3D_DRAW_IMMD:
  1428. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1429. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1430. return -EINVAL;
  1431. }
  1432. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1433. track->immd_dwords = pkt->count - 1;
  1434. r = r100_cs_track_check(p->rdev, track);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. /* triggers drawing using in-packet vertex data */
  1439. case PACKET3_3D_DRAW_IMMD_2:
  1440. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1441. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1442. return -EINVAL;
  1443. }
  1444. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1445. track->immd_dwords = pkt->count;
  1446. r = r100_cs_track_check(p->rdev, track);
  1447. if (r)
  1448. return r;
  1449. break;
  1450. /* triggers drawing using in-packet vertex data */
  1451. case PACKET3_3D_DRAW_VBUF_2:
  1452. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1453. r = r100_cs_track_check(p->rdev, track);
  1454. if (r)
  1455. return r;
  1456. break;
  1457. /* triggers drawing of vertex buffers setup elsewhere */
  1458. case PACKET3_3D_DRAW_INDX_2:
  1459. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1460. r = r100_cs_track_check(p->rdev, track);
  1461. if (r)
  1462. return r;
  1463. break;
  1464. /* triggers drawing using indices to vertex buffer */
  1465. case PACKET3_3D_DRAW_VBUF:
  1466. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1467. r = r100_cs_track_check(p->rdev, track);
  1468. if (r)
  1469. return r;
  1470. break;
  1471. /* triggers drawing of vertex buffers setup elsewhere */
  1472. case PACKET3_3D_DRAW_INDX:
  1473. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1474. r = r100_cs_track_check(p->rdev, track);
  1475. if (r)
  1476. return r;
  1477. break;
  1478. /* triggers drawing using indices to vertex buffer */
  1479. case PACKET3_NOP:
  1480. break;
  1481. default:
  1482. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1483. return -EINVAL;
  1484. }
  1485. return 0;
  1486. }
  1487. int r100_cs_parse(struct radeon_cs_parser *p)
  1488. {
  1489. struct radeon_cs_packet pkt;
  1490. struct r100_cs_track *track;
  1491. int r;
  1492. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1493. r100_cs_track_clear(p->rdev, track);
  1494. p->track = track;
  1495. do {
  1496. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1497. if (r) {
  1498. return r;
  1499. }
  1500. p->idx += pkt.count + 2;
  1501. switch (pkt.type) {
  1502. case PACKET_TYPE0:
  1503. if (p->rdev->family >= CHIP_R200)
  1504. r = r100_cs_parse_packet0(p, &pkt,
  1505. p->rdev->config.r100.reg_safe_bm,
  1506. p->rdev->config.r100.reg_safe_bm_size,
  1507. &r200_packet0_check);
  1508. else
  1509. r = r100_cs_parse_packet0(p, &pkt,
  1510. p->rdev->config.r100.reg_safe_bm,
  1511. p->rdev->config.r100.reg_safe_bm_size,
  1512. &r100_packet0_check);
  1513. break;
  1514. case PACKET_TYPE2:
  1515. break;
  1516. case PACKET_TYPE3:
  1517. r = r100_packet3_check(p, &pkt);
  1518. break;
  1519. default:
  1520. DRM_ERROR("Unknown packet type %d !\n",
  1521. pkt.type);
  1522. return -EINVAL;
  1523. }
  1524. if (r) {
  1525. return r;
  1526. }
  1527. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1528. return 0;
  1529. }
  1530. /*
  1531. * Global GPU functions
  1532. */
  1533. void r100_errata(struct radeon_device *rdev)
  1534. {
  1535. rdev->pll_errata = 0;
  1536. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1537. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1538. }
  1539. if (rdev->family == CHIP_RV100 ||
  1540. rdev->family == CHIP_RS100 ||
  1541. rdev->family == CHIP_RS200) {
  1542. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1543. }
  1544. }
  1545. /* Wait for vertical sync on primary CRTC */
  1546. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1547. {
  1548. uint32_t crtc_gen_cntl, tmp;
  1549. int i;
  1550. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1551. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1552. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1553. return;
  1554. }
  1555. /* Clear the CRTC_VBLANK_SAVE bit */
  1556. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1557. for (i = 0; i < rdev->usec_timeout; i++) {
  1558. tmp = RREG32(RADEON_CRTC_STATUS);
  1559. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1560. return;
  1561. }
  1562. DRM_UDELAY(1);
  1563. }
  1564. }
  1565. /* Wait for vertical sync on secondary CRTC */
  1566. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1567. {
  1568. uint32_t crtc2_gen_cntl, tmp;
  1569. int i;
  1570. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1571. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1572. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1573. return;
  1574. /* Clear the CRTC_VBLANK_SAVE bit */
  1575. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1576. for (i = 0; i < rdev->usec_timeout; i++) {
  1577. tmp = RREG32(RADEON_CRTC2_STATUS);
  1578. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1579. return;
  1580. }
  1581. DRM_UDELAY(1);
  1582. }
  1583. }
  1584. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1585. {
  1586. unsigned i;
  1587. uint32_t tmp;
  1588. for (i = 0; i < rdev->usec_timeout; i++) {
  1589. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1590. if (tmp >= n) {
  1591. return 0;
  1592. }
  1593. DRM_UDELAY(1);
  1594. }
  1595. return -1;
  1596. }
  1597. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1598. {
  1599. unsigned i;
  1600. uint32_t tmp;
  1601. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1602. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1603. " Bad things might happen.\n");
  1604. }
  1605. for (i = 0; i < rdev->usec_timeout; i++) {
  1606. tmp = RREG32(RADEON_RBBM_STATUS);
  1607. if (!(tmp & (1 << 31))) {
  1608. return 0;
  1609. }
  1610. DRM_UDELAY(1);
  1611. }
  1612. return -1;
  1613. }
  1614. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1615. {
  1616. unsigned i;
  1617. uint32_t tmp;
  1618. for (i = 0; i < rdev->usec_timeout; i++) {
  1619. /* read MC_STATUS */
  1620. tmp = RREG32(0x0150);
  1621. if (tmp & (1 << 2)) {
  1622. return 0;
  1623. }
  1624. DRM_UDELAY(1);
  1625. }
  1626. return -1;
  1627. }
  1628. void r100_gpu_init(struct radeon_device *rdev)
  1629. {
  1630. /* TODO: anythings to do here ? pipes ? */
  1631. r100_hdp_reset(rdev);
  1632. }
  1633. void r100_hdp_reset(struct radeon_device *rdev)
  1634. {
  1635. uint32_t tmp;
  1636. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1637. tmp |= (7 << 28);
  1638. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1639. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1640. udelay(200);
  1641. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1642. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1643. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1644. }
  1645. int r100_rb2d_reset(struct radeon_device *rdev)
  1646. {
  1647. uint32_t tmp;
  1648. int i;
  1649. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1650. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1651. udelay(200);
  1652. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1653. /* Wait to prevent race in RBBM_STATUS */
  1654. mdelay(1);
  1655. for (i = 0; i < rdev->usec_timeout; i++) {
  1656. tmp = RREG32(RADEON_RBBM_STATUS);
  1657. if (!(tmp & (1 << 26))) {
  1658. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1659. tmp);
  1660. return 0;
  1661. }
  1662. DRM_UDELAY(1);
  1663. }
  1664. tmp = RREG32(RADEON_RBBM_STATUS);
  1665. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1666. return -1;
  1667. }
  1668. int r100_gpu_reset(struct radeon_device *rdev)
  1669. {
  1670. uint32_t status;
  1671. /* reset order likely matter */
  1672. status = RREG32(RADEON_RBBM_STATUS);
  1673. /* reset HDP */
  1674. r100_hdp_reset(rdev);
  1675. /* reset rb2d */
  1676. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1677. r100_rb2d_reset(rdev);
  1678. }
  1679. /* TODO: reset 3D engine */
  1680. /* reset CP */
  1681. status = RREG32(RADEON_RBBM_STATUS);
  1682. if (status & (1 << 16)) {
  1683. r100_cp_reset(rdev);
  1684. }
  1685. /* Check if GPU is idle */
  1686. status = RREG32(RADEON_RBBM_STATUS);
  1687. if (status & (1 << 31)) {
  1688. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1689. return -1;
  1690. }
  1691. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1692. return 0;
  1693. }
  1694. /*
  1695. * VRAM info
  1696. */
  1697. static void r100_vram_get_type(struct radeon_device *rdev)
  1698. {
  1699. uint32_t tmp;
  1700. rdev->mc.vram_is_ddr = false;
  1701. if (rdev->flags & RADEON_IS_IGP)
  1702. rdev->mc.vram_is_ddr = true;
  1703. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1704. rdev->mc.vram_is_ddr = true;
  1705. if ((rdev->family == CHIP_RV100) ||
  1706. (rdev->family == CHIP_RS100) ||
  1707. (rdev->family == CHIP_RS200)) {
  1708. tmp = RREG32(RADEON_MEM_CNTL);
  1709. if (tmp & RV100_HALF_MODE) {
  1710. rdev->mc.vram_width = 32;
  1711. } else {
  1712. rdev->mc.vram_width = 64;
  1713. }
  1714. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1715. rdev->mc.vram_width /= 4;
  1716. rdev->mc.vram_is_ddr = true;
  1717. }
  1718. } else if (rdev->family <= CHIP_RV280) {
  1719. tmp = RREG32(RADEON_MEM_CNTL);
  1720. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1721. rdev->mc.vram_width = 128;
  1722. } else {
  1723. rdev->mc.vram_width = 64;
  1724. }
  1725. } else {
  1726. /* newer IGPs */
  1727. rdev->mc.vram_width = 128;
  1728. }
  1729. }
  1730. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1731. {
  1732. u32 aper_size;
  1733. u8 byte;
  1734. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1735. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1736. * that is has the 2nd generation multifunction PCI interface
  1737. */
  1738. if (rdev->family == CHIP_RV280 ||
  1739. rdev->family >= CHIP_RV350) {
  1740. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1741. ~RADEON_HDP_APER_CNTL);
  1742. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1743. return aper_size * 2;
  1744. }
  1745. /* Older cards have all sorts of funny issues to deal with. First
  1746. * check if it's a multifunction card by reading the PCI config
  1747. * header type... Limit those to one aperture size
  1748. */
  1749. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1750. if (byte & 0x80) {
  1751. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1752. DRM_INFO("Limiting VRAM to one aperture\n");
  1753. return aper_size;
  1754. }
  1755. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1756. * have set it up. We don't write this as it's broken on some ASICs but
  1757. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1758. */
  1759. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1760. return aper_size * 2;
  1761. return aper_size;
  1762. }
  1763. void r100_vram_init_sizes(struct radeon_device *rdev)
  1764. {
  1765. u64 config_aper_size;
  1766. u32 accessible;
  1767. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1768. if (rdev->flags & RADEON_IS_IGP) {
  1769. uint32_t tom;
  1770. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1771. tom = RREG32(RADEON_NB_TOM);
  1772. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1773. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1774. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1775. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1776. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1777. } else {
  1778. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1779. /* Some production boards of m6 will report 0
  1780. * if it's 8 MB
  1781. */
  1782. if (rdev->mc.real_vram_size == 0) {
  1783. rdev->mc.real_vram_size = 8192 * 1024;
  1784. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1785. }
  1786. /* let driver place VRAM */
  1787. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1788. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1789. * Novell bug 204882 + along with lots of ubuntu ones */
  1790. if (config_aper_size > rdev->mc.real_vram_size)
  1791. rdev->mc.mc_vram_size = config_aper_size;
  1792. else
  1793. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1794. }
  1795. /* work out accessible VRAM */
  1796. accessible = r100_get_accessible_vram(rdev);
  1797. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1798. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1799. if (accessible > rdev->mc.aper_size)
  1800. accessible = rdev->mc.aper_size;
  1801. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1802. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1803. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1804. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1805. }
  1806. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1807. {
  1808. uint32_t temp;
  1809. temp = RREG32(RADEON_CONFIG_CNTL);
  1810. if (state == false) {
  1811. temp &= ~(1<<8);
  1812. temp |= (1<<9);
  1813. } else {
  1814. temp &= ~(1<<9);
  1815. }
  1816. WREG32(RADEON_CONFIG_CNTL, temp);
  1817. }
  1818. void r100_vram_info(struct radeon_device *rdev)
  1819. {
  1820. r100_vram_get_type(rdev);
  1821. r100_vram_init_sizes(rdev);
  1822. }
  1823. /*
  1824. * Indirect registers accessor
  1825. */
  1826. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1827. {
  1828. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1829. return;
  1830. }
  1831. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1832. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1833. }
  1834. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1835. {
  1836. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1837. * or the chip could hang on a subsequent access
  1838. */
  1839. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1840. udelay(5000);
  1841. }
  1842. /* This function is required to workaround a hardware bug in some (all?)
  1843. * revisions of the R300. This workaround should be called after every
  1844. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1845. * may not be correct.
  1846. */
  1847. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1848. uint32_t save, tmp;
  1849. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1850. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1851. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1852. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1853. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1854. }
  1855. }
  1856. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1857. {
  1858. uint32_t data;
  1859. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1860. r100_pll_errata_after_index(rdev);
  1861. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1862. r100_pll_errata_after_data(rdev);
  1863. return data;
  1864. }
  1865. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1866. {
  1867. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1868. r100_pll_errata_after_index(rdev);
  1869. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1870. r100_pll_errata_after_data(rdev);
  1871. }
  1872. int r100_init(struct radeon_device *rdev)
  1873. {
  1874. if (ASIC_IS_RN50(rdev)) {
  1875. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1876. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1877. } else if (rdev->family < CHIP_R200) {
  1878. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1879. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1880. } else {
  1881. return r200_init(rdev);
  1882. }
  1883. return 0;
  1884. }
  1885. /*
  1886. * Debugfs info
  1887. */
  1888. #if defined(CONFIG_DEBUG_FS)
  1889. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1890. {
  1891. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1892. struct drm_device *dev = node->minor->dev;
  1893. struct radeon_device *rdev = dev->dev_private;
  1894. uint32_t reg, value;
  1895. unsigned i;
  1896. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1897. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1898. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1899. for (i = 0; i < 64; i++) {
  1900. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1901. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1902. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1903. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1904. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1905. }
  1906. return 0;
  1907. }
  1908. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1909. {
  1910. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1911. struct drm_device *dev = node->minor->dev;
  1912. struct radeon_device *rdev = dev->dev_private;
  1913. uint32_t rdp, wdp;
  1914. unsigned count, i, j;
  1915. radeon_ring_free_size(rdev);
  1916. rdp = RREG32(RADEON_CP_RB_RPTR);
  1917. wdp = RREG32(RADEON_CP_RB_WPTR);
  1918. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1919. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1920. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1921. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1922. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1923. seq_printf(m, "%u dwords in ring\n", count);
  1924. for (j = 0; j <= count; j++) {
  1925. i = (rdp + j) & rdev->cp.ptr_mask;
  1926. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1927. }
  1928. return 0;
  1929. }
  1930. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1931. {
  1932. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1933. struct drm_device *dev = node->minor->dev;
  1934. struct radeon_device *rdev = dev->dev_private;
  1935. uint32_t csq_stat, csq2_stat, tmp;
  1936. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1937. unsigned i;
  1938. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1939. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1940. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1941. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1942. r_rptr = (csq_stat >> 0) & 0x3ff;
  1943. r_wptr = (csq_stat >> 10) & 0x3ff;
  1944. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1945. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1946. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1947. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1948. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1949. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1950. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1951. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1952. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1953. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1954. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1955. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1956. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1957. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1958. seq_printf(m, "Ring fifo:\n");
  1959. for (i = 0; i < 256; i++) {
  1960. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1961. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1962. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1963. }
  1964. seq_printf(m, "Indirect1 fifo:\n");
  1965. for (i = 256; i <= 512; i++) {
  1966. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1967. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1968. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1969. }
  1970. seq_printf(m, "Indirect2 fifo:\n");
  1971. for (i = 640; i < ib1_wptr; i++) {
  1972. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1973. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1974. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1975. }
  1976. return 0;
  1977. }
  1978. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1979. {
  1980. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1981. struct drm_device *dev = node->minor->dev;
  1982. struct radeon_device *rdev = dev->dev_private;
  1983. uint32_t tmp;
  1984. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1985. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1986. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1987. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1988. tmp = RREG32(RADEON_BUS_CNTL);
  1989. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1990. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1991. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1992. tmp = RREG32(RADEON_AGP_BASE);
  1993. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1994. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1995. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1996. tmp = RREG32(0x01D0);
  1997. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1998. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1999. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2000. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2001. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2002. tmp = RREG32(0x01E4);
  2003. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2004. return 0;
  2005. }
  2006. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2007. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2008. };
  2009. static struct drm_info_list r100_debugfs_cp_list[] = {
  2010. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2011. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2012. };
  2013. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2014. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2015. };
  2016. #endif
  2017. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2018. {
  2019. #if defined(CONFIG_DEBUG_FS)
  2020. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2021. #else
  2022. return 0;
  2023. #endif
  2024. }
  2025. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2026. {
  2027. #if defined(CONFIG_DEBUG_FS)
  2028. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2029. #else
  2030. return 0;
  2031. #endif
  2032. }
  2033. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2034. {
  2035. #if defined(CONFIG_DEBUG_FS)
  2036. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2037. #else
  2038. return 0;
  2039. #endif
  2040. }
  2041. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2042. uint32_t tiling_flags, uint32_t pitch,
  2043. uint32_t offset, uint32_t obj_size)
  2044. {
  2045. int surf_index = reg * 16;
  2046. int flags = 0;
  2047. /* r100/r200 divide by 16 */
  2048. if (rdev->family < CHIP_R300)
  2049. flags = pitch / 16;
  2050. else
  2051. flags = pitch / 8;
  2052. if (rdev->family <= CHIP_RS200) {
  2053. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2054. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2055. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2056. if (tiling_flags & RADEON_TILING_MACRO)
  2057. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2058. } else if (rdev->family <= CHIP_RV280) {
  2059. if (tiling_flags & (RADEON_TILING_MACRO))
  2060. flags |= R200_SURF_TILE_COLOR_MACRO;
  2061. if (tiling_flags & RADEON_TILING_MICRO)
  2062. flags |= R200_SURF_TILE_COLOR_MICRO;
  2063. } else {
  2064. if (tiling_flags & RADEON_TILING_MACRO)
  2065. flags |= R300_SURF_TILE_MACRO;
  2066. if (tiling_flags & RADEON_TILING_MICRO)
  2067. flags |= R300_SURF_TILE_MICRO;
  2068. }
  2069. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2070. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2071. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2072. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2073. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2074. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2075. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2076. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2077. return 0;
  2078. }
  2079. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2080. {
  2081. int surf_index = reg * 16;
  2082. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2083. }
  2084. void r100_bandwidth_update(struct radeon_device *rdev)
  2085. {
  2086. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2087. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2088. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2089. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2090. fixed20_12 memtcas_ff[8] = {
  2091. fixed_init(1),
  2092. fixed_init(2),
  2093. fixed_init(3),
  2094. fixed_init(0),
  2095. fixed_init_half(1),
  2096. fixed_init_half(2),
  2097. fixed_init(0),
  2098. };
  2099. fixed20_12 memtcas_rs480_ff[8] = {
  2100. fixed_init(0),
  2101. fixed_init(1),
  2102. fixed_init(2),
  2103. fixed_init(3),
  2104. fixed_init(0),
  2105. fixed_init_half(1),
  2106. fixed_init_half(2),
  2107. fixed_init_half(3),
  2108. };
  2109. fixed20_12 memtcas2_ff[8] = {
  2110. fixed_init(0),
  2111. fixed_init(1),
  2112. fixed_init(2),
  2113. fixed_init(3),
  2114. fixed_init(4),
  2115. fixed_init(5),
  2116. fixed_init(6),
  2117. fixed_init(7),
  2118. };
  2119. fixed20_12 memtrbs[8] = {
  2120. fixed_init(1),
  2121. fixed_init_half(1),
  2122. fixed_init(2),
  2123. fixed_init_half(2),
  2124. fixed_init(3),
  2125. fixed_init_half(3),
  2126. fixed_init(4),
  2127. fixed_init_half(4)
  2128. };
  2129. fixed20_12 memtrbs_r4xx[8] = {
  2130. fixed_init(4),
  2131. fixed_init(5),
  2132. fixed_init(6),
  2133. fixed_init(7),
  2134. fixed_init(8),
  2135. fixed_init(9),
  2136. fixed_init(10),
  2137. fixed_init(11)
  2138. };
  2139. fixed20_12 min_mem_eff;
  2140. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2141. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2142. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2143. disp_drain_rate2, read_return_rate;
  2144. fixed20_12 time_disp1_drop_priority;
  2145. int c;
  2146. int cur_size = 16; /* in octawords */
  2147. int critical_point = 0, critical_point2;
  2148. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2149. int stop_req, max_stop_req;
  2150. struct drm_display_mode *mode1 = NULL;
  2151. struct drm_display_mode *mode2 = NULL;
  2152. uint32_t pixel_bytes1 = 0;
  2153. uint32_t pixel_bytes2 = 0;
  2154. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2155. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2156. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2157. }
  2158. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2159. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2160. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2161. }
  2162. min_mem_eff.full = rfixed_const_8(0);
  2163. /* get modes */
  2164. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2165. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2166. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2167. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2168. /* check crtc enables */
  2169. if (mode2)
  2170. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2171. if (mode1)
  2172. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2173. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2174. }
  2175. /*
  2176. * determine is there is enough bw for current mode
  2177. */
  2178. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2179. temp_ff.full = rfixed_const(100);
  2180. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2181. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2182. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2183. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2184. temp_ff.full = rfixed_const(temp);
  2185. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2186. pix_clk.full = 0;
  2187. pix_clk2.full = 0;
  2188. peak_disp_bw.full = 0;
  2189. if (mode1) {
  2190. temp_ff.full = rfixed_const(1000);
  2191. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2192. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2193. temp_ff.full = rfixed_const(pixel_bytes1);
  2194. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2195. }
  2196. if (mode2) {
  2197. temp_ff.full = rfixed_const(1000);
  2198. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2199. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2200. temp_ff.full = rfixed_const(pixel_bytes2);
  2201. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2202. }
  2203. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2204. if (peak_disp_bw.full >= mem_bw.full) {
  2205. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2206. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2207. }
  2208. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2209. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2210. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2211. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2212. mem_trp = ((temp & 0x3)) + 1;
  2213. mem_tras = ((temp & 0x70) >> 4) + 1;
  2214. } else if (rdev->family == CHIP_R300 ||
  2215. rdev->family == CHIP_R350) { /* r300, r350 */
  2216. mem_trcd = (temp & 0x7) + 1;
  2217. mem_trp = ((temp >> 8) & 0x7) + 1;
  2218. mem_tras = ((temp >> 11) & 0xf) + 4;
  2219. } else if (rdev->family == CHIP_RV350 ||
  2220. rdev->family <= CHIP_RV380) {
  2221. /* rv3x0 */
  2222. mem_trcd = (temp & 0x7) + 3;
  2223. mem_trp = ((temp >> 8) & 0x7) + 3;
  2224. mem_tras = ((temp >> 11) & 0xf) + 6;
  2225. } else if (rdev->family == CHIP_R420 ||
  2226. rdev->family == CHIP_R423 ||
  2227. rdev->family == CHIP_RV410) {
  2228. /* r4xx */
  2229. mem_trcd = (temp & 0xf) + 3;
  2230. if (mem_trcd > 15)
  2231. mem_trcd = 15;
  2232. mem_trp = ((temp >> 8) & 0xf) + 3;
  2233. if (mem_trp > 15)
  2234. mem_trp = 15;
  2235. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2236. if (mem_tras > 31)
  2237. mem_tras = 31;
  2238. } else { /* RV200, R200 */
  2239. mem_trcd = (temp & 0x7) + 1;
  2240. mem_trp = ((temp >> 8) & 0x7) + 1;
  2241. mem_tras = ((temp >> 12) & 0xf) + 4;
  2242. }
  2243. /* convert to FF */
  2244. trcd_ff.full = rfixed_const(mem_trcd);
  2245. trp_ff.full = rfixed_const(mem_trp);
  2246. tras_ff.full = rfixed_const(mem_tras);
  2247. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2248. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2249. data = (temp & (7 << 20)) >> 20;
  2250. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2251. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2252. tcas_ff = memtcas_rs480_ff[data];
  2253. else
  2254. tcas_ff = memtcas_ff[data];
  2255. } else
  2256. tcas_ff = memtcas2_ff[data];
  2257. if (rdev->family == CHIP_RS400 ||
  2258. rdev->family == CHIP_RS480) {
  2259. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2260. data = (temp >> 23) & 0x7;
  2261. if (data < 5)
  2262. tcas_ff.full += rfixed_const(data);
  2263. }
  2264. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2265. /* on the R300, Tcas is included in Trbs.
  2266. */
  2267. temp = RREG32(RADEON_MEM_CNTL);
  2268. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2269. if (data == 1) {
  2270. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2271. temp = RREG32(R300_MC_IND_INDEX);
  2272. temp &= ~R300_MC_IND_ADDR_MASK;
  2273. temp |= R300_MC_READ_CNTL_CD_mcind;
  2274. WREG32(R300_MC_IND_INDEX, temp);
  2275. temp = RREG32(R300_MC_IND_DATA);
  2276. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2277. } else {
  2278. temp = RREG32(R300_MC_READ_CNTL_AB);
  2279. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2280. }
  2281. } else {
  2282. temp = RREG32(R300_MC_READ_CNTL_AB);
  2283. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2284. }
  2285. if (rdev->family == CHIP_RV410 ||
  2286. rdev->family == CHIP_R420 ||
  2287. rdev->family == CHIP_R423)
  2288. trbs_ff = memtrbs_r4xx[data];
  2289. else
  2290. trbs_ff = memtrbs[data];
  2291. tcas_ff.full += trbs_ff.full;
  2292. }
  2293. sclk_eff_ff.full = sclk_ff.full;
  2294. if (rdev->flags & RADEON_IS_AGP) {
  2295. fixed20_12 agpmode_ff;
  2296. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2297. temp_ff.full = rfixed_const_666(16);
  2298. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2299. }
  2300. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2301. if (ASIC_IS_R300(rdev)) {
  2302. sclk_delay_ff.full = rfixed_const(250);
  2303. } else {
  2304. if ((rdev->family == CHIP_RV100) ||
  2305. rdev->flags & RADEON_IS_IGP) {
  2306. if (rdev->mc.vram_is_ddr)
  2307. sclk_delay_ff.full = rfixed_const(41);
  2308. else
  2309. sclk_delay_ff.full = rfixed_const(33);
  2310. } else {
  2311. if (rdev->mc.vram_width == 128)
  2312. sclk_delay_ff.full = rfixed_const(57);
  2313. else
  2314. sclk_delay_ff.full = rfixed_const(41);
  2315. }
  2316. }
  2317. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2318. if (rdev->mc.vram_is_ddr) {
  2319. if (rdev->mc.vram_width == 32) {
  2320. k1.full = rfixed_const(40);
  2321. c = 3;
  2322. } else {
  2323. k1.full = rfixed_const(20);
  2324. c = 1;
  2325. }
  2326. } else {
  2327. k1.full = rfixed_const(40);
  2328. c = 3;
  2329. }
  2330. temp_ff.full = rfixed_const(2);
  2331. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2332. temp_ff.full = rfixed_const(c);
  2333. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2334. temp_ff.full = rfixed_const(4);
  2335. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2336. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2337. mc_latency_mclk.full += k1.full;
  2338. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2339. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2340. /*
  2341. HW cursor time assuming worst case of full size colour cursor.
  2342. */
  2343. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2344. temp_ff.full += trcd_ff.full;
  2345. if (temp_ff.full < tras_ff.full)
  2346. temp_ff.full = tras_ff.full;
  2347. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2348. temp_ff.full = rfixed_const(cur_size);
  2349. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2350. /*
  2351. Find the total latency for the display data.
  2352. */
  2353. disp_latency_overhead.full = rfixed_const(80);
  2354. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2355. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2356. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2357. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2358. disp_latency.full = mc_latency_mclk.full;
  2359. else
  2360. disp_latency.full = mc_latency_sclk.full;
  2361. /* setup Max GRPH_STOP_REQ default value */
  2362. if (ASIC_IS_RV100(rdev))
  2363. max_stop_req = 0x5c;
  2364. else
  2365. max_stop_req = 0x7c;
  2366. if (mode1) {
  2367. /* CRTC1
  2368. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2369. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2370. */
  2371. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2372. if (stop_req > max_stop_req)
  2373. stop_req = max_stop_req;
  2374. /*
  2375. Find the drain rate of the display buffer.
  2376. */
  2377. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2378. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2379. /*
  2380. Find the critical point of the display buffer.
  2381. */
  2382. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2383. crit_point_ff.full += rfixed_const_half(0);
  2384. critical_point = rfixed_trunc(crit_point_ff);
  2385. if (rdev->disp_priority == 2) {
  2386. critical_point = 0;
  2387. }
  2388. /*
  2389. The critical point should never be above max_stop_req-4. Setting
  2390. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2391. */
  2392. if (max_stop_req - critical_point < 4)
  2393. critical_point = 0;
  2394. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2395. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2396. critical_point = 0x10;
  2397. }
  2398. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2399. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2400. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2401. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2402. if ((rdev->family == CHIP_R350) &&
  2403. (stop_req > 0x15)) {
  2404. stop_req -= 0x10;
  2405. }
  2406. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2407. temp |= RADEON_GRPH_BUFFER_SIZE;
  2408. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2409. RADEON_GRPH_CRITICAL_AT_SOF |
  2410. RADEON_GRPH_STOP_CNTL);
  2411. /*
  2412. Write the result into the register.
  2413. */
  2414. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2415. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2416. #if 0
  2417. if ((rdev->family == CHIP_RS400) ||
  2418. (rdev->family == CHIP_RS480)) {
  2419. /* attempt to program RS400 disp regs correctly ??? */
  2420. temp = RREG32(RS400_DISP1_REG_CNTL);
  2421. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2422. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2423. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2424. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2425. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2426. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2427. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2428. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2429. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2430. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2431. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2432. }
  2433. #endif
  2434. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2435. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2436. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2437. }
  2438. if (mode2) {
  2439. u32 grph2_cntl;
  2440. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2441. if (stop_req > max_stop_req)
  2442. stop_req = max_stop_req;
  2443. /*
  2444. Find the drain rate of the display buffer.
  2445. */
  2446. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2447. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2448. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2449. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2450. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2451. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2452. if ((rdev->family == CHIP_R350) &&
  2453. (stop_req > 0x15)) {
  2454. stop_req -= 0x10;
  2455. }
  2456. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2457. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2458. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2459. RADEON_GRPH_CRITICAL_AT_SOF |
  2460. RADEON_GRPH_STOP_CNTL);
  2461. if ((rdev->family == CHIP_RS100) ||
  2462. (rdev->family == CHIP_RS200))
  2463. critical_point2 = 0;
  2464. else {
  2465. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2466. temp_ff.full = rfixed_const(temp);
  2467. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2468. if (sclk_ff.full < temp_ff.full)
  2469. temp_ff.full = sclk_ff.full;
  2470. read_return_rate.full = temp_ff.full;
  2471. if (mode1) {
  2472. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2473. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2474. } else {
  2475. time_disp1_drop_priority.full = 0;
  2476. }
  2477. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2478. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2479. crit_point_ff.full += rfixed_const_half(0);
  2480. critical_point2 = rfixed_trunc(crit_point_ff);
  2481. if (rdev->disp_priority == 2) {
  2482. critical_point2 = 0;
  2483. }
  2484. if (max_stop_req - critical_point2 < 4)
  2485. critical_point2 = 0;
  2486. }
  2487. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2488. /* some R300 cards have problem with this set to 0 */
  2489. critical_point2 = 0x10;
  2490. }
  2491. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2492. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2493. if ((rdev->family == CHIP_RS400) ||
  2494. (rdev->family == CHIP_RS480)) {
  2495. #if 0
  2496. /* attempt to program RS400 disp2 regs correctly ??? */
  2497. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2498. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2499. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2500. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2501. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2502. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2503. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2504. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2505. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2506. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2507. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2508. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2509. #endif
  2510. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2511. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2512. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2513. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2514. }
  2515. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2516. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2517. }
  2518. }
  2519. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2520. {
  2521. DRM_ERROR("pitch %d\n", t->pitch);
  2522. DRM_ERROR("width %d\n", t->width);
  2523. DRM_ERROR("height %d\n", t->height);
  2524. DRM_ERROR("num levels %d\n", t->num_levels);
  2525. DRM_ERROR("depth %d\n", t->txdepth);
  2526. DRM_ERROR("bpp %d\n", t->cpp);
  2527. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2528. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2529. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2530. }
  2531. static int r100_cs_track_cube(struct radeon_device *rdev,
  2532. struct r100_cs_track *track, unsigned idx)
  2533. {
  2534. unsigned face, w, h;
  2535. struct radeon_object *cube_robj;
  2536. unsigned long size;
  2537. for (face = 0; face < 5; face++) {
  2538. cube_robj = track->textures[idx].cube_info[face].robj;
  2539. w = track->textures[idx].cube_info[face].width;
  2540. h = track->textures[idx].cube_info[face].height;
  2541. size = w * h;
  2542. size *= track->textures[idx].cpp;
  2543. size += track->textures[idx].cube_info[face].offset;
  2544. if (size > radeon_object_size(cube_robj)) {
  2545. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2546. size, radeon_object_size(cube_robj));
  2547. r100_cs_track_texture_print(&track->textures[idx]);
  2548. return -1;
  2549. }
  2550. }
  2551. return 0;
  2552. }
  2553. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2554. struct r100_cs_track *track)
  2555. {
  2556. struct radeon_object *robj;
  2557. unsigned long size;
  2558. unsigned u, i, w, h;
  2559. int ret;
  2560. for (u = 0; u < track->num_texture; u++) {
  2561. if (!track->textures[u].enabled)
  2562. continue;
  2563. robj = track->textures[u].robj;
  2564. if (robj == NULL) {
  2565. DRM_ERROR("No texture bound to unit %u\n", u);
  2566. return -EINVAL;
  2567. }
  2568. size = 0;
  2569. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2570. if (track->textures[u].use_pitch) {
  2571. if (rdev->family < CHIP_R300)
  2572. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2573. else
  2574. w = track->textures[u].pitch / (1 << i);
  2575. } else {
  2576. w = track->textures[u].width / (1 << i);
  2577. if (rdev->family >= CHIP_RV515)
  2578. w |= track->textures[u].width_11;
  2579. if (track->textures[u].roundup_w)
  2580. w = roundup_pow_of_two(w);
  2581. }
  2582. h = track->textures[u].height / (1 << i);
  2583. if (rdev->family >= CHIP_RV515)
  2584. h |= track->textures[u].height_11;
  2585. if (track->textures[u].roundup_h)
  2586. h = roundup_pow_of_two(h);
  2587. size += w * h;
  2588. }
  2589. size *= track->textures[u].cpp;
  2590. switch (track->textures[u].tex_coord_type) {
  2591. case 0:
  2592. break;
  2593. case 1:
  2594. size *= (1 << track->textures[u].txdepth);
  2595. break;
  2596. case 2:
  2597. if (track->separate_cube) {
  2598. ret = r100_cs_track_cube(rdev, track, u);
  2599. if (ret)
  2600. return ret;
  2601. } else
  2602. size *= 6;
  2603. break;
  2604. default:
  2605. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2606. "%u\n", track->textures[u].tex_coord_type, u);
  2607. return -EINVAL;
  2608. }
  2609. if (size > radeon_object_size(robj)) {
  2610. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2611. "%lu\n", u, size, radeon_object_size(robj));
  2612. r100_cs_track_texture_print(&track->textures[u]);
  2613. return -EINVAL;
  2614. }
  2615. }
  2616. return 0;
  2617. }
  2618. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2619. {
  2620. unsigned i;
  2621. unsigned long size;
  2622. unsigned prim_walk;
  2623. unsigned nverts;
  2624. for (i = 0; i < track->num_cb; i++) {
  2625. if (track->cb[i].robj == NULL) {
  2626. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2627. return -EINVAL;
  2628. }
  2629. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2630. size += track->cb[i].offset;
  2631. if (size > radeon_object_size(track->cb[i].robj)) {
  2632. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2633. "(need %lu have %lu) !\n", i, size,
  2634. radeon_object_size(track->cb[i].robj));
  2635. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2636. i, track->cb[i].pitch, track->cb[i].cpp,
  2637. track->cb[i].offset, track->maxy);
  2638. return -EINVAL;
  2639. }
  2640. }
  2641. if (track->z_enabled) {
  2642. if (track->zb.robj == NULL) {
  2643. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2644. return -EINVAL;
  2645. }
  2646. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2647. size += track->zb.offset;
  2648. if (size > radeon_object_size(track->zb.robj)) {
  2649. DRM_ERROR("[drm] Buffer too small for z buffer "
  2650. "(need %lu have %lu) !\n", size,
  2651. radeon_object_size(track->zb.robj));
  2652. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2653. track->zb.pitch, track->zb.cpp,
  2654. track->zb.offset, track->maxy);
  2655. return -EINVAL;
  2656. }
  2657. }
  2658. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2659. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2660. switch (prim_walk) {
  2661. case 1:
  2662. for (i = 0; i < track->num_arrays; i++) {
  2663. size = track->arrays[i].esize * track->max_indx * 4;
  2664. if (track->arrays[i].robj == NULL) {
  2665. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2666. "bound\n", prim_walk, i);
  2667. return -EINVAL;
  2668. }
  2669. if (size > radeon_object_size(track->arrays[i].robj)) {
  2670. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2671. "have %lu dwords\n", prim_walk, i,
  2672. size >> 2,
  2673. radeon_object_size(track->arrays[i].robj) >> 2);
  2674. DRM_ERROR("Max indices %u\n", track->max_indx);
  2675. return -EINVAL;
  2676. }
  2677. }
  2678. break;
  2679. case 2:
  2680. for (i = 0; i < track->num_arrays; i++) {
  2681. size = track->arrays[i].esize * (nverts - 1) * 4;
  2682. if (track->arrays[i].robj == NULL) {
  2683. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2684. "bound\n", prim_walk, i);
  2685. return -EINVAL;
  2686. }
  2687. if (size > radeon_object_size(track->arrays[i].robj)) {
  2688. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2689. "have %lu dwords\n", prim_walk, i, size >> 2,
  2690. radeon_object_size(track->arrays[i].robj) >> 2);
  2691. return -EINVAL;
  2692. }
  2693. }
  2694. break;
  2695. case 3:
  2696. size = track->vtx_size * nverts;
  2697. if (size != track->immd_dwords) {
  2698. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2699. track->immd_dwords, size);
  2700. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2701. nverts, track->vtx_size);
  2702. return -EINVAL;
  2703. }
  2704. break;
  2705. default:
  2706. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2707. prim_walk);
  2708. return -EINVAL;
  2709. }
  2710. return r100_cs_track_texture_check(rdev, track);
  2711. }
  2712. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2713. {
  2714. unsigned i, face;
  2715. if (rdev->family < CHIP_R300) {
  2716. track->num_cb = 1;
  2717. if (rdev->family <= CHIP_RS200)
  2718. track->num_texture = 3;
  2719. else
  2720. track->num_texture = 6;
  2721. track->maxy = 2048;
  2722. track->separate_cube = 1;
  2723. } else {
  2724. track->num_cb = 4;
  2725. track->num_texture = 16;
  2726. track->maxy = 4096;
  2727. track->separate_cube = 0;
  2728. }
  2729. for (i = 0; i < track->num_cb; i++) {
  2730. track->cb[i].robj = NULL;
  2731. track->cb[i].pitch = 8192;
  2732. track->cb[i].cpp = 16;
  2733. track->cb[i].offset = 0;
  2734. }
  2735. track->z_enabled = true;
  2736. track->zb.robj = NULL;
  2737. track->zb.pitch = 8192;
  2738. track->zb.cpp = 4;
  2739. track->zb.offset = 0;
  2740. track->vtx_size = 0x7F;
  2741. track->immd_dwords = 0xFFFFFFFFUL;
  2742. track->num_arrays = 11;
  2743. track->max_indx = 0x00FFFFFFUL;
  2744. for (i = 0; i < track->num_arrays; i++) {
  2745. track->arrays[i].robj = NULL;
  2746. track->arrays[i].esize = 0x7F;
  2747. }
  2748. for (i = 0; i < track->num_texture; i++) {
  2749. track->textures[i].pitch = 16536;
  2750. track->textures[i].width = 16536;
  2751. track->textures[i].height = 16536;
  2752. track->textures[i].width_11 = 1 << 11;
  2753. track->textures[i].height_11 = 1 << 11;
  2754. track->textures[i].num_levels = 12;
  2755. if (rdev->family <= CHIP_RS200) {
  2756. track->textures[i].tex_coord_type = 0;
  2757. track->textures[i].txdepth = 0;
  2758. } else {
  2759. track->textures[i].txdepth = 16;
  2760. track->textures[i].tex_coord_type = 1;
  2761. }
  2762. track->textures[i].cpp = 64;
  2763. track->textures[i].robj = NULL;
  2764. /* CS IB emission code makes sure texture unit are disabled */
  2765. track->textures[i].enabled = false;
  2766. track->textures[i].roundup_w = true;
  2767. track->textures[i].roundup_h = true;
  2768. if (track->separate_cube)
  2769. for (face = 0; face < 5; face++) {
  2770. track->textures[i].cube_info[face].robj = NULL;
  2771. track->textures[i].cube_info[face].width = 16536;
  2772. track->textures[i].cube_info[face].height = 16536;
  2773. track->textures[i].cube_info[face].offset = 0;
  2774. }
  2775. }
  2776. }
  2777. int r100_ring_test(struct radeon_device *rdev)
  2778. {
  2779. uint32_t scratch;
  2780. uint32_t tmp = 0;
  2781. unsigned i;
  2782. int r;
  2783. r = radeon_scratch_get(rdev, &scratch);
  2784. if (r) {
  2785. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2786. return r;
  2787. }
  2788. WREG32(scratch, 0xCAFEDEAD);
  2789. r = radeon_ring_lock(rdev, 2);
  2790. if (r) {
  2791. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2792. radeon_scratch_free(rdev, scratch);
  2793. return r;
  2794. }
  2795. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2796. radeon_ring_write(rdev, 0xDEADBEEF);
  2797. radeon_ring_unlock_commit(rdev);
  2798. for (i = 0; i < rdev->usec_timeout; i++) {
  2799. tmp = RREG32(scratch);
  2800. if (tmp == 0xDEADBEEF) {
  2801. break;
  2802. }
  2803. DRM_UDELAY(1);
  2804. }
  2805. if (i < rdev->usec_timeout) {
  2806. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2807. } else {
  2808. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2809. scratch, tmp);
  2810. r = -EINVAL;
  2811. }
  2812. radeon_scratch_free(rdev, scratch);
  2813. return r;
  2814. }
  2815. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2816. {
  2817. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2818. radeon_ring_write(rdev, ib->gpu_addr);
  2819. radeon_ring_write(rdev, ib->length_dw);
  2820. }
  2821. int r100_ib_test(struct radeon_device *rdev)
  2822. {
  2823. struct radeon_ib *ib;
  2824. uint32_t scratch;
  2825. uint32_t tmp = 0;
  2826. unsigned i;
  2827. int r;
  2828. r = radeon_scratch_get(rdev, &scratch);
  2829. if (r) {
  2830. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2831. return r;
  2832. }
  2833. WREG32(scratch, 0xCAFEDEAD);
  2834. r = radeon_ib_get(rdev, &ib);
  2835. if (r) {
  2836. return r;
  2837. }
  2838. ib->ptr[0] = PACKET0(scratch, 0);
  2839. ib->ptr[1] = 0xDEADBEEF;
  2840. ib->ptr[2] = PACKET2(0);
  2841. ib->ptr[3] = PACKET2(0);
  2842. ib->ptr[4] = PACKET2(0);
  2843. ib->ptr[5] = PACKET2(0);
  2844. ib->ptr[6] = PACKET2(0);
  2845. ib->ptr[7] = PACKET2(0);
  2846. ib->length_dw = 8;
  2847. r = radeon_ib_schedule(rdev, ib);
  2848. if (r) {
  2849. radeon_scratch_free(rdev, scratch);
  2850. radeon_ib_free(rdev, &ib);
  2851. return r;
  2852. }
  2853. r = radeon_fence_wait(ib->fence, false);
  2854. if (r) {
  2855. return r;
  2856. }
  2857. for (i = 0; i < rdev->usec_timeout; i++) {
  2858. tmp = RREG32(scratch);
  2859. if (tmp == 0xDEADBEEF) {
  2860. break;
  2861. }
  2862. DRM_UDELAY(1);
  2863. }
  2864. if (i < rdev->usec_timeout) {
  2865. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2866. } else {
  2867. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2868. scratch, tmp);
  2869. r = -EINVAL;
  2870. }
  2871. radeon_scratch_free(rdev, scratch);
  2872. radeon_ib_free(rdev, &ib);
  2873. return r;
  2874. }
  2875. void r100_ib_fini(struct radeon_device *rdev)
  2876. {
  2877. radeon_ib_pool_fini(rdev);
  2878. }
  2879. int r100_ib_init(struct radeon_device *rdev)
  2880. {
  2881. int r;
  2882. r = radeon_ib_pool_init(rdev);
  2883. if (r) {
  2884. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2885. r100_ib_fini(rdev);
  2886. return r;
  2887. }
  2888. r = r100_ib_test(rdev);
  2889. if (r) {
  2890. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2891. r100_ib_fini(rdev);
  2892. return r;
  2893. }
  2894. return 0;
  2895. }
  2896. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2897. {
  2898. /* Shutdown CP we shouldn't need to do that but better be safe than
  2899. * sorry
  2900. */
  2901. rdev->cp.ready = false;
  2902. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2903. /* Save few CRTC registers */
  2904. save->GENMO_WT = RREG32(R_0003C0_GENMO_WT);
  2905. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2906. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2907. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2908. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2909. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2910. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2911. }
  2912. /* Disable VGA aperture access */
  2913. WREG32(R_0003C0_GENMO_WT, C_0003C0_VGA_RAM_EN & save->GENMO_WT);
  2914. /* Disable cursor, overlay, crtc */
  2915. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2916. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2917. S_000054_CRTC_DISPLAY_DIS(1));
  2918. WREG32(R_000050_CRTC_GEN_CNTL,
  2919. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2920. S_000050_CRTC_DISP_REQ_EN_B(1));
  2921. WREG32(R_000420_OV0_SCALE_CNTL,
  2922. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2923. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2924. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2925. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2926. S_000360_CUR2_LOCK(1));
  2927. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2928. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2929. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2930. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2931. WREG32(R_000360_CUR2_OFFSET,
  2932. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2933. }
  2934. }
  2935. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2936. {
  2937. /* Update base address for crtc */
  2938. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2939. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2940. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2941. rdev->mc.vram_location);
  2942. }
  2943. /* Restore CRTC registers */
  2944. WREG32(R_0003C0_GENMO_WT, save->GENMO_WT);
  2945. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2946. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2947. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2948. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2949. }
  2950. }