atombios_crtc.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. /* evil but including atombios.h is much worse */
  34. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  35. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION *crtc_timing,
  36. int32_t *pixel_clock);
  37. static void atombios_overscan_setup(struct drm_crtc *crtc,
  38. struct drm_display_mode *mode,
  39. struct drm_display_mode *adjusted_mode)
  40. {
  41. struct drm_device *dev = crtc->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  44. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  45. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  46. int a1, a2;
  47. memset(&args, 0, sizeof(args));
  48. args.usOverscanRight = 0;
  49. args.usOverscanLeft = 0;
  50. args.usOverscanBottom = 0;
  51. args.usOverscanTop = 0;
  52. args.ucCRTC = radeon_crtc->crtc_id;
  53. switch (radeon_crtc->rmx_type) {
  54. case RMX_CENTER:
  55. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  56. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  57. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  58. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  59. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  60. break;
  61. case RMX_ASPECT:
  62. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  63. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  64. if (a1 > a2) {
  65. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  66. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  67. } else if (a2 > a1) {
  68. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  69. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. break;
  73. case RMX_FULL:
  74. default:
  75. args.usOverscanRight = 0;
  76. args.usOverscanLeft = 0;
  77. args.usOverscanBottom = 0;
  78. args.usOverscanTop = 0;
  79. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  80. break;
  81. }
  82. }
  83. static void atombios_scaler_setup(struct drm_crtc *crtc)
  84. {
  85. struct drm_device *dev = crtc->dev;
  86. struct radeon_device *rdev = dev->dev_private;
  87. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  88. ENABLE_SCALER_PS_ALLOCATION args;
  89. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  90. /* fixme - fill in enc_priv for atom dac */
  91. enum radeon_tv_std tv_std = TV_STD_NTSC;
  92. bool is_tv = false, is_cv = false;
  93. struct drm_encoder *encoder;
  94. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  95. return;
  96. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  97. /* find tv std */
  98. if (encoder->crtc == crtc) {
  99. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  100. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  101. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  102. tv_std = tv_dac->tv_std;
  103. is_tv = true;
  104. }
  105. }
  106. }
  107. memset(&args, 0, sizeof(args));
  108. args.ucScaler = radeon_crtc->crtc_id;
  109. if (is_tv) {
  110. switch (tv_std) {
  111. case TV_STD_NTSC:
  112. default:
  113. args.ucTVStandard = ATOM_TV_NTSC;
  114. break;
  115. case TV_STD_PAL:
  116. args.ucTVStandard = ATOM_TV_PAL;
  117. break;
  118. case TV_STD_PAL_M:
  119. args.ucTVStandard = ATOM_TV_PALM;
  120. break;
  121. case TV_STD_PAL_60:
  122. args.ucTVStandard = ATOM_TV_PAL60;
  123. break;
  124. case TV_STD_NTSC_J:
  125. args.ucTVStandard = ATOM_TV_NTSCJ;
  126. break;
  127. case TV_STD_SCART_PAL:
  128. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  129. break;
  130. case TV_STD_SECAM:
  131. args.ucTVStandard = ATOM_TV_SECAM;
  132. break;
  133. case TV_STD_PAL_CN:
  134. args.ucTVStandard = ATOM_TV_PALCN;
  135. break;
  136. }
  137. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  138. } else if (is_cv) {
  139. args.ucTVStandard = ATOM_TV_CV;
  140. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  141. } else {
  142. switch (radeon_crtc->rmx_type) {
  143. case RMX_FULL:
  144. args.ucEnable = ATOM_SCALER_EXPANSION;
  145. break;
  146. case RMX_CENTER:
  147. args.ucEnable = ATOM_SCALER_CENTER;
  148. break;
  149. case RMX_ASPECT:
  150. args.ucEnable = ATOM_SCALER_EXPANSION;
  151. break;
  152. default:
  153. if (ASIC_IS_AVIVO(rdev))
  154. args.ucEnable = ATOM_SCALER_DISABLE;
  155. else
  156. args.ucEnable = ATOM_SCALER_CENTER;
  157. break;
  158. }
  159. }
  160. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  161. if ((is_tv || is_cv)
  162. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  163. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  164. }
  165. }
  166. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  167. {
  168. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  169. struct drm_device *dev = crtc->dev;
  170. struct radeon_device *rdev = dev->dev_private;
  171. int index =
  172. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  173. ENABLE_CRTC_PS_ALLOCATION args;
  174. memset(&args, 0, sizeof(args));
  175. args.ucCRTC = radeon_crtc->crtc_id;
  176. args.ucEnable = lock;
  177. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  178. }
  179. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  180. {
  181. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  182. struct drm_device *dev = crtc->dev;
  183. struct radeon_device *rdev = dev->dev_private;
  184. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  185. ENABLE_CRTC_PS_ALLOCATION args;
  186. memset(&args, 0, sizeof(args));
  187. args.ucCRTC = radeon_crtc->crtc_id;
  188. args.ucEnable = state;
  189. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  190. }
  191. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  192. {
  193. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  194. struct drm_device *dev = crtc->dev;
  195. struct radeon_device *rdev = dev->dev_private;
  196. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  197. ENABLE_CRTC_PS_ALLOCATION args;
  198. memset(&args, 0, sizeof(args));
  199. args.ucCRTC = radeon_crtc->crtc_id;
  200. args.ucEnable = state;
  201. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  202. }
  203. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  204. {
  205. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  206. struct drm_device *dev = crtc->dev;
  207. struct radeon_device *rdev = dev->dev_private;
  208. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  209. BLANK_CRTC_PS_ALLOCATION args;
  210. memset(&args, 0, sizeof(args));
  211. args.ucCRTC = radeon_crtc->crtc_id;
  212. args.ucBlanking = state;
  213. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  214. }
  215. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  216. {
  217. struct drm_device *dev = crtc->dev;
  218. struct radeon_device *rdev = dev->dev_private;
  219. switch (mode) {
  220. case DRM_MODE_DPMS_ON:
  221. if (ASIC_IS_DCE3(rdev))
  222. atombios_enable_crtc_memreq(crtc, 1);
  223. atombios_enable_crtc(crtc, 1);
  224. atombios_blank_crtc(crtc, 0);
  225. break;
  226. case DRM_MODE_DPMS_STANDBY:
  227. case DRM_MODE_DPMS_SUSPEND:
  228. case DRM_MODE_DPMS_OFF:
  229. atombios_blank_crtc(crtc, 1);
  230. atombios_enable_crtc(crtc, 0);
  231. if (ASIC_IS_DCE3(rdev))
  232. atombios_enable_crtc_memreq(crtc, 0);
  233. break;
  234. }
  235. if (mode != DRM_MODE_DPMS_OFF) {
  236. radeon_crtc_load_lut(crtc);
  237. }
  238. }
  239. static void
  240. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  241. SET_CRTC_USING_DTD_TIMING_PARAMETERS * crtc_param)
  242. {
  243. struct drm_device *dev = crtc->dev;
  244. struct radeon_device *rdev = dev->dev_private;
  245. SET_CRTC_USING_DTD_TIMING_PARAMETERS conv_param;
  246. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  247. conv_param.usH_Size = cpu_to_le16(crtc_param->usH_Size);
  248. conv_param.usH_Blanking_Time =
  249. cpu_to_le16(crtc_param->usH_Blanking_Time);
  250. conv_param.usV_Size = cpu_to_le16(crtc_param->usV_Size);
  251. conv_param.usV_Blanking_Time =
  252. cpu_to_le16(crtc_param->usV_Blanking_Time);
  253. conv_param.usH_SyncOffset = cpu_to_le16(crtc_param->usH_SyncOffset);
  254. conv_param.usH_SyncWidth = cpu_to_le16(crtc_param->usH_SyncWidth);
  255. conv_param.usV_SyncOffset = cpu_to_le16(crtc_param->usV_SyncOffset);
  256. conv_param.usV_SyncWidth = cpu_to_le16(crtc_param->usV_SyncWidth);
  257. conv_param.susModeMiscInfo.usAccess =
  258. cpu_to_le16(crtc_param->susModeMiscInfo.usAccess);
  259. conv_param.ucCRTC = crtc_param->ucCRTC;
  260. printk("executing set crtc dtd timing\n");
  261. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&conv_param);
  262. }
  263. void atombios_crtc_set_timing(struct drm_crtc *crtc,
  264. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION *
  265. crtc_param)
  266. {
  267. struct drm_device *dev = crtc->dev;
  268. struct radeon_device *rdev = dev->dev_private;
  269. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION conv_param;
  270. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  271. conv_param.usH_Total = cpu_to_le16(crtc_param->usH_Total);
  272. conv_param.usH_Disp = cpu_to_le16(crtc_param->usH_Disp);
  273. conv_param.usH_SyncStart = cpu_to_le16(crtc_param->usH_SyncStart);
  274. conv_param.usH_SyncWidth = cpu_to_le16(crtc_param->usH_SyncWidth);
  275. conv_param.usV_Total = cpu_to_le16(crtc_param->usV_Total);
  276. conv_param.usV_Disp = cpu_to_le16(crtc_param->usV_Disp);
  277. conv_param.usV_SyncStart = cpu_to_le16(crtc_param->usV_SyncStart);
  278. conv_param.usV_SyncWidth = cpu_to_le16(crtc_param->usV_SyncWidth);
  279. conv_param.susModeMiscInfo.usAccess =
  280. cpu_to_le16(crtc_param->susModeMiscInfo.usAccess);
  281. conv_param.ucCRTC = crtc_param->ucCRTC;
  282. conv_param.ucOverscanRight = crtc_param->ucOverscanRight;
  283. conv_param.ucOverscanLeft = crtc_param->ucOverscanLeft;
  284. conv_param.ucOverscanBottom = crtc_param->ucOverscanBottom;
  285. conv_param.ucOverscanTop = crtc_param->ucOverscanTop;
  286. conv_param.ucReserved = crtc_param->ucReserved;
  287. printk("executing set crtc timing\n");
  288. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&conv_param);
  289. }
  290. void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  291. {
  292. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  293. struct drm_device *dev = crtc->dev;
  294. struct radeon_device *rdev = dev->dev_private;
  295. struct drm_encoder *encoder = NULL;
  296. struct radeon_encoder *radeon_encoder = NULL;
  297. uint8_t frev, crev;
  298. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  299. SET_PIXEL_CLOCK_PS_ALLOCATION args;
  300. PIXEL_CLOCK_PARAMETERS *spc1_ptr;
  301. PIXEL_CLOCK_PARAMETERS_V2 *spc2_ptr;
  302. PIXEL_CLOCK_PARAMETERS_V3 *spc3_ptr;
  303. uint32_t sclock = mode->clock;
  304. uint32_t ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  305. struct radeon_pll *pll;
  306. int pll_flags = 0;
  307. memset(&args, 0, sizeof(args));
  308. if (ASIC_IS_AVIVO(rdev)) {
  309. uint32_t ss_cntl;
  310. if ((rdev->family == CHIP_RS600) ||
  311. (rdev->family == CHIP_RS690) ||
  312. (rdev->family == CHIP_RS740))
  313. pll_flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  314. RADEON_PLL_PREFER_CLOSEST_LOWER);
  315. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  316. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  317. else
  318. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  319. /* disable spread spectrum clocking for now -- thanks Hedy Lamarr */
  320. if (radeon_crtc->crtc_id == 0) {
  321. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  322. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl & ~1);
  323. } else {
  324. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  325. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl & ~1);
  326. }
  327. } else {
  328. pll_flags |= RADEON_PLL_LEGACY;
  329. if (mode->clock > 200000) /* range limits??? */
  330. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  331. else
  332. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  333. }
  334. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  335. if (encoder->crtc == crtc) {
  336. if (!ASIC_IS_AVIVO(rdev)) {
  337. if (encoder->encoder_type !=
  338. DRM_MODE_ENCODER_DAC)
  339. pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  340. if (!ASIC_IS_AVIVO(rdev)
  341. && (encoder->encoder_type ==
  342. DRM_MODE_ENCODER_LVDS))
  343. pll_flags |= RADEON_PLL_USE_REF_DIV;
  344. }
  345. radeon_encoder = to_radeon_encoder(encoder);
  346. break;
  347. }
  348. }
  349. if (radeon_crtc->crtc_id == 0)
  350. pll = &rdev->clock.p1pll;
  351. else
  352. pll = &rdev->clock.p2pll;
  353. radeon_compute_pll(pll, mode->clock, &sclock, &fb_div, &frac_fb_div,
  354. &ref_div, &post_div, pll_flags);
  355. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  356. &crev);
  357. switch (frev) {
  358. case 1:
  359. switch (crev) {
  360. case 1:
  361. spc1_ptr = (PIXEL_CLOCK_PARAMETERS *) & args.sPCLKInput;
  362. spc1_ptr->usPixelClock = cpu_to_le16(sclock);
  363. spc1_ptr->usRefDiv = cpu_to_le16(ref_div);
  364. spc1_ptr->usFbDiv = cpu_to_le16(fb_div);
  365. spc1_ptr->ucFracFbDiv = frac_fb_div;
  366. spc1_ptr->ucPostDiv = post_div;
  367. spc1_ptr->ucPpll =
  368. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  369. spc1_ptr->ucCRTC = radeon_crtc->crtc_id;
  370. spc1_ptr->ucRefDivSrc = 1;
  371. break;
  372. case 2:
  373. spc2_ptr =
  374. (PIXEL_CLOCK_PARAMETERS_V2 *) & args.sPCLKInput;
  375. spc2_ptr->usPixelClock = cpu_to_le16(sclock);
  376. spc2_ptr->usRefDiv = cpu_to_le16(ref_div);
  377. spc2_ptr->usFbDiv = cpu_to_le16(fb_div);
  378. spc2_ptr->ucFracFbDiv = frac_fb_div;
  379. spc2_ptr->ucPostDiv = post_div;
  380. spc2_ptr->ucPpll =
  381. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  382. spc2_ptr->ucCRTC = radeon_crtc->crtc_id;
  383. spc2_ptr->ucRefDivSrc = 1;
  384. break;
  385. case 3:
  386. if (!encoder)
  387. return;
  388. spc3_ptr =
  389. (PIXEL_CLOCK_PARAMETERS_V3 *) & args.sPCLKInput;
  390. spc3_ptr->usPixelClock = cpu_to_le16(sclock);
  391. spc3_ptr->usRefDiv = cpu_to_le16(ref_div);
  392. spc3_ptr->usFbDiv = cpu_to_le16(fb_div);
  393. spc3_ptr->ucFracFbDiv = frac_fb_div;
  394. spc3_ptr->ucPostDiv = post_div;
  395. spc3_ptr->ucPpll =
  396. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  397. spc3_ptr->ucMiscInfo = (radeon_crtc->crtc_id << 2);
  398. spc3_ptr->ucTransmitterId = radeon_encoder->encoder_id;
  399. spc3_ptr->ucEncoderMode =
  400. atombios_get_encoder_mode(encoder);
  401. break;
  402. default:
  403. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  404. return;
  405. }
  406. break;
  407. default:
  408. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  409. return;
  410. }
  411. printk("executing set pll\n");
  412. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  413. }
  414. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  415. struct drm_framebuffer *old_fb)
  416. {
  417. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  418. struct drm_device *dev = crtc->dev;
  419. struct radeon_device *rdev = dev->dev_private;
  420. struct radeon_framebuffer *radeon_fb;
  421. struct drm_gem_object *obj;
  422. struct drm_radeon_gem_object *obj_priv;
  423. uint64_t fb_location;
  424. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  425. if (!crtc->fb)
  426. return -EINVAL;
  427. radeon_fb = to_radeon_framebuffer(crtc->fb);
  428. obj = radeon_fb->obj;
  429. obj_priv = obj->driver_private;
  430. if (radeon_gem_object_pin(obj, RADEON_GEM_DOMAIN_VRAM, &fb_location)) {
  431. return -EINVAL;
  432. }
  433. switch (crtc->fb->bits_per_pixel) {
  434. case 8:
  435. fb_format =
  436. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  437. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  438. break;
  439. case 15:
  440. fb_format =
  441. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  442. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  443. break;
  444. case 16:
  445. fb_format =
  446. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  447. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  448. break;
  449. case 24:
  450. case 32:
  451. fb_format =
  452. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  453. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  454. break;
  455. default:
  456. DRM_ERROR("Unsupported screen depth %d\n",
  457. crtc->fb->bits_per_pixel);
  458. return -EINVAL;
  459. }
  460. radeon_object_get_tiling_flags(obj->driver_private,
  461. &tiling_flags, NULL);
  462. if (tiling_flags & RADEON_TILING_MACRO)
  463. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  464. if (tiling_flags & RADEON_TILING_MICRO)
  465. fb_format |= AVIVO_D1GRPH_TILED;
  466. if (radeon_crtc->crtc_id == 0)
  467. WREG32(AVIVO_D1VGA_CONTROL, 0);
  468. else
  469. WREG32(AVIVO_D2VGA_CONTROL, 0);
  470. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  471. (u32) fb_location);
  472. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  473. radeon_crtc->crtc_offset, (u32) fb_location);
  474. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  475. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  476. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  477. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  478. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  479. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  480. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  481. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  482. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  483. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  484. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  485. crtc->mode.vdisplay);
  486. x &= ~3;
  487. y &= ~1;
  488. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  489. (x << 16) | y);
  490. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  491. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  492. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  493. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  494. AVIVO_D1MODE_INTERLEAVE_EN);
  495. else
  496. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  497. if (old_fb && old_fb != crtc->fb) {
  498. radeon_fb = to_radeon_framebuffer(old_fb);
  499. radeon_gem_object_unpin(radeon_fb->obj);
  500. }
  501. return 0;
  502. }
  503. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  504. struct drm_display_mode *mode,
  505. struct drm_display_mode *adjusted_mode,
  506. int x, int y, struct drm_framebuffer *old_fb)
  507. {
  508. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  509. struct drm_device *dev = crtc->dev;
  510. struct radeon_device *rdev = dev->dev_private;
  511. struct drm_encoder *encoder;
  512. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION crtc_timing;
  513. int need_tv_timings = 0;
  514. bool ret;
  515. /* TODO color tiling */
  516. memset(&crtc_timing, 0, sizeof(crtc_timing));
  517. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  518. /* find tv std */
  519. if (encoder->crtc == crtc) {
  520. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  521. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  522. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  523. if (tv_dac) {
  524. if (tv_dac->tv_std == TV_STD_NTSC ||
  525. tv_dac->tv_std == TV_STD_NTSC_J ||
  526. tv_dac->tv_std == TV_STD_PAL_M)
  527. need_tv_timings = 1;
  528. else
  529. need_tv_timings = 2;
  530. break;
  531. }
  532. }
  533. }
  534. }
  535. crtc_timing.ucCRTC = radeon_crtc->crtc_id;
  536. if (need_tv_timings) {
  537. ret = radeon_atom_get_tv_timings(rdev, need_tv_timings - 1,
  538. &crtc_timing, &adjusted_mode->clock);
  539. if (ret == false)
  540. need_tv_timings = 0;
  541. }
  542. if (!need_tv_timings) {
  543. crtc_timing.usH_Total = adjusted_mode->crtc_htotal;
  544. crtc_timing.usH_Disp = adjusted_mode->crtc_hdisplay;
  545. crtc_timing.usH_SyncStart = adjusted_mode->crtc_hsync_start;
  546. crtc_timing.usH_SyncWidth =
  547. adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
  548. crtc_timing.usV_Total = adjusted_mode->crtc_vtotal;
  549. crtc_timing.usV_Disp = adjusted_mode->crtc_vdisplay;
  550. crtc_timing.usV_SyncStart = adjusted_mode->crtc_vsync_start;
  551. crtc_timing.usV_SyncWidth =
  552. adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
  553. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  554. crtc_timing.susModeMiscInfo.usAccess |= ATOM_VSYNC_POLARITY;
  555. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  556. crtc_timing.susModeMiscInfo.usAccess |= ATOM_HSYNC_POLARITY;
  557. if (adjusted_mode->flags & DRM_MODE_FLAG_CSYNC)
  558. crtc_timing.susModeMiscInfo.usAccess |= ATOM_COMPOSITESYNC;
  559. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  560. crtc_timing.susModeMiscInfo.usAccess |= ATOM_INTERLACE;
  561. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  562. crtc_timing.susModeMiscInfo.usAccess |= ATOM_DOUBLE_CLOCK_MODE;
  563. }
  564. atombios_crtc_set_pll(crtc, adjusted_mode);
  565. atombios_crtc_set_timing(crtc, &crtc_timing);
  566. if (ASIC_IS_AVIVO(rdev))
  567. atombios_crtc_set_base(crtc, x, y, old_fb);
  568. else {
  569. if (radeon_crtc->crtc_id == 0) {
  570. SET_CRTC_USING_DTD_TIMING_PARAMETERS crtc_dtd_timing;
  571. memset(&crtc_dtd_timing, 0, sizeof(crtc_dtd_timing));
  572. /* setup FP shadow regs on R4xx */
  573. crtc_dtd_timing.ucCRTC = radeon_crtc->crtc_id;
  574. crtc_dtd_timing.usH_Size = adjusted_mode->crtc_hdisplay;
  575. crtc_dtd_timing.usV_Size = adjusted_mode->crtc_vdisplay;
  576. crtc_dtd_timing.usH_Blanking_Time =
  577. adjusted_mode->crtc_hblank_end -
  578. adjusted_mode->crtc_hdisplay;
  579. crtc_dtd_timing.usV_Blanking_Time =
  580. adjusted_mode->crtc_vblank_end -
  581. adjusted_mode->crtc_vdisplay;
  582. crtc_dtd_timing.usH_SyncOffset =
  583. adjusted_mode->crtc_hsync_start -
  584. adjusted_mode->crtc_hdisplay;
  585. crtc_dtd_timing.usV_SyncOffset =
  586. adjusted_mode->crtc_vsync_start -
  587. adjusted_mode->crtc_vdisplay;
  588. crtc_dtd_timing.usH_SyncWidth =
  589. adjusted_mode->crtc_hsync_end -
  590. adjusted_mode->crtc_hsync_start;
  591. crtc_dtd_timing.usV_SyncWidth =
  592. adjusted_mode->crtc_vsync_end -
  593. adjusted_mode->crtc_vsync_start;
  594. /* crtc_dtd_timing.ucH_Border = adjusted_mode->crtc_hborder; */
  595. /* crtc_dtd_timing.ucV_Border = adjusted_mode->crtc_vborder; */
  596. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  597. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  598. ATOM_VSYNC_POLARITY;
  599. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  600. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  601. ATOM_HSYNC_POLARITY;
  602. if (adjusted_mode->flags & DRM_MODE_FLAG_CSYNC)
  603. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  604. ATOM_COMPOSITESYNC;
  605. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  606. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  607. ATOM_INTERLACE;
  608. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  609. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  610. ATOM_DOUBLE_CLOCK_MODE;
  611. atombios_set_crtc_dtd_timing(crtc, &crtc_dtd_timing);
  612. }
  613. radeon_crtc_set_base(crtc, x, y, old_fb);
  614. radeon_legacy_atom_set_surface(crtc);
  615. }
  616. atombios_overscan_setup(crtc, mode, adjusted_mode);
  617. atombios_scaler_setup(crtc);
  618. radeon_bandwidth_update(rdev);
  619. return 0;
  620. }
  621. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  622. struct drm_display_mode *mode,
  623. struct drm_display_mode *adjusted_mode)
  624. {
  625. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  626. return false;
  627. return true;
  628. }
  629. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  630. {
  631. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  632. atombios_lock_crtc(crtc, 1);
  633. }
  634. static void atombios_crtc_commit(struct drm_crtc *crtc)
  635. {
  636. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  637. atombios_lock_crtc(crtc, 0);
  638. }
  639. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  640. .dpms = atombios_crtc_dpms,
  641. .mode_fixup = atombios_crtc_mode_fixup,
  642. .mode_set = atombios_crtc_mode_set,
  643. .mode_set_base = atombios_crtc_set_base,
  644. .prepare = atombios_crtc_prepare,
  645. .commit = atombios_crtc_commit,
  646. };
  647. void radeon_atombios_init_crtc(struct drm_device *dev,
  648. struct radeon_crtc *radeon_crtc)
  649. {
  650. if (radeon_crtc->crtc_id == 1)
  651. radeon_crtc->crtc_offset =
  652. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  653. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  654. }