i915_drv.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. #define I915_NUM_PIPE 2
  45. /* Interface history:
  46. *
  47. * 1.1: Original.
  48. * 1.2: Add Power Management
  49. * 1.3: Add vblank support
  50. * 1.4: Fix cmdbuffer path, add heap destroy
  51. * 1.5: Add vblank pipe configuration
  52. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  53. * - Support vertical blank on secondary display pipe
  54. */
  55. #define DRIVER_MAJOR 1
  56. #define DRIVER_MINOR 6
  57. #define DRIVER_PATCHLEVEL 0
  58. #define WATCH_COHERENCY 0
  59. #define WATCH_BUF 0
  60. #define WATCH_EXEC 0
  61. #define WATCH_LRU 0
  62. #define WATCH_RELOC 0
  63. #define WATCH_INACTIVE 0
  64. #define WATCH_PWRITE 0
  65. #define I915_GEM_PHYS_CURSOR_0 1
  66. #define I915_GEM_PHYS_CURSOR_1 2
  67. #define I915_GEM_PHYS_OVERLAY_REGS 3
  68. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  69. struct drm_i915_gem_phys_object {
  70. int id;
  71. struct page **page_list;
  72. drm_dma_handle_t *handle;
  73. struct drm_gem_object *cur_obj;
  74. };
  75. typedef struct _drm_i915_ring_buffer {
  76. unsigned long Size;
  77. u8 *virtual_start;
  78. int head;
  79. int tail;
  80. int space;
  81. drm_local_map_t map;
  82. struct drm_gem_object *ring_obj;
  83. } drm_i915_ring_buffer_t;
  84. struct mem_block {
  85. struct mem_block *next;
  86. struct mem_block *prev;
  87. int start;
  88. int size;
  89. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  90. };
  91. struct opregion_header;
  92. struct opregion_acpi;
  93. struct opregion_swsci;
  94. struct opregion_asle;
  95. struct intel_opregion {
  96. struct opregion_header *header;
  97. struct opregion_acpi *acpi;
  98. struct opregion_swsci *swsci;
  99. struct opregion_asle *asle;
  100. int enabled;
  101. };
  102. struct drm_i915_master_private {
  103. drm_local_map_t *sarea;
  104. struct _drm_i915_sarea *sarea_priv;
  105. };
  106. #define I915_FENCE_REG_NONE -1
  107. struct drm_i915_fence_reg {
  108. struct drm_gem_object *obj;
  109. };
  110. struct sdvo_device_mapping {
  111. u8 dvo_port;
  112. u8 slave_addr;
  113. u8 dvo_wiring;
  114. u8 initialized;
  115. };
  116. struct drm_i915_error_state {
  117. u32 eir;
  118. u32 pgtbl_er;
  119. u32 pipeastat;
  120. u32 pipebstat;
  121. u32 ipeir;
  122. u32 ipehr;
  123. u32 instdone;
  124. u32 acthd;
  125. u32 instpm;
  126. u32 instps;
  127. u32 instdone1;
  128. u32 seqno;
  129. struct timeval time;
  130. };
  131. typedef struct drm_i915_private {
  132. struct drm_device *dev;
  133. int has_gem;
  134. void __iomem *regs;
  135. struct pci_dev *bridge_dev;
  136. drm_i915_ring_buffer_t ring;
  137. drm_dma_handle_t *status_page_dmah;
  138. void *hw_status_page;
  139. dma_addr_t dma_status_page;
  140. uint32_t counter;
  141. unsigned int status_gfx_addr;
  142. drm_local_map_t hws_map;
  143. struct drm_gem_object *hws_obj;
  144. struct resource mch_res;
  145. unsigned int cpp;
  146. int back_offset;
  147. int front_offset;
  148. int current_page;
  149. int page_flipping;
  150. wait_queue_head_t irq_queue;
  151. atomic_t irq_received;
  152. /** Protects user_irq_refcount and irq_mask_reg */
  153. spinlock_t user_irq_lock;
  154. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  155. int user_irq_refcount;
  156. /** Cached value of IMR to avoid reads in updating the bitfield */
  157. u32 irq_mask_reg;
  158. u32 pipestat[2];
  159. /** splitted irq regs for graphics and display engine on IGDNG,
  160. irq_mask_reg is still used for display irq. */
  161. u32 gt_irq_mask_reg;
  162. u32 gt_irq_enable_reg;
  163. u32 de_irq_enable_reg;
  164. u32 hotplug_supported_mask;
  165. struct work_struct hotplug_work;
  166. int tex_lru_log_granularity;
  167. int allow_batchbuffer;
  168. struct mem_block *agp_heap;
  169. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  170. int vblank_pipe;
  171. bool cursor_needs_physical;
  172. struct drm_mm vram;
  173. int irq_enabled;
  174. struct intel_opregion opregion;
  175. /* LVDS info */
  176. int backlight_duty_cycle; /* restore backlight to this value */
  177. bool panel_wants_dither;
  178. struct drm_display_mode *panel_fixed_mode;
  179. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  180. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  181. /* Feature bits from the VBIOS */
  182. unsigned int int_tv_support:1;
  183. unsigned int lvds_dither:1;
  184. unsigned int lvds_vbt:1;
  185. unsigned int int_crt_support:1;
  186. unsigned int lvds_use_ssc:1;
  187. unsigned int edp_support:1;
  188. int lvds_ssc_freq;
  189. int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
  190. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  191. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  192. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  193. unsigned int fsb_freq, mem_freq;
  194. spinlock_t error_lock;
  195. struct drm_i915_error_state *first_error;
  196. struct work_struct error_work;
  197. struct workqueue_struct *wq;
  198. /* Register state */
  199. u8 saveLBB;
  200. u32 saveDSPACNTR;
  201. u32 saveDSPBCNTR;
  202. u32 saveDSPARB;
  203. u32 saveRENDERSTANDBY;
  204. u32 saveHWS;
  205. u32 savePIPEACONF;
  206. u32 savePIPEBCONF;
  207. u32 savePIPEASRC;
  208. u32 savePIPEBSRC;
  209. u32 saveFPA0;
  210. u32 saveFPA1;
  211. u32 saveDPLL_A;
  212. u32 saveDPLL_A_MD;
  213. u32 saveHTOTAL_A;
  214. u32 saveHBLANK_A;
  215. u32 saveHSYNC_A;
  216. u32 saveVTOTAL_A;
  217. u32 saveVBLANK_A;
  218. u32 saveVSYNC_A;
  219. u32 saveBCLRPAT_A;
  220. u32 savePIPEASTAT;
  221. u32 saveDSPASTRIDE;
  222. u32 saveDSPASIZE;
  223. u32 saveDSPAPOS;
  224. u32 saveDSPAADDR;
  225. u32 saveDSPASURF;
  226. u32 saveDSPATILEOFF;
  227. u32 savePFIT_PGM_RATIOS;
  228. u32 saveBLC_PWM_CTL;
  229. u32 saveBLC_PWM_CTL2;
  230. u32 saveFPB0;
  231. u32 saveFPB1;
  232. u32 saveDPLL_B;
  233. u32 saveDPLL_B_MD;
  234. u32 saveHTOTAL_B;
  235. u32 saveHBLANK_B;
  236. u32 saveHSYNC_B;
  237. u32 saveVTOTAL_B;
  238. u32 saveVBLANK_B;
  239. u32 saveVSYNC_B;
  240. u32 saveBCLRPAT_B;
  241. u32 savePIPEBSTAT;
  242. u32 saveDSPBSTRIDE;
  243. u32 saveDSPBSIZE;
  244. u32 saveDSPBPOS;
  245. u32 saveDSPBADDR;
  246. u32 saveDSPBSURF;
  247. u32 saveDSPBTILEOFF;
  248. u32 saveVGA0;
  249. u32 saveVGA1;
  250. u32 saveVGA_PD;
  251. u32 saveVGACNTRL;
  252. u32 saveADPA;
  253. u32 saveLVDS;
  254. u32 savePP_ON_DELAYS;
  255. u32 savePP_OFF_DELAYS;
  256. u32 saveDVOA;
  257. u32 saveDVOB;
  258. u32 saveDVOC;
  259. u32 savePP_ON;
  260. u32 savePP_OFF;
  261. u32 savePP_CONTROL;
  262. u32 savePP_DIVISOR;
  263. u32 savePFIT_CONTROL;
  264. u32 save_palette_a[256];
  265. u32 save_palette_b[256];
  266. u32 saveFBC_CFB_BASE;
  267. u32 saveFBC_LL_BASE;
  268. u32 saveFBC_CONTROL;
  269. u32 saveFBC_CONTROL2;
  270. u32 saveIER;
  271. u32 saveIIR;
  272. u32 saveIMR;
  273. u32 saveCACHE_MODE_0;
  274. u32 saveD_STATE;
  275. u32 saveDSPCLK_GATE_D;
  276. u32 saveMI_ARB_STATE;
  277. u32 saveSWF0[16];
  278. u32 saveSWF1[16];
  279. u32 saveSWF2[3];
  280. u8 saveMSR;
  281. u8 saveSR[8];
  282. u8 saveGR[25];
  283. u8 saveAR_INDEX;
  284. u8 saveAR[21];
  285. u8 saveDACMASK;
  286. u8 saveCR[37];
  287. uint64_t saveFENCE[16];
  288. u32 saveCURACNTR;
  289. u32 saveCURAPOS;
  290. u32 saveCURABASE;
  291. u32 saveCURBCNTR;
  292. u32 saveCURBPOS;
  293. u32 saveCURBBASE;
  294. u32 saveCURSIZE;
  295. u32 saveDP_B;
  296. u32 saveDP_C;
  297. u32 saveDP_D;
  298. u32 savePIPEA_GMCH_DATA_M;
  299. u32 savePIPEB_GMCH_DATA_M;
  300. u32 savePIPEA_GMCH_DATA_N;
  301. u32 savePIPEB_GMCH_DATA_N;
  302. u32 savePIPEA_DP_LINK_M;
  303. u32 savePIPEB_DP_LINK_M;
  304. u32 savePIPEA_DP_LINK_N;
  305. u32 savePIPEB_DP_LINK_N;
  306. struct {
  307. struct drm_mm gtt_space;
  308. struct io_mapping *gtt_mapping;
  309. int gtt_mtrr;
  310. /**
  311. * List of objects currently involved in rendering from the
  312. * ringbuffer.
  313. *
  314. * Includes buffers having the contents of their GPU caches
  315. * flushed, not necessarily primitives. last_rendering_seqno
  316. * represents when the rendering involved will be completed.
  317. *
  318. * A reference is held on the buffer while on this list.
  319. */
  320. spinlock_t active_list_lock;
  321. struct list_head active_list;
  322. /**
  323. * List of objects which are not in the ringbuffer but which
  324. * still have a write_domain which needs to be flushed before
  325. * unbinding.
  326. *
  327. * last_rendering_seqno is 0 while an object is in this list.
  328. *
  329. * A reference is held on the buffer while on this list.
  330. */
  331. struct list_head flushing_list;
  332. /**
  333. * LRU list of objects which are not in the ringbuffer and
  334. * are ready to unbind, but are still in the GTT.
  335. *
  336. * last_rendering_seqno is 0 while an object is in this list.
  337. *
  338. * A reference is not held on the buffer while on this list,
  339. * as merely being GTT-bound shouldn't prevent its being
  340. * freed, and we'll pull it off the list in the free path.
  341. */
  342. struct list_head inactive_list;
  343. /** LRU list of objects with fence regs on them. */
  344. struct list_head fence_list;
  345. /**
  346. * List of breadcrumbs associated with GPU requests currently
  347. * outstanding.
  348. */
  349. struct list_head request_list;
  350. /**
  351. * We leave the user IRQ off as much as possible,
  352. * but this means that requests will finish and never
  353. * be retired once the system goes idle. Set a timer to
  354. * fire periodically while the ring is running. When it
  355. * fires, go retire requests.
  356. */
  357. struct delayed_work retire_work;
  358. uint32_t next_gem_seqno;
  359. /**
  360. * Waiting sequence number, if any
  361. */
  362. uint32_t waiting_gem_seqno;
  363. /**
  364. * Last seq seen at irq time
  365. */
  366. uint32_t irq_gem_seqno;
  367. /**
  368. * Flag if the X Server, and thus DRM, is not currently in
  369. * control of the device.
  370. *
  371. * This is set between LeaveVT and EnterVT. It needs to be
  372. * replaced with a semaphore. It also needs to be
  373. * transitioned away from for kernel modesetting.
  374. */
  375. int suspended;
  376. /**
  377. * Flag if the hardware appears to be wedged.
  378. *
  379. * This is set when attempts to idle the device timeout.
  380. * It prevents command submission from occuring and makes
  381. * every pending request fail
  382. */
  383. int wedged;
  384. /** Bit 6 swizzling required for X tiling */
  385. uint32_t bit_6_swizzle_x;
  386. /** Bit 6 swizzling required for Y tiling */
  387. uint32_t bit_6_swizzle_y;
  388. /* storage for physical objects */
  389. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  390. } mm;
  391. struct sdvo_device_mapping sdvo_mappings[2];
  392. /* Reclocking support */
  393. bool render_reclock_avail;
  394. bool lvds_downclock_avail;
  395. struct work_struct idle_work;
  396. struct timer_list idle_timer;
  397. bool busy;
  398. u16 orig_clock;
  399. } drm_i915_private_t;
  400. /** driver private structure attached to each drm_gem_object */
  401. struct drm_i915_gem_object {
  402. struct drm_gem_object *obj;
  403. /** Current space allocated to this object in the GTT, if any. */
  404. struct drm_mm_node *gtt_space;
  405. /** This object's place on the active/flushing/inactive lists */
  406. struct list_head list;
  407. /** This object's place on the fenced object LRU */
  408. struct list_head fence_list;
  409. /**
  410. * This is set if the object is on the active or flushing lists
  411. * (has pending rendering), and is not set if it's on inactive (ready
  412. * to be unbound).
  413. */
  414. int active;
  415. /**
  416. * This is set if the object has been written to since last bound
  417. * to the GTT
  418. */
  419. int dirty;
  420. /** AGP memory structure for our GTT binding. */
  421. DRM_AGP_MEM *agp_mem;
  422. struct page **pages;
  423. int pages_refcount;
  424. /**
  425. * Current offset of the object in GTT space.
  426. *
  427. * This is the same as gtt_space->start
  428. */
  429. uint32_t gtt_offset;
  430. /**
  431. * Required alignment for the object
  432. */
  433. uint32_t gtt_alignment;
  434. /**
  435. * Fake offset for use by mmap(2)
  436. */
  437. uint64_t mmap_offset;
  438. /**
  439. * Fence register bits (if any) for this object. Will be set
  440. * as needed when mapped into the GTT.
  441. * Protected by dev->struct_mutex.
  442. */
  443. int fence_reg;
  444. /** How many users have pinned this object in GTT space */
  445. int pin_count;
  446. /** Breadcrumb of last rendering to the buffer. */
  447. uint32_t last_rendering_seqno;
  448. /** Current tiling mode for the object. */
  449. uint32_t tiling_mode;
  450. uint32_t stride;
  451. /** Record of address bit 17 of each page at last unbind. */
  452. long *bit_17;
  453. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  454. uint32_t agp_type;
  455. /**
  456. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  457. * flags which individual pages are valid.
  458. */
  459. uint8_t *page_cpu_valid;
  460. /** User space pin count and filp owning the pin */
  461. uint32_t user_pin_count;
  462. struct drm_file *pin_filp;
  463. /** for phy allocated objects */
  464. struct drm_i915_gem_phys_object *phys_obj;
  465. /**
  466. * Used for checking the object doesn't appear more than once
  467. * in an execbuffer object list.
  468. */
  469. int in_execbuffer;
  470. };
  471. /**
  472. * Request queue structure.
  473. *
  474. * The request queue allows us to note sequence numbers that have been emitted
  475. * and may be associated with active buffers to be retired.
  476. *
  477. * By keeping this list, we can avoid having to do questionable
  478. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  479. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  480. */
  481. struct drm_i915_gem_request {
  482. /** GEM sequence number associated with this request. */
  483. uint32_t seqno;
  484. /** Time at which this request was emitted, in jiffies. */
  485. unsigned long emitted_jiffies;
  486. /** global list entry for this request */
  487. struct list_head list;
  488. /** file_priv list entry for this request */
  489. struct list_head client_list;
  490. };
  491. struct drm_i915_file_private {
  492. struct {
  493. struct list_head request_list;
  494. } mm;
  495. };
  496. enum intel_chip_family {
  497. CHIP_I8XX = 0x01,
  498. CHIP_I9XX = 0x02,
  499. CHIP_I915 = 0x04,
  500. CHIP_I965 = 0x08,
  501. };
  502. extern struct drm_ioctl_desc i915_ioctls[];
  503. extern int i915_max_ioctl;
  504. extern unsigned int i915_fbpercrtc;
  505. extern unsigned int i915_powersave;
  506. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  507. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  508. /* i915_dma.c */
  509. extern void i915_kernel_lost_context(struct drm_device * dev);
  510. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  511. extern int i915_driver_unload(struct drm_device *);
  512. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  513. extern void i915_driver_lastclose(struct drm_device * dev);
  514. extern void i915_driver_preclose(struct drm_device *dev,
  515. struct drm_file *file_priv);
  516. extern void i915_driver_postclose(struct drm_device *dev,
  517. struct drm_file *file_priv);
  518. extern int i915_driver_device_is_agp(struct drm_device * dev);
  519. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  520. unsigned long arg);
  521. extern int i915_emit_box(struct drm_device *dev,
  522. struct drm_clip_rect *boxes,
  523. int i, int DR1, int DR4);
  524. /* i915_irq.c */
  525. extern int i915_irq_emit(struct drm_device *dev, void *data,
  526. struct drm_file *file_priv);
  527. extern int i915_irq_wait(struct drm_device *dev, void *data,
  528. struct drm_file *file_priv);
  529. void i915_user_irq_get(struct drm_device *dev);
  530. void i915_user_irq_put(struct drm_device *dev);
  531. extern void i915_enable_interrupt (struct drm_device *dev);
  532. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  533. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  534. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  535. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  536. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  537. struct drm_file *file_priv);
  538. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv);
  540. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  541. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  542. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  543. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  544. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  545. struct drm_file *file_priv);
  546. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  547. void
  548. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  549. void
  550. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  551. /* i915_mem.c */
  552. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  553. struct drm_file *file_priv);
  554. extern int i915_mem_free(struct drm_device *dev, void *data,
  555. struct drm_file *file_priv);
  556. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  557. struct drm_file *file_priv);
  558. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  559. struct drm_file *file_priv);
  560. extern void i915_mem_takedown(struct mem_block **heap);
  561. extern void i915_mem_release(struct drm_device * dev,
  562. struct drm_file *file_priv, struct mem_block *heap);
  563. /* i915_gem.c */
  564. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  565. struct drm_file *file_priv);
  566. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  567. struct drm_file *file_priv);
  568. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  569. struct drm_file *file_priv);
  570. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  571. struct drm_file *file_priv);
  572. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  573. struct drm_file *file_priv);
  574. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  575. struct drm_file *file_priv);
  576. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  577. struct drm_file *file_priv);
  578. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  579. struct drm_file *file_priv);
  580. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  581. struct drm_file *file_priv);
  582. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  583. struct drm_file *file_priv);
  584. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  585. struct drm_file *file_priv);
  586. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  587. struct drm_file *file_priv);
  588. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  589. struct drm_file *file_priv);
  590. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv);
  592. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv);
  594. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  595. struct drm_file *file_priv);
  596. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  597. struct drm_file *file_priv);
  598. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  599. struct drm_file *file_priv);
  600. void i915_gem_load(struct drm_device *dev);
  601. int i915_gem_init_object(struct drm_gem_object *obj);
  602. void i915_gem_free_object(struct drm_gem_object *obj);
  603. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  604. void i915_gem_object_unpin(struct drm_gem_object *obj);
  605. int i915_gem_object_unbind(struct drm_gem_object *obj);
  606. void i915_gem_release_mmap(struct drm_gem_object *obj);
  607. void i915_gem_lastclose(struct drm_device *dev);
  608. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  609. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  610. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  611. void i915_gem_retire_requests(struct drm_device *dev);
  612. void i915_gem_retire_work_handler(struct work_struct *work);
  613. void i915_gem_clflush_object(struct drm_gem_object *obj);
  614. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  615. uint32_t read_domains,
  616. uint32_t write_domain);
  617. int i915_gem_init_ringbuffer(struct drm_device *dev);
  618. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  619. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  620. unsigned long end);
  621. int i915_gem_idle(struct drm_device *dev);
  622. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  623. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  624. int write);
  625. int i915_gem_attach_phys_object(struct drm_device *dev,
  626. struct drm_gem_object *obj, int id);
  627. void i915_gem_detach_phys_object(struct drm_device *dev,
  628. struct drm_gem_object *obj);
  629. void i915_gem_free_all_phys_object(struct drm_device *dev);
  630. int i915_gem_object_get_pages(struct drm_gem_object *obj);
  631. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  632. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  633. /* i915_gem_tiling.c */
  634. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  635. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  636. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  637. /* i915_gem_debug.c */
  638. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  639. const char *where, uint32_t mark);
  640. #if WATCH_INACTIVE
  641. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  642. #else
  643. #define i915_verify_inactive(dev, file, line)
  644. #endif
  645. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  646. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  647. const char *where, uint32_t mark);
  648. void i915_dump_lru(struct drm_device *dev, const char *where);
  649. /* i915_debugfs.c */
  650. int i915_debugfs_init(struct drm_minor *minor);
  651. void i915_debugfs_cleanup(struct drm_minor *minor);
  652. /* i915_suspend.c */
  653. extern int i915_save_state(struct drm_device *dev);
  654. extern int i915_restore_state(struct drm_device *dev);
  655. /* i915_suspend.c */
  656. extern int i915_save_state(struct drm_device *dev);
  657. extern int i915_restore_state(struct drm_device *dev);
  658. #ifdef CONFIG_ACPI
  659. /* i915_opregion.c */
  660. extern int intel_opregion_init(struct drm_device *dev, int resume);
  661. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  662. extern void opregion_asle_intr(struct drm_device *dev);
  663. extern void opregion_enable_asle(struct drm_device *dev);
  664. #else
  665. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  666. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  667. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  668. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  669. #endif
  670. /* modesetting */
  671. extern void intel_modeset_init(struct drm_device *dev);
  672. extern void intel_modeset_cleanup(struct drm_device *dev);
  673. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  674. /**
  675. * Lock test for when it's just for synchronization of ring access.
  676. *
  677. * In that case, we don't need to do it when GEM is initialized as nobody else
  678. * has access to the ring.
  679. */
  680. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  681. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  682. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  683. } while (0)
  684. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  685. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  686. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  687. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  688. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  689. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  690. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  691. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  692. #define POSTING_READ(reg) (void)I915_READ(reg)
  693. #define I915_VERBOSE 0
  694. #define RING_LOCALS volatile unsigned int *ring_virt__;
  695. #define BEGIN_LP_RING(n) do { \
  696. int bytes__ = 4*(n); \
  697. if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  698. /* a wrap must occur between instructions so pad beforehand */ \
  699. if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
  700. i915_wrap_ring(dev); \
  701. if (unlikely (dev_priv->ring.space < bytes__)) \
  702. i915_wait_ring(dev, bytes__, __func__); \
  703. ring_virt__ = (unsigned int *) \
  704. (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
  705. dev_priv->ring.tail += bytes__; \
  706. dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
  707. dev_priv->ring.space -= bytes__; \
  708. } while (0)
  709. #define OUT_RING(n) do { \
  710. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  711. *ring_virt__++ = (n); \
  712. } while (0)
  713. #define ADVANCE_LP_RING() do { \
  714. if (I915_VERBOSE) \
  715. DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
  716. I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
  717. } while(0)
  718. /**
  719. * Reads a dword out of the status page, which is written to from the command
  720. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  721. * MI_STORE_DATA_IMM.
  722. *
  723. * The following dwords have a reserved meaning:
  724. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  725. * 0x04: ring 0 head pointer
  726. * 0x05: ring 1 head pointer (915-class)
  727. * 0x06: ring 2 head pointer (915-class)
  728. * 0x10-0x1b: Context status DWords (GM45)
  729. * 0x1f: Last written status offset. (GM45)
  730. *
  731. * The area from dword 0x20 to 0x3ff is available for driver usage.
  732. */
  733. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  734. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  735. #define I915_GEM_HWS_INDEX 0x20
  736. #define I915_BREADCRUMB_INDEX 0x21
  737. extern int i915_wrap_ring(struct drm_device * dev);
  738. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  739. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  740. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  741. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  742. #define IS_I855(dev) ((dev)->pci_device == 0x3582)
  743. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  744. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  745. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  746. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  747. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  748. (dev)->pci_device == 0x27AE)
  749. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  750. (dev)->pci_device == 0x2982 || \
  751. (dev)->pci_device == 0x2992 || \
  752. (dev)->pci_device == 0x29A2 || \
  753. (dev)->pci_device == 0x2A02 || \
  754. (dev)->pci_device == 0x2A12 || \
  755. (dev)->pci_device == 0x2A42 || \
  756. (dev)->pci_device == 0x2E02 || \
  757. (dev)->pci_device == 0x2E12 || \
  758. (dev)->pci_device == 0x2E22 || \
  759. (dev)->pci_device == 0x2E32 || \
  760. (dev)->pci_device == 0x0042 || \
  761. (dev)->pci_device == 0x0046)
  762. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
  763. (dev)->pci_device == 0x2A12)
  764. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  765. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  766. (dev)->pci_device == 0x2E12 || \
  767. (dev)->pci_device == 0x2E22 || \
  768. (dev)->pci_device == 0x2E32 || \
  769. IS_GM45(dev))
  770. #define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
  771. #define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
  772. #define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
  773. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  774. (dev)->pci_device == 0x29B2 || \
  775. (dev)->pci_device == 0x29D2 || \
  776. (IS_IGD(dev)))
  777. #define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
  778. #define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
  779. #define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
  780. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  781. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
  782. IS_IGDNG(dev))
  783. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  784. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
  785. IS_IGD(dev) || IS_IGDNG_M(dev))
  786. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
  787. IS_IGDNG(dev))
  788. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  789. * rows, which changed the alignment requirements and fence programming.
  790. */
  791. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  792. IS_I915GM(dev)))
  793. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  794. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  795. #define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
  796. #define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
  797. /* dsparb controlled by hw only */
  798. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  799. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
  800. #define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  801. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  802. #endif