i915_dma.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include <linux/vgaarb.h>
  36. /* Really want an OS-independent resettable timer. Would like to have
  37. * this loop run for (eg) 3 sec, but have the timer reset every time
  38. * the head pointer changes, so that EBUSY only happens if the ring
  39. * actually stalls for (eg) 3 seconds.
  40. */
  41. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  42. {
  43. drm_i915_private_t *dev_priv = dev->dev_private;
  44. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  45. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  46. u32 last_acthd = I915_READ(acthd_reg);
  47. u32 acthd;
  48. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  49. int i;
  50. for (i = 0; i < 100000; i++) {
  51. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  52. acthd = I915_READ(acthd_reg);
  53. ring->space = ring->head - (ring->tail + 8);
  54. if (ring->space < 0)
  55. ring->space += ring->Size;
  56. if (ring->space >= n)
  57. return 0;
  58. if (dev->primary->master) {
  59. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  60. if (master_priv->sarea_priv)
  61. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  62. }
  63. if (ring->head != last_head)
  64. i = 0;
  65. if (acthd != last_acthd)
  66. i = 0;
  67. last_head = ring->head;
  68. last_acthd = acthd;
  69. msleep_interruptible(10);
  70. }
  71. return -EBUSY;
  72. }
  73. /* As a ringbuffer is only allowed to wrap between instructions, fill
  74. * the tail with NOOPs.
  75. */
  76. int i915_wrap_ring(struct drm_device *dev)
  77. {
  78. drm_i915_private_t *dev_priv = dev->dev_private;
  79. volatile unsigned int *virt;
  80. int rem;
  81. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  82. if (dev_priv->ring.space < rem) {
  83. int ret = i915_wait_ring(dev, rem, __func__);
  84. if (ret)
  85. return ret;
  86. }
  87. dev_priv->ring.space -= rem;
  88. virt = (unsigned int *)
  89. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  90. rem /= 4;
  91. while (rem--)
  92. *virt++ = MI_NOOP;
  93. dev_priv->ring.tail = 0;
  94. return 0;
  95. }
  96. /**
  97. * Sets up the hardware status page for devices that need a physical address
  98. * in the register.
  99. */
  100. static int i915_init_phys_hws(struct drm_device *dev)
  101. {
  102. drm_i915_private_t *dev_priv = dev->dev_private;
  103. /* Program Hardware Status Page */
  104. dev_priv->status_page_dmah =
  105. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  106. if (!dev_priv->status_page_dmah) {
  107. DRM_ERROR("Can not allocate hardware status page\n");
  108. return -ENOMEM;
  109. }
  110. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  111. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  112. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  113. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  114. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  115. return 0;
  116. }
  117. /**
  118. * Frees the hardware status page, whether it's a physical address or a virtual
  119. * address set up by the X Server.
  120. */
  121. static void i915_free_hws(struct drm_device *dev)
  122. {
  123. drm_i915_private_t *dev_priv = dev->dev_private;
  124. if (dev_priv->status_page_dmah) {
  125. drm_pci_free(dev, dev_priv->status_page_dmah);
  126. dev_priv->status_page_dmah = NULL;
  127. }
  128. if (dev_priv->status_gfx_addr) {
  129. dev_priv->status_gfx_addr = 0;
  130. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  131. }
  132. /* Need to rewrite hardware status page */
  133. I915_WRITE(HWS_PGA, 0x1ffff000);
  134. }
  135. void i915_kernel_lost_context(struct drm_device * dev)
  136. {
  137. drm_i915_private_t *dev_priv = dev->dev_private;
  138. struct drm_i915_master_private *master_priv;
  139. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  140. /*
  141. * We should never lose context on the ring with modesetting
  142. * as we don't expose it to userspace
  143. */
  144. if (drm_core_check_feature(dev, DRIVER_MODESET))
  145. return;
  146. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  147. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  148. ring->space = ring->head - (ring->tail + 8);
  149. if (ring->space < 0)
  150. ring->space += ring->Size;
  151. if (!dev->primary->master)
  152. return;
  153. master_priv = dev->primary->master->driver_priv;
  154. if (ring->head == ring->tail && master_priv->sarea_priv)
  155. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  156. }
  157. static int i915_dma_cleanup(struct drm_device * dev)
  158. {
  159. drm_i915_private_t *dev_priv = dev->dev_private;
  160. /* Make sure interrupts are disabled here because the uninstall ioctl
  161. * may not have been called from userspace and after dev_private
  162. * is freed, it's too late.
  163. */
  164. if (dev->irq_enabled)
  165. drm_irq_uninstall(dev);
  166. if (dev_priv->ring.virtual_start) {
  167. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  168. dev_priv->ring.virtual_start = NULL;
  169. dev_priv->ring.map.handle = NULL;
  170. dev_priv->ring.map.size = 0;
  171. }
  172. /* Clear the HWS virtual address at teardown */
  173. if (I915_NEED_GFX_HWS(dev))
  174. i915_free_hws(dev);
  175. return 0;
  176. }
  177. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  178. {
  179. drm_i915_private_t *dev_priv = dev->dev_private;
  180. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  181. master_priv->sarea = drm_getsarea(dev);
  182. if (master_priv->sarea) {
  183. master_priv->sarea_priv = (drm_i915_sarea_t *)
  184. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  185. } else {
  186. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  187. }
  188. if (init->ring_size != 0) {
  189. if (dev_priv->ring.ring_obj != NULL) {
  190. i915_dma_cleanup(dev);
  191. DRM_ERROR("Client tried to initialize ringbuffer in "
  192. "GEM mode\n");
  193. return -EINVAL;
  194. }
  195. dev_priv->ring.Size = init->ring_size;
  196. dev_priv->ring.map.offset = init->ring_start;
  197. dev_priv->ring.map.size = init->ring_size;
  198. dev_priv->ring.map.type = 0;
  199. dev_priv->ring.map.flags = 0;
  200. dev_priv->ring.map.mtrr = 0;
  201. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  202. if (dev_priv->ring.map.handle == NULL) {
  203. i915_dma_cleanup(dev);
  204. DRM_ERROR("can not ioremap virtual address for"
  205. " ring buffer\n");
  206. return -ENOMEM;
  207. }
  208. }
  209. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  210. dev_priv->cpp = init->cpp;
  211. dev_priv->back_offset = init->back_offset;
  212. dev_priv->front_offset = init->front_offset;
  213. dev_priv->current_page = 0;
  214. if (master_priv->sarea_priv)
  215. master_priv->sarea_priv->pf_current_page = 0;
  216. /* Allow hardware batchbuffers unless told otherwise.
  217. */
  218. dev_priv->allow_batchbuffer = 1;
  219. return 0;
  220. }
  221. static int i915_dma_resume(struct drm_device * dev)
  222. {
  223. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  224. DRM_DEBUG_DRIVER("%s\n", __func__);
  225. if (dev_priv->ring.map.handle == NULL) {
  226. DRM_ERROR("can not ioremap virtual address for"
  227. " ring buffer\n");
  228. return -ENOMEM;
  229. }
  230. /* Program Hardware Status Page */
  231. if (!dev_priv->hw_status_page) {
  232. DRM_ERROR("Can not find hardware status page\n");
  233. return -EINVAL;
  234. }
  235. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  236. dev_priv->hw_status_page);
  237. if (dev_priv->status_gfx_addr != 0)
  238. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  239. else
  240. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  241. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  242. return 0;
  243. }
  244. static int i915_dma_init(struct drm_device *dev, void *data,
  245. struct drm_file *file_priv)
  246. {
  247. drm_i915_init_t *init = data;
  248. int retcode = 0;
  249. switch (init->func) {
  250. case I915_INIT_DMA:
  251. retcode = i915_initialize(dev, init);
  252. break;
  253. case I915_CLEANUP_DMA:
  254. retcode = i915_dma_cleanup(dev);
  255. break;
  256. case I915_RESUME_DMA:
  257. retcode = i915_dma_resume(dev);
  258. break;
  259. default:
  260. retcode = -EINVAL;
  261. break;
  262. }
  263. return retcode;
  264. }
  265. /* Implement basically the same security restrictions as hardware does
  266. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  267. *
  268. * Most of the calculations below involve calculating the size of a
  269. * particular instruction. It's important to get the size right as
  270. * that tells us where the next instruction to check is. Any illegal
  271. * instruction detected will be given a size of zero, which is a
  272. * signal to abort the rest of the buffer.
  273. */
  274. static int do_validate_cmd(int cmd)
  275. {
  276. switch (((cmd >> 29) & 0x7)) {
  277. case 0x0:
  278. switch ((cmd >> 23) & 0x3f) {
  279. case 0x0:
  280. return 1; /* MI_NOOP */
  281. case 0x4:
  282. return 1; /* MI_FLUSH */
  283. default:
  284. return 0; /* disallow everything else */
  285. }
  286. break;
  287. case 0x1:
  288. return 0; /* reserved */
  289. case 0x2:
  290. return (cmd & 0xff) + 2; /* 2d commands */
  291. case 0x3:
  292. if (((cmd >> 24) & 0x1f) <= 0x18)
  293. return 1;
  294. switch ((cmd >> 24) & 0x1f) {
  295. case 0x1c:
  296. return 1;
  297. case 0x1d:
  298. switch ((cmd >> 16) & 0xff) {
  299. case 0x3:
  300. return (cmd & 0x1f) + 2;
  301. case 0x4:
  302. return (cmd & 0xf) + 2;
  303. default:
  304. return (cmd & 0xffff) + 2;
  305. }
  306. case 0x1e:
  307. if (cmd & (1 << 23))
  308. return (cmd & 0xffff) + 1;
  309. else
  310. return 1;
  311. case 0x1f:
  312. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  313. return (cmd & 0x1ffff) + 2;
  314. else if (cmd & (1 << 17)) /* indirect random */
  315. if ((cmd & 0xffff) == 0)
  316. return 0; /* unknown length, too hard */
  317. else
  318. return (((cmd & 0xffff) + 1) / 2) + 1;
  319. else
  320. return 2; /* indirect sequential */
  321. default:
  322. return 0;
  323. }
  324. default:
  325. return 0;
  326. }
  327. return 0;
  328. }
  329. static int validate_cmd(int cmd)
  330. {
  331. int ret = do_validate_cmd(cmd);
  332. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  333. return ret;
  334. }
  335. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  336. {
  337. drm_i915_private_t *dev_priv = dev->dev_private;
  338. int i;
  339. RING_LOCALS;
  340. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  341. return -EINVAL;
  342. BEGIN_LP_RING((dwords+1)&~1);
  343. for (i = 0; i < dwords;) {
  344. int cmd, sz;
  345. cmd = buffer[i];
  346. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  347. return -EINVAL;
  348. OUT_RING(cmd);
  349. while (++i, --sz) {
  350. OUT_RING(buffer[i]);
  351. }
  352. }
  353. if (dwords & 1)
  354. OUT_RING(0);
  355. ADVANCE_LP_RING();
  356. return 0;
  357. }
  358. int
  359. i915_emit_box(struct drm_device *dev,
  360. struct drm_clip_rect *boxes,
  361. int i, int DR1, int DR4)
  362. {
  363. drm_i915_private_t *dev_priv = dev->dev_private;
  364. struct drm_clip_rect box = boxes[i];
  365. RING_LOCALS;
  366. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  367. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  368. box.x1, box.y1, box.x2, box.y2);
  369. return -EINVAL;
  370. }
  371. if (IS_I965G(dev)) {
  372. BEGIN_LP_RING(4);
  373. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  374. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  375. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  376. OUT_RING(DR4);
  377. ADVANCE_LP_RING();
  378. } else {
  379. BEGIN_LP_RING(6);
  380. OUT_RING(GFX_OP_DRAWRECT_INFO);
  381. OUT_RING(DR1);
  382. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  383. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  384. OUT_RING(DR4);
  385. OUT_RING(0);
  386. ADVANCE_LP_RING();
  387. }
  388. return 0;
  389. }
  390. /* XXX: Emitting the counter should really be moved to part of the IRQ
  391. * emit. For now, do it in both places:
  392. */
  393. static void i915_emit_breadcrumb(struct drm_device *dev)
  394. {
  395. drm_i915_private_t *dev_priv = dev->dev_private;
  396. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  397. RING_LOCALS;
  398. dev_priv->counter++;
  399. if (dev_priv->counter > 0x7FFFFFFFUL)
  400. dev_priv->counter = 0;
  401. if (master_priv->sarea_priv)
  402. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  403. BEGIN_LP_RING(4);
  404. OUT_RING(MI_STORE_DWORD_INDEX);
  405. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  406. OUT_RING(dev_priv->counter);
  407. OUT_RING(0);
  408. ADVANCE_LP_RING();
  409. }
  410. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  411. drm_i915_cmdbuffer_t *cmd,
  412. struct drm_clip_rect *cliprects,
  413. void *cmdbuf)
  414. {
  415. int nbox = cmd->num_cliprects;
  416. int i = 0, count, ret;
  417. if (cmd->sz & 0x3) {
  418. DRM_ERROR("alignment");
  419. return -EINVAL;
  420. }
  421. i915_kernel_lost_context(dev);
  422. count = nbox ? nbox : 1;
  423. for (i = 0; i < count; i++) {
  424. if (i < nbox) {
  425. ret = i915_emit_box(dev, cliprects, i,
  426. cmd->DR1, cmd->DR4);
  427. if (ret)
  428. return ret;
  429. }
  430. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  431. if (ret)
  432. return ret;
  433. }
  434. i915_emit_breadcrumb(dev);
  435. return 0;
  436. }
  437. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  438. drm_i915_batchbuffer_t * batch,
  439. struct drm_clip_rect *cliprects)
  440. {
  441. drm_i915_private_t *dev_priv = dev->dev_private;
  442. int nbox = batch->num_cliprects;
  443. int i = 0, count;
  444. RING_LOCALS;
  445. if ((batch->start | batch->used) & 0x7) {
  446. DRM_ERROR("alignment");
  447. return -EINVAL;
  448. }
  449. i915_kernel_lost_context(dev);
  450. count = nbox ? nbox : 1;
  451. for (i = 0; i < count; i++) {
  452. if (i < nbox) {
  453. int ret = i915_emit_box(dev, cliprects, i,
  454. batch->DR1, batch->DR4);
  455. if (ret)
  456. return ret;
  457. }
  458. if (!IS_I830(dev) && !IS_845G(dev)) {
  459. BEGIN_LP_RING(2);
  460. if (IS_I965G(dev)) {
  461. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  462. OUT_RING(batch->start);
  463. } else {
  464. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  465. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  466. }
  467. ADVANCE_LP_RING();
  468. } else {
  469. BEGIN_LP_RING(4);
  470. OUT_RING(MI_BATCH_BUFFER);
  471. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  472. OUT_RING(batch->start + batch->used - 4);
  473. OUT_RING(0);
  474. ADVANCE_LP_RING();
  475. }
  476. }
  477. i915_emit_breadcrumb(dev);
  478. return 0;
  479. }
  480. static int i915_dispatch_flip(struct drm_device * dev)
  481. {
  482. drm_i915_private_t *dev_priv = dev->dev_private;
  483. struct drm_i915_master_private *master_priv =
  484. dev->primary->master->driver_priv;
  485. RING_LOCALS;
  486. if (!master_priv->sarea_priv)
  487. return -EINVAL;
  488. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  489. __func__,
  490. dev_priv->current_page,
  491. master_priv->sarea_priv->pf_current_page);
  492. i915_kernel_lost_context(dev);
  493. BEGIN_LP_RING(2);
  494. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  495. OUT_RING(0);
  496. ADVANCE_LP_RING();
  497. BEGIN_LP_RING(6);
  498. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  499. OUT_RING(0);
  500. if (dev_priv->current_page == 0) {
  501. OUT_RING(dev_priv->back_offset);
  502. dev_priv->current_page = 1;
  503. } else {
  504. OUT_RING(dev_priv->front_offset);
  505. dev_priv->current_page = 0;
  506. }
  507. OUT_RING(0);
  508. ADVANCE_LP_RING();
  509. BEGIN_LP_RING(2);
  510. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  511. OUT_RING(0);
  512. ADVANCE_LP_RING();
  513. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  514. BEGIN_LP_RING(4);
  515. OUT_RING(MI_STORE_DWORD_INDEX);
  516. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  517. OUT_RING(dev_priv->counter);
  518. OUT_RING(0);
  519. ADVANCE_LP_RING();
  520. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  521. return 0;
  522. }
  523. static int i915_quiescent(struct drm_device * dev)
  524. {
  525. drm_i915_private_t *dev_priv = dev->dev_private;
  526. i915_kernel_lost_context(dev);
  527. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  528. }
  529. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  530. struct drm_file *file_priv)
  531. {
  532. int ret;
  533. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  534. mutex_lock(&dev->struct_mutex);
  535. ret = i915_quiescent(dev);
  536. mutex_unlock(&dev->struct_mutex);
  537. return ret;
  538. }
  539. static int i915_batchbuffer(struct drm_device *dev, void *data,
  540. struct drm_file *file_priv)
  541. {
  542. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  543. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  544. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  545. master_priv->sarea_priv;
  546. drm_i915_batchbuffer_t *batch = data;
  547. int ret;
  548. struct drm_clip_rect *cliprects = NULL;
  549. if (!dev_priv->allow_batchbuffer) {
  550. DRM_ERROR("Batchbuffer ioctl disabled\n");
  551. return -EINVAL;
  552. }
  553. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  554. batch->start, batch->used, batch->num_cliprects);
  555. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  556. if (batch->num_cliprects < 0)
  557. return -EINVAL;
  558. if (batch->num_cliprects) {
  559. cliprects = kcalloc(batch->num_cliprects,
  560. sizeof(struct drm_clip_rect),
  561. GFP_KERNEL);
  562. if (cliprects == NULL)
  563. return -ENOMEM;
  564. ret = copy_from_user(cliprects, batch->cliprects,
  565. batch->num_cliprects *
  566. sizeof(struct drm_clip_rect));
  567. if (ret != 0)
  568. goto fail_free;
  569. }
  570. mutex_lock(&dev->struct_mutex);
  571. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  572. mutex_unlock(&dev->struct_mutex);
  573. if (sarea_priv)
  574. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  575. fail_free:
  576. kfree(cliprects);
  577. return ret;
  578. }
  579. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  580. struct drm_file *file_priv)
  581. {
  582. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  583. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  584. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  585. master_priv->sarea_priv;
  586. drm_i915_cmdbuffer_t *cmdbuf = data;
  587. struct drm_clip_rect *cliprects = NULL;
  588. void *batch_data;
  589. int ret;
  590. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  591. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  592. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  593. if (cmdbuf->num_cliprects < 0)
  594. return -EINVAL;
  595. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  596. if (batch_data == NULL)
  597. return -ENOMEM;
  598. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  599. if (ret != 0)
  600. goto fail_batch_free;
  601. if (cmdbuf->num_cliprects) {
  602. cliprects = kcalloc(cmdbuf->num_cliprects,
  603. sizeof(struct drm_clip_rect), GFP_KERNEL);
  604. if (cliprects == NULL)
  605. goto fail_batch_free;
  606. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  607. cmdbuf->num_cliprects *
  608. sizeof(struct drm_clip_rect));
  609. if (ret != 0)
  610. goto fail_clip_free;
  611. }
  612. mutex_lock(&dev->struct_mutex);
  613. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  614. mutex_unlock(&dev->struct_mutex);
  615. if (ret) {
  616. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  617. goto fail_clip_free;
  618. }
  619. if (sarea_priv)
  620. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  621. fail_clip_free:
  622. kfree(cliprects);
  623. fail_batch_free:
  624. kfree(batch_data);
  625. return ret;
  626. }
  627. static int i915_flip_bufs(struct drm_device *dev, void *data,
  628. struct drm_file *file_priv)
  629. {
  630. int ret;
  631. DRM_DEBUG_DRIVER("%s\n", __func__);
  632. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  633. mutex_lock(&dev->struct_mutex);
  634. ret = i915_dispatch_flip(dev);
  635. mutex_unlock(&dev->struct_mutex);
  636. return ret;
  637. }
  638. static int i915_getparam(struct drm_device *dev, void *data,
  639. struct drm_file *file_priv)
  640. {
  641. drm_i915_private_t *dev_priv = dev->dev_private;
  642. drm_i915_getparam_t *param = data;
  643. int value;
  644. if (!dev_priv) {
  645. DRM_ERROR("called with no initialization\n");
  646. return -EINVAL;
  647. }
  648. switch (param->param) {
  649. case I915_PARAM_IRQ_ACTIVE:
  650. value = dev->pdev->irq ? 1 : 0;
  651. break;
  652. case I915_PARAM_ALLOW_BATCHBUFFER:
  653. value = dev_priv->allow_batchbuffer ? 1 : 0;
  654. break;
  655. case I915_PARAM_LAST_DISPATCH:
  656. value = READ_BREADCRUMB(dev_priv);
  657. break;
  658. case I915_PARAM_CHIPSET_ID:
  659. value = dev->pci_device;
  660. break;
  661. case I915_PARAM_HAS_GEM:
  662. value = dev_priv->has_gem;
  663. break;
  664. case I915_PARAM_NUM_FENCES_AVAIL:
  665. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  666. break;
  667. default:
  668. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  669. param->param);
  670. return -EINVAL;
  671. }
  672. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  673. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  674. return -EFAULT;
  675. }
  676. return 0;
  677. }
  678. static int i915_setparam(struct drm_device *dev, void *data,
  679. struct drm_file *file_priv)
  680. {
  681. drm_i915_private_t *dev_priv = dev->dev_private;
  682. drm_i915_setparam_t *param = data;
  683. if (!dev_priv) {
  684. DRM_ERROR("called with no initialization\n");
  685. return -EINVAL;
  686. }
  687. switch (param->param) {
  688. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  689. break;
  690. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  691. dev_priv->tex_lru_log_granularity = param->value;
  692. break;
  693. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  694. dev_priv->allow_batchbuffer = param->value;
  695. break;
  696. case I915_SETPARAM_NUM_USED_FENCES:
  697. if (param->value > dev_priv->num_fence_regs ||
  698. param->value < 0)
  699. return -EINVAL;
  700. /* Userspace can use first N regs */
  701. dev_priv->fence_reg_start = param->value;
  702. break;
  703. default:
  704. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  705. param->param);
  706. return -EINVAL;
  707. }
  708. return 0;
  709. }
  710. static int i915_set_status_page(struct drm_device *dev, void *data,
  711. struct drm_file *file_priv)
  712. {
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. drm_i915_hws_addr_t *hws = data;
  715. if (!I915_NEED_GFX_HWS(dev))
  716. return -EINVAL;
  717. if (!dev_priv) {
  718. DRM_ERROR("called with no initialization\n");
  719. return -EINVAL;
  720. }
  721. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  722. WARN(1, "tried to set status page when mode setting active\n");
  723. return 0;
  724. }
  725. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  726. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  727. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  728. dev_priv->hws_map.size = 4*1024;
  729. dev_priv->hws_map.type = 0;
  730. dev_priv->hws_map.flags = 0;
  731. dev_priv->hws_map.mtrr = 0;
  732. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  733. if (dev_priv->hws_map.handle == NULL) {
  734. i915_dma_cleanup(dev);
  735. dev_priv->status_gfx_addr = 0;
  736. DRM_ERROR("can not ioremap virtual address for"
  737. " G33 hw status page\n");
  738. return -ENOMEM;
  739. }
  740. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  741. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  742. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  743. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  744. dev_priv->status_gfx_addr);
  745. DRM_DEBUG_DRIVER("load hws at %p\n",
  746. dev_priv->hw_status_page);
  747. return 0;
  748. }
  749. static int i915_get_bridge_dev(struct drm_device *dev)
  750. {
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  753. if (!dev_priv->bridge_dev) {
  754. DRM_ERROR("bridge device not found\n");
  755. return -1;
  756. }
  757. return 0;
  758. }
  759. /**
  760. * i915_probe_agp - get AGP bootup configuration
  761. * @pdev: PCI device
  762. * @aperture_size: returns AGP aperture configured size
  763. * @preallocated_size: returns size of BIOS preallocated AGP space
  764. *
  765. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  766. * some RAM for the framebuffer at early boot. This code figures out
  767. * how much was set aside so we can use it for our own purposes.
  768. */
  769. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  770. uint32_t *preallocated_size)
  771. {
  772. struct drm_i915_private *dev_priv = dev->dev_private;
  773. u16 tmp = 0;
  774. unsigned long overhead;
  775. unsigned long stolen;
  776. /* Get the fb aperture size and "stolen" memory amount. */
  777. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  778. *aperture_size = 1024 * 1024;
  779. *preallocated_size = 1024 * 1024;
  780. switch (dev->pdev->device) {
  781. case PCI_DEVICE_ID_INTEL_82830_CGC:
  782. case PCI_DEVICE_ID_INTEL_82845G_IG:
  783. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  784. case PCI_DEVICE_ID_INTEL_82865_IG:
  785. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  786. *aperture_size *= 64;
  787. else
  788. *aperture_size *= 128;
  789. break;
  790. default:
  791. /* 9xx supports large sizes, just look at the length */
  792. *aperture_size = pci_resource_len(dev->pdev, 2);
  793. break;
  794. }
  795. /*
  796. * Some of the preallocated space is taken by the GTT
  797. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  798. */
  799. if (IS_G4X(dev) || IS_IGD(dev) || IS_IGDNG(dev))
  800. overhead = 4096;
  801. else
  802. overhead = (*aperture_size / 1024) + 4096;
  803. switch (tmp & INTEL_GMCH_GMS_MASK) {
  804. case INTEL_855_GMCH_GMS_DISABLED:
  805. DRM_ERROR("video memory is disabled\n");
  806. return -1;
  807. case INTEL_855_GMCH_GMS_STOLEN_1M:
  808. stolen = 1 * 1024 * 1024;
  809. break;
  810. case INTEL_855_GMCH_GMS_STOLEN_4M:
  811. stolen = 4 * 1024 * 1024;
  812. break;
  813. case INTEL_855_GMCH_GMS_STOLEN_8M:
  814. stolen = 8 * 1024 * 1024;
  815. break;
  816. case INTEL_855_GMCH_GMS_STOLEN_16M:
  817. stolen = 16 * 1024 * 1024;
  818. break;
  819. case INTEL_855_GMCH_GMS_STOLEN_32M:
  820. stolen = 32 * 1024 * 1024;
  821. break;
  822. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  823. stolen = 48 * 1024 * 1024;
  824. break;
  825. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  826. stolen = 64 * 1024 * 1024;
  827. break;
  828. case INTEL_GMCH_GMS_STOLEN_128M:
  829. stolen = 128 * 1024 * 1024;
  830. break;
  831. case INTEL_GMCH_GMS_STOLEN_256M:
  832. stolen = 256 * 1024 * 1024;
  833. break;
  834. case INTEL_GMCH_GMS_STOLEN_96M:
  835. stolen = 96 * 1024 * 1024;
  836. break;
  837. case INTEL_GMCH_GMS_STOLEN_160M:
  838. stolen = 160 * 1024 * 1024;
  839. break;
  840. case INTEL_GMCH_GMS_STOLEN_224M:
  841. stolen = 224 * 1024 * 1024;
  842. break;
  843. case INTEL_GMCH_GMS_STOLEN_352M:
  844. stolen = 352 * 1024 * 1024;
  845. break;
  846. default:
  847. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  848. tmp & INTEL_GMCH_GMS_MASK);
  849. return -1;
  850. }
  851. *preallocated_size = stolen - overhead;
  852. return 0;
  853. }
  854. /* true = enable decode, false = disable decoder */
  855. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  856. {
  857. struct drm_device *dev = cookie;
  858. intel_modeset_vga_set_state(dev, state);
  859. if (state)
  860. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  861. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  862. else
  863. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  864. }
  865. static int i915_load_modeset_init(struct drm_device *dev,
  866. unsigned long prealloc_size,
  867. unsigned long agp_size)
  868. {
  869. struct drm_i915_private *dev_priv = dev->dev_private;
  870. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  871. int ret = 0;
  872. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  873. 0xff000000;
  874. if (IS_MOBILE(dev) || IS_I9XX(dev))
  875. dev_priv->cursor_needs_physical = true;
  876. else
  877. dev_priv->cursor_needs_physical = false;
  878. if (IS_I965G(dev) || IS_G33(dev))
  879. dev_priv->cursor_needs_physical = false;
  880. /* Basic memrange allocator for stolen space (aka vram) */
  881. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  882. /* Let GEM Manage from end of prealloc space to end of aperture.
  883. *
  884. * However, leave one page at the end still bound to the scratch page.
  885. * There are a number of places where the hardware apparently
  886. * prefetches past the end of the object, and we've seen multiple
  887. * hangs with the GPU head pointer stuck in a batchbuffer bound
  888. * at the last page of the aperture. One page should be enough to
  889. * keep any prefetching inside of the aperture.
  890. */
  891. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  892. ret = i915_gem_init_ringbuffer(dev);
  893. if (ret)
  894. goto out;
  895. /* Allow hardware batchbuffers unless told otherwise.
  896. */
  897. dev_priv->allow_batchbuffer = 1;
  898. ret = intel_init_bios(dev);
  899. if (ret)
  900. DRM_INFO("failed to find VBIOS tables\n");
  901. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  902. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  903. if (ret)
  904. goto destroy_ringbuffer;
  905. ret = drm_irq_install(dev);
  906. if (ret)
  907. goto destroy_ringbuffer;
  908. /* Always safe in the mode setting case. */
  909. /* FIXME: do pre/post-mode set stuff in core KMS code */
  910. dev->vblank_disable_allowed = 1;
  911. /*
  912. * Initialize the hardware status page IRQ location.
  913. */
  914. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  915. intel_modeset_init(dev);
  916. drm_helper_initial_config(dev);
  917. return 0;
  918. destroy_ringbuffer:
  919. i915_gem_cleanup_ringbuffer(dev);
  920. out:
  921. return ret;
  922. }
  923. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  924. {
  925. struct drm_i915_master_private *master_priv;
  926. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  927. if (!master_priv)
  928. return -ENOMEM;
  929. master->driver_priv = master_priv;
  930. return 0;
  931. }
  932. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  933. {
  934. struct drm_i915_master_private *master_priv = master->driver_priv;
  935. if (!master_priv)
  936. return;
  937. kfree(master_priv);
  938. master->driver_priv = NULL;
  939. }
  940. static void i915_get_mem_freq(struct drm_device *dev)
  941. {
  942. drm_i915_private_t *dev_priv = dev->dev_private;
  943. u32 tmp;
  944. if (!IS_IGD(dev))
  945. return;
  946. tmp = I915_READ(CLKCFG);
  947. switch (tmp & CLKCFG_FSB_MASK) {
  948. case CLKCFG_FSB_533:
  949. dev_priv->fsb_freq = 533; /* 133*4 */
  950. break;
  951. case CLKCFG_FSB_800:
  952. dev_priv->fsb_freq = 800; /* 200*4 */
  953. break;
  954. case CLKCFG_FSB_667:
  955. dev_priv->fsb_freq = 667; /* 167*4 */
  956. break;
  957. case CLKCFG_FSB_400:
  958. dev_priv->fsb_freq = 400; /* 100*4 */
  959. break;
  960. }
  961. switch (tmp & CLKCFG_MEM_MASK) {
  962. case CLKCFG_MEM_533:
  963. dev_priv->mem_freq = 533;
  964. break;
  965. case CLKCFG_MEM_667:
  966. dev_priv->mem_freq = 667;
  967. break;
  968. case CLKCFG_MEM_800:
  969. dev_priv->mem_freq = 800;
  970. break;
  971. }
  972. }
  973. /**
  974. * i915_driver_load - setup chip and create an initial config
  975. * @dev: DRM device
  976. * @flags: startup flags
  977. *
  978. * The driver load routine has to do several things:
  979. * - drive output discovery via intel_modeset_init()
  980. * - initialize the memory manager
  981. * - allocate initial config memory
  982. * - setup the DRM framebuffer with the allocated memory
  983. */
  984. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  985. {
  986. struct drm_i915_private *dev_priv = dev->dev_private;
  987. resource_size_t base, size;
  988. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  989. uint32_t agp_size, prealloc_size;
  990. /* i915 has 4 more counters */
  991. dev->counters += 4;
  992. dev->types[6] = _DRM_STAT_IRQ;
  993. dev->types[7] = _DRM_STAT_PRIMARY;
  994. dev->types[8] = _DRM_STAT_SECONDARY;
  995. dev->types[9] = _DRM_STAT_DMA;
  996. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  997. if (dev_priv == NULL)
  998. return -ENOMEM;
  999. dev->dev_private = (void *)dev_priv;
  1000. dev_priv->dev = dev;
  1001. /* Add register map (needed for suspend/resume) */
  1002. base = drm_get_resource_start(dev, mmio_bar);
  1003. size = drm_get_resource_len(dev, mmio_bar);
  1004. if (i915_get_bridge_dev(dev)) {
  1005. ret = -EIO;
  1006. goto free_priv;
  1007. }
  1008. dev_priv->regs = ioremap(base, size);
  1009. if (!dev_priv->regs) {
  1010. DRM_ERROR("failed to map registers\n");
  1011. ret = -EIO;
  1012. goto put_bridge;
  1013. }
  1014. dev_priv->mm.gtt_mapping =
  1015. io_mapping_create_wc(dev->agp->base,
  1016. dev->agp->agp_info.aper_size * 1024*1024);
  1017. if (dev_priv->mm.gtt_mapping == NULL) {
  1018. ret = -EIO;
  1019. goto out_rmmap;
  1020. }
  1021. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1022. * one would think, because the kernel disables PAT on first
  1023. * generation Core chips because WC PAT gets overridden by a UC
  1024. * MTRR if present. Even if a UC MTRR isn't present.
  1025. */
  1026. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1027. dev->agp->agp_info.aper_size *
  1028. 1024 * 1024,
  1029. MTRR_TYPE_WRCOMB, 1);
  1030. if (dev_priv->mm.gtt_mtrr < 0) {
  1031. DRM_INFO("MTRR allocation failed. Graphics "
  1032. "performance may suffer.\n");
  1033. }
  1034. ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
  1035. if (ret)
  1036. goto out_iomapfree;
  1037. dev_priv->wq = create_workqueue("i915");
  1038. if (dev_priv->wq == NULL) {
  1039. DRM_ERROR("Failed to create our workqueue.\n");
  1040. ret = -ENOMEM;
  1041. goto out_iomapfree;
  1042. }
  1043. /* enable GEM by default */
  1044. dev_priv->has_gem = 1;
  1045. if (prealloc_size > agp_size * 3 / 4) {
  1046. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1047. "memory stolen.\n",
  1048. prealloc_size / 1024, agp_size / 1024);
  1049. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1050. "updating the BIOS to fix).\n");
  1051. dev_priv->has_gem = 0;
  1052. }
  1053. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1054. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1055. if (IS_G4X(dev) || IS_IGDNG(dev)) {
  1056. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1057. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1058. }
  1059. i915_gem_load(dev);
  1060. /* Init HWS */
  1061. if (!I915_NEED_GFX_HWS(dev)) {
  1062. ret = i915_init_phys_hws(dev);
  1063. if (ret != 0)
  1064. goto out_workqueue_free;
  1065. }
  1066. i915_get_mem_freq(dev);
  1067. /* On the 945G/GM, the chipset reports the MSI capability on the
  1068. * integrated graphics even though the support isn't actually there
  1069. * according to the published specs. It doesn't appear to function
  1070. * correctly in testing on 945G.
  1071. * This may be a side effect of MSI having been made available for PEG
  1072. * and the registers being closely associated.
  1073. *
  1074. * According to chipset errata, on the 965GM, MSI interrupts may
  1075. * be lost or delayed, but we use them anyways to avoid
  1076. * stuck interrupts on some machines.
  1077. */
  1078. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1079. pci_enable_msi(dev->pdev);
  1080. spin_lock_init(&dev_priv->user_irq_lock);
  1081. spin_lock_init(&dev_priv->error_lock);
  1082. dev_priv->user_irq_refcount = 0;
  1083. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1084. if (ret) {
  1085. (void) i915_driver_unload(dev);
  1086. return ret;
  1087. }
  1088. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1089. ret = i915_load_modeset_init(dev, prealloc_size, agp_size);
  1090. if (ret < 0) {
  1091. DRM_ERROR("failed to init modeset\n");
  1092. goto out_workqueue_free;
  1093. }
  1094. }
  1095. /* Must be done after probing outputs */
  1096. /* FIXME: verify on IGDNG */
  1097. if (!IS_IGDNG(dev))
  1098. intel_opregion_init(dev, 0);
  1099. return 0;
  1100. out_workqueue_free:
  1101. destroy_workqueue(dev_priv->wq);
  1102. out_iomapfree:
  1103. io_mapping_free(dev_priv->mm.gtt_mapping);
  1104. out_rmmap:
  1105. iounmap(dev_priv->regs);
  1106. put_bridge:
  1107. pci_dev_put(dev_priv->bridge_dev);
  1108. free_priv:
  1109. kfree(dev_priv);
  1110. return ret;
  1111. }
  1112. int i915_driver_unload(struct drm_device *dev)
  1113. {
  1114. struct drm_i915_private *dev_priv = dev->dev_private;
  1115. destroy_workqueue(dev_priv->wq);
  1116. io_mapping_free(dev_priv->mm.gtt_mapping);
  1117. if (dev_priv->mm.gtt_mtrr >= 0) {
  1118. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1119. dev->agp->agp_info.aper_size * 1024 * 1024);
  1120. dev_priv->mm.gtt_mtrr = -1;
  1121. }
  1122. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1123. drm_irq_uninstall(dev);
  1124. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1125. }
  1126. if (dev->pdev->msi_enabled)
  1127. pci_disable_msi(dev->pdev);
  1128. if (dev_priv->regs != NULL)
  1129. iounmap(dev_priv->regs);
  1130. if (!IS_IGDNG(dev))
  1131. intel_opregion_free(dev, 0);
  1132. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1133. intel_modeset_cleanup(dev);
  1134. i915_gem_free_all_phys_object(dev);
  1135. mutex_lock(&dev->struct_mutex);
  1136. i915_gem_cleanup_ringbuffer(dev);
  1137. mutex_unlock(&dev->struct_mutex);
  1138. drm_mm_takedown(&dev_priv->vram);
  1139. i915_gem_lastclose(dev);
  1140. }
  1141. pci_dev_put(dev_priv->bridge_dev);
  1142. kfree(dev->dev_private);
  1143. return 0;
  1144. }
  1145. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1146. {
  1147. struct drm_i915_file_private *i915_file_priv;
  1148. DRM_DEBUG_DRIVER("\n");
  1149. i915_file_priv = (struct drm_i915_file_private *)
  1150. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1151. if (!i915_file_priv)
  1152. return -ENOMEM;
  1153. file_priv->driver_priv = i915_file_priv;
  1154. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1155. return 0;
  1156. }
  1157. /**
  1158. * i915_driver_lastclose - clean up after all DRM clients have exited
  1159. * @dev: DRM device
  1160. *
  1161. * Take care of cleaning up after all DRM clients have exited. In the
  1162. * mode setting case, we want to restore the kernel's initial mode (just
  1163. * in case the last client left us in a bad state).
  1164. *
  1165. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1166. * and DMA structures, since the kernel won't be using them, and clea
  1167. * up any GEM state.
  1168. */
  1169. void i915_driver_lastclose(struct drm_device * dev)
  1170. {
  1171. drm_i915_private_t *dev_priv = dev->dev_private;
  1172. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1173. drm_fb_helper_restore();
  1174. return;
  1175. }
  1176. i915_gem_lastclose(dev);
  1177. if (dev_priv->agp_heap)
  1178. i915_mem_takedown(&(dev_priv->agp_heap));
  1179. i915_dma_cleanup(dev);
  1180. }
  1181. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1182. {
  1183. drm_i915_private_t *dev_priv = dev->dev_private;
  1184. i915_gem_release(dev, file_priv);
  1185. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1186. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1187. }
  1188. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1189. {
  1190. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1191. kfree(i915_file_priv);
  1192. }
  1193. struct drm_ioctl_desc i915_ioctls[] = {
  1194. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1195. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1196. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1197. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1198. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1199. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1200. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1201. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1202. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1203. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1204. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1205. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1206. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1207. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1208. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1209. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1210. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1211. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1212. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1213. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1214. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1215. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1216. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1217. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1218. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1219. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1220. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1221. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1222. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1223. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1224. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1225. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1226. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1227. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1228. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1229. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1230. };
  1231. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1232. /**
  1233. * Determine if the device really is AGP or not.
  1234. *
  1235. * All Intel graphics chipsets are treated as AGP, even if they are really
  1236. * PCI-e.
  1237. *
  1238. * \param dev The device to be tested.
  1239. *
  1240. * \returns
  1241. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1242. */
  1243. int i915_driver_device_is_agp(struct drm_device * dev)
  1244. {
  1245. return 1;
  1246. }