x86.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #include <trace/events/kvm.h>
  39. #undef TRACE_INCLUDE_FILE
  40. #define CREATE_TRACE_POINTS
  41. #include "trace.h"
  42. #include <asm/uaccess.h>
  43. #include <asm/msr.h>
  44. #include <asm/desc.h>
  45. #include <asm/mtrr.h>
  46. #include <asm/mce.h>
  47. #define MAX_IO_MSRS 256
  48. #define CR0_RESERVED_BITS \
  49. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  50. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  51. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  52. #define CR4_RESERVED_BITS \
  53. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  54. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  55. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  56. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  57. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  58. #define KVM_MAX_MCE_BANKS 32
  59. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  60. /* EFER defaults:
  61. * - enable syscall per default because its emulated by KVM
  62. * - enable LME and LMA per default on 64 bit KVM
  63. */
  64. #ifdef CONFIG_X86_64
  65. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  66. #else
  67. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  68. #endif
  69. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  70. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  71. static void update_cr8_intercept(struct kvm_vcpu *vcpu);
  72. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  73. struct kvm_cpuid_entry2 __user *entries);
  74. struct kvm_x86_ops *kvm_x86_ops;
  75. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  76. int ignore_msrs = 0;
  77. module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
  78. struct kvm_stats_debugfs_item debugfs_entries[] = {
  79. { "pf_fixed", VCPU_STAT(pf_fixed) },
  80. { "pf_guest", VCPU_STAT(pf_guest) },
  81. { "tlb_flush", VCPU_STAT(tlb_flush) },
  82. { "invlpg", VCPU_STAT(invlpg) },
  83. { "exits", VCPU_STAT(exits) },
  84. { "io_exits", VCPU_STAT(io_exits) },
  85. { "mmio_exits", VCPU_STAT(mmio_exits) },
  86. { "signal_exits", VCPU_STAT(signal_exits) },
  87. { "irq_window", VCPU_STAT(irq_window_exits) },
  88. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  89. { "halt_exits", VCPU_STAT(halt_exits) },
  90. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  91. { "hypercalls", VCPU_STAT(hypercalls) },
  92. { "request_irq", VCPU_STAT(request_irq_exits) },
  93. { "irq_exits", VCPU_STAT(irq_exits) },
  94. { "host_state_reload", VCPU_STAT(host_state_reload) },
  95. { "efer_reload", VCPU_STAT(efer_reload) },
  96. { "fpu_reload", VCPU_STAT(fpu_reload) },
  97. { "insn_emulation", VCPU_STAT(insn_emulation) },
  98. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  99. { "irq_injections", VCPU_STAT(irq_injections) },
  100. { "nmi_injections", VCPU_STAT(nmi_injections) },
  101. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  102. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  103. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  104. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  105. { "mmu_flooded", VM_STAT(mmu_flooded) },
  106. { "mmu_recycled", VM_STAT(mmu_recycled) },
  107. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  108. { "mmu_unsync", VM_STAT(mmu_unsync) },
  109. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  110. { "largepages", VM_STAT(lpages) },
  111. { NULL }
  112. };
  113. unsigned long segment_base(u16 selector)
  114. {
  115. struct descriptor_table gdt;
  116. struct desc_struct *d;
  117. unsigned long table_base;
  118. unsigned long v;
  119. if (selector == 0)
  120. return 0;
  121. kvm_get_gdt(&gdt);
  122. table_base = gdt.base;
  123. if (selector & 4) { /* from ldt */
  124. u16 ldt_selector = kvm_read_ldt();
  125. table_base = segment_base(ldt_selector);
  126. }
  127. d = (struct desc_struct *)(table_base + (selector & ~7));
  128. v = get_desc_base(d);
  129. #ifdef CONFIG_X86_64
  130. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  131. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  132. #endif
  133. return v;
  134. }
  135. EXPORT_SYMBOL_GPL(segment_base);
  136. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  137. {
  138. if (irqchip_in_kernel(vcpu->kvm))
  139. return vcpu->arch.apic_base;
  140. else
  141. return vcpu->arch.apic_base;
  142. }
  143. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  144. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  145. {
  146. /* TODO: reserve bits check */
  147. if (irqchip_in_kernel(vcpu->kvm))
  148. kvm_lapic_set_base(vcpu, data);
  149. else
  150. vcpu->arch.apic_base = data;
  151. }
  152. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  153. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  154. {
  155. WARN_ON(vcpu->arch.exception.pending);
  156. vcpu->arch.exception.pending = true;
  157. vcpu->arch.exception.has_error_code = false;
  158. vcpu->arch.exception.nr = nr;
  159. }
  160. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  161. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  162. u32 error_code)
  163. {
  164. ++vcpu->stat.pf_guest;
  165. if (vcpu->arch.exception.pending) {
  166. switch(vcpu->arch.exception.nr) {
  167. case DF_VECTOR:
  168. /* triple fault -> shutdown */
  169. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  170. return;
  171. case PF_VECTOR:
  172. vcpu->arch.exception.nr = DF_VECTOR;
  173. vcpu->arch.exception.error_code = 0;
  174. return;
  175. default:
  176. /* replace previous exception with a new one in a hope
  177. that instruction re-execution will regenerate lost
  178. exception */
  179. vcpu->arch.exception.pending = false;
  180. break;
  181. }
  182. }
  183. vcpu->arch.cr2 = addr;
  184. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  185. }
  186. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  187. {
  188. vcpu->arch.nmi_pending = 1;
  189. }
  190. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  191. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  192. {
  193. WARN_ON(vcpu->arch.exception.pending);
  194. vcpu->arch.exception.pending = true;
  195. vcpu->arch.exception.has_error_code = true;
  196. vcpu->arch.exception.nr = nr;
  197. vcpu->arch.exception.error_code = error_code;
  198. }
  199. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  200. /*
  201. * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
  202. * a #GP and return false.
  203. */
  204. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
  205. {
  206. if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
  207. return true;
  208. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  209. return false;
  210. }
  211. EXPORT_SYMBOL_GPL(kvm_require_cpl);
  212. /*
  213. * Load the pae pdptrs. Return true is they are all valid.
  214. */
  215. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  216. {
  217. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  218. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  219. int i;
  220. int ret;
  221. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  222. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  223. offset * sizeof(u64), sizeof(pdpte));
  224. if (ret < 0) {
  225. ret = 0;
  226. goto out;
  227. }
  228. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  229. if (is_present_gpte(pdpte[i]) &&
  230. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  231. ret = 0;
  232. goto out;
  233. }
  234. }
  235. ret = 1;
  236. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  237. __set_bit(VCPU_EXREG_PDPTR,
  238. (unsigned long *)&vcpu->arch.regs_avail);
  239. __set_bit(VCPU_EXREG_PDPTR,
  240. (unsigned long *)&vcpu->arch.regs_dirty);
  241. out:
  242. return ret;
  243. }
  244. EXPORT_SYMBOL_GPL(load_pdptrs);
  245. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  246. {
  247. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  248. bool changed = true;
  249. int r;
  250. if (is_long_mode(vcpu) || !is_pae(vcpu))
  251. return false;
  252. if (!test_bit(VCPU_EXREG_PDPTR,
  253. (unsigned long *)&vcpu->arch.regs_avail))
  254. return true;
  255. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  256. if (r < 0)
  257. goto out;
  258. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  259. out:
  260. return changed;
  261. }
  262. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  263. {
  264. if (cr0 & CR0_RESERVED_BITS) {
  265. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  266. cr0, vcpu->arch.cr0);
  267. kvm_inject_gp(vcpu, 0);
  268. return;
  269. }
  270. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  271. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  272. kvm_inject_gp(vcpu, 0);
  273. return;
  274. }
  275. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  276. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  277. "and a clear PE flag\n");
  278. kvm_inject_gp(vcpu, 0);
  279. return;
  280. }
  281. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  282. #ifdef CONFIG_X86_64
  283. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  284. int cs_db, cs_l;
  285. if (!is_pae(vcpu)) {
  286. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  287. "in long mode while PAE is disabled\n");
  288. kvm_inject_gp(vcpu, 0);
  289. return;
  290. }
  291. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  292. if (cs_l) {
  293. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  294. "in long mode while CS.L == 1\n");
  295. kvm_inject_gp(vcpu, 0);
  296. return;
  297. }
  298. } else
  299. #endif
  300. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  301. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  302. "reserved bits\n");
  303. kvm_inject_gp(vcpu, 0);
  304. return;
  305. }
  306. }
  307. kvm_x86_ops->set_cr0(vcpu, cr0);
  308. vcpu->arch.cr0 = cr0;
  309. kvm_mmu_reset_context(vcpu);
  310. return;
  311. }
  312. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  313. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  314. {
  315. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  316. }
  317. EXPORT_SYMBOL_GPL(kvm_lmsw);
  318. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  319. {
  320. unsigned long old_cr4 = vcpu->arch.cr4;
  321. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  322. if (cr4 & CR4_RESERVED_BITS) {
  323. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  324. kvm_inject_gp(vcpu, 0);
  325. return;
  326. }
  327. if (is_long_mode(vcpu)) {
  328. if (!(cr4 & X86_CR4_PAE)) {
  329. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  330. "in long mode\n");
  331. kvm_inject_gp(vcpu, 0);
  332. return;
  333. }
  334. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  335. && ((cr4 ^ old_cr4) & pdptr_bits)
  336. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  337. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  338. kvm_inject_gp(vcpu, 0);
  339. return;
  340. }
  341. if (cr4 & X86_CR4_VMXE) {
  342. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  343. kvm_inject_gp(vcpu, 0);
  344. return;
  345. }
  346. kvm_x86_ops->set_cr4(vcpu, cr4);
  347. vcpu->arch.cr4 = cr4;
  348. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  349. kvm_mmu_reset_context(vcpu);
  350. }
  351. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  352. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  353. {
  354. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  355. kvm_mmu_sync_roots(vcpu);
  356. kvm_mmu_flush_tlb(vcpu);
  357. return;
  358. }
  359. if (is_long_mode(vcpu)) {
  360. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  361. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  362. kvm_inject_gp(vcpu, 0);
  363. return;
  364. }
  365. } else {
  366. if (is_pae(vcpu)) {
  367. if (cr3 & CR3_PAE_RESERVED_BITS) {
  368. printk(KERN_DEBUG
  369. "set_cr3: #GP, reserved bits\n");
  370. kvm_inject_gp(vcpu, 0);
  371. return;
  372. }
  373. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  374. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  375. "reserved bits\n");
  376. kvm_inject_gp(vcpu, 0);
  377. return;
  378. }
  379. }
  380. /*
  381. * We don't check reserved bits in nonpae mode, because
  382. * this isn't enforced, and VMware depends on this.
  383. */
  384. }
  385. /*
  386. * Does the new cr3 value map to physical memory? (Note, we
  387. * catch an invalid cr3 even in real-mode, because it would
  388. * cause trouble later on when we turn on paging anyway.)
  389. *
  390. * A real CPU would silently accept an invalid cr3 and would
  391. * attempt to use it - with largely undefined (and often hard
  392. * to debug) behavior on the guest side.
  393. */
  394. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  395. kvm_inject_gp(vcpu, 0);
  396. else {
  397. vcpu->arch.cr3 = cr3;
  398. vcpu->arch.mmu.new_cr3(vcpu);
  399. }
  400. }
  401. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  402. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  403. {
  404. if (cr8 & CR8_RESERVED_BITS) {
  405. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  406. kvm_inject_gp(vcpu, 0);
  407. return;
  408. }
  409. if (irqchip_in_kernel(vcpu->kvm))
  410. kvm_lapic_set_tpr(vcpu, cr8);
  411. else
  412. vcpu->arch.cr8 = cr8;
  413. }
  414. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  415. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  416. {
  417. if (irqchip_in_kernel(vcpu->kvm))
  418. return kvm_lapic_get_cr8(vcpu);
  419. else
  420. return vcpu->arch.cr8;
  421. }
  422. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  423. static inline u32 bit(int bitno)
  424. {
  425. return 1 << (bitno & 31);
  426. }
  427. /*
  428. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  429. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  430. *
  431. * This list is modified at module load time to reflect the
  432. * capabilities of the host cpu.
  433. */
  434. static u32 msrs_to_save[] = {
  435. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  436. MSR_K6_STAR,
  437. #ifdef CONFIG_X86_64
  438. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  439. #endif
  440. MSR_IA32_TSC, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  441. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  442. };
  443. static unsigned num_msrs_to_save;
  444. static u32 emulated_msrs[] = {
  445. MSR_IA32_MISC_ENABLE,
  446. };
  447. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  448. {
  449. if (efer & efer_reserved_bits) {
  450. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  451. efer);
  452. kvm_inject_gp(vcpu, 0);
  453. return;
  454. }
  455. if (is_paging(vcpu)
  456. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  457. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  458. kvm_inject_gp(vcpu, 0);
  459. return;
  460. }
  461. if (efer & EFER_FFXSR) {
  462. struct kvm_cpuid_entry2 *feat;
  463. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  464. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  465. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  466. kvm_inject_gp(vcpu, 0);
  467. return;
  468. }
  469. }
  470. if (efer & EFER_SVME) {
  471. struct kvm_cpuid_entry2 *feat;
  472. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  473. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  474. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  475. kvm_inject_gp(vcpu, 0);
  476. return;
  477. }
  478. }
  479. kvm_x86_ops->set_efer(vcpu, efer);
  480. efer &= ~EFER_LMA;
  481. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  482. vcpu->arch.shadow_efer = efer;
  483. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  484. kvm_mmu_reset_context(vcpu);
  485. }
  486. void kvm_enable_efer_bits(u64 mask)
  487. {
  488. efer_reserved_bits &= ~mask;
  489. }
  490. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  491. /*
  492. * Writes msr value into into the appropriate "register".
  493. * Returns 0 on success, non-0 otherwise.
  494. * Assumes vcpu_load() was already called.
  495. */
  496. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  497. {
  498. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  499. }
  500. /*
  501. * Adapt set_msr() to msr_io()'s calling convention
  502. */
  503. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  504. {
  505. return kvm_set_msr(vcpu, index, *data);
  506. }
  507. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  508. {
  509. static int version;
  510. struct pvclock_wall_clock wc;
  511. struct timespec now, sys, boot;
  512. if (!wall_clock)
  513. return;
  514. version++;
  515. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  516. /*
  517. * The guest calculates current wall clock time by adding
  518. * system time (updated by kvm_write_guest_time below) to the
  519. * wall clock specified here. guest system time equals host
  520. * system time for us, thus we must fill in host boot time here.
  521. */
  522. now = current_kernel_time();
  523. ktime_get_ts(&sys);
  524. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  525. wc.sec = boot.tv_sec;
  526. wc.nsec = boot.tv_nsec;
  527. wc.version = version;
  528. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  529. version++;
  530. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  531. }
  532. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  533. {
  534. uint32_t quotient, remainder;
  535. /* Don't try to replace with do_div(), this one calculates
  536. * "(dividend << 32) / divisor" */
  537. __asm__ ( "divl %4"
  538. : "=a" (quotient), "=d" (remainder)
  539. : "0" (0), "1" (dividend), "r" (divisor) );
  540. return quotient;
  541. }
  542. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  543. {
  544. uint64_t nsecs = 1000000000LL;
  545. int32_t shift = 0;
  546. uint64_t tps64;
  547. uint32_t tps32;
  548. tps64 = tsc_khz * 1000LL;
  549. while (tps64 > nsecs*2) {
  550. tps64 >>= 1;
  551. shift--;
  552. }
  553. tps32 = (uint32_t)tps64;
  554. while (tps32 <= (uint32_t)nsecs) {
  555. tps32 <<= 1;
  556. shift++;
  557. }
  558. hv_clock->tsc_shift = shift;
  559. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  560. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  561. __func__, tsc_khz, hv_clock->tsc_shift,
  562. hv_clock->tsc_to_system_mul);
  563. }
  564. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  565. static void kvm_write_guest_time(struct kvm_vcpu *v)
  566. {
  567. struct timespec ts;
  568. unsigned long flags;
  569. struct kvm_vcpu_arch *vcpu = &v->arch;
  570. void *shared_kaddr;
  571. unsigned long this_tsc_khz;
  572. if ((!vcpu->time_page))
  573. return;
  574. this_tsc_khz = get_cpu_var(cpu_tsc_khz);
  575. if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
  576. kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
  577. vcpu->hv_clock_tsc_khz = this_tsc_khz;
  578. }
  579. put_cpu_var(cpu_tsc_khz);
  580. /* Keep irq disabled to prevent changes to the clock */
  581. local_irq_save(flags);
  582. kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
  583. ktime_get_ts(&ts);
  584. local_irq_restore(flags);
  585. /* With all the info we got, fill in the values */
  586. vcpu->hv_clock.system_time = ts.tv_nsec +
  587. (NSEC_PER_SEC * (u64)ts.tv_sec);
  588. /*
  589. * The interface expects us to write an even number signaling that the
  590. * update is finished. Since the guest won't see the intermediate
  591. * state, we just increase by 2 at the end.
  592. */
  593. vcpu->hv_clock.version += 2;
  594. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  595. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  596. sizeof(vcpu->hv_clock));
  597. kunmap_atomic(shared_kaddr, KM_USER0);
  598. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  599. }
  600. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  601. {
  602. struct kvm_vcpu_arch *vcpu = &v->arch;
  603. if (!vcpu->time_page)
  604. return 0;
  605. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  606. return 1;
  607. }
  608. static bool msr_mtrr_valid(unsigned msr)
  609. {
  610. switch (msr) {
  611. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  612. case MSR_MTRRfix64K_00000:
  613. case MSR_MTRRfix16K_80000:
  614. case MSR_MTRRfix16K_A0000:
  615. case MSR_MTRRfix4K_C0000:
  616. case MSR_MTRRfix4K_C8000:
  617. case MSR_MTRRfix4K_D0000:
  618. case MSR_MTRRfix4K_D8000:
  619. case MSR_MTRRfix4K_E0000:
  620. case MSR_MTRRfix4K_E8000:
  621. case MSR_MTRRfix4K_F0000:
  622. case MSR_MTRRfix4K_F8000:
  623. case MSR_MTRRdefType:
  624. case MSR_IA32_CR_PAT:
  625. return true;
  626. case 0x2f8:
  627. return true;
  628. }
  629. return false;
  630. }
  631. static bool valid_pat_type(unsigned t)
  632. {
  633. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  634. }
  635. static bool valid_mtrr_type(unsigned t)
  636. {
  637. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  638. }
  639. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  640. {
  641. int i;
  642. if (!msr_mtrr_valid(msr))
  643. return false;
  644. if (msr == MSR_IA32_CR_PAT) {
  645. for (i = 0; i < 8; i++)
  646. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  647. return false;
  648. return true;
  649. } else if (msr == MSR_MTRRdefType) {
  650. if (data & ~0xcff)
  651. return false;
  652. return valid_mtrr_type(data & 0xff);
  653. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  654. for (i = 0; i < 8 ; i++)
  655. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  656. return false;
  657. return true;
  658. }
  659. /* variable MTRRs */
  660. return valid_mtrr_type(data & 0xff);
  661. }
  662. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  663. {
  664. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  665. if (!mtrr_valid(vcpu, msr, data))
  666. return 1;
  667. if (msr == MSR_MTRRdefType) {
  668. vcpu->arch.mtrr_state.def_type = data;
  669. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  670. } else if (msr == MSR_MTRRfix64K_00000)
  671. p[0] = data;
  672. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  673. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  674. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  675. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  676. else if (msr == MSR_IA32_CR_PAT)
  677. vcpu->arch.pat = data;
  678. else { /* Variable MTRRs */
  679. int idx, is_mtrr_mask;
  680. u64 *pt;
  681. idx = (msr - 0x200) / 2;
  682. is_mtrr_mask = msr - 0x200 - 2 * idx;
  683. if (!is_mtrr_mask)
  684. pt =
  685. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  686. else
  687. pt =
  688. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  689. *pt = data;
  690. }
  691. kvm_mmu_reset_context(vcpu);
  692. return 0;
  693. }
  694. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  695. {
  696. u64 mcg_cap = vcpu->arch.mcg_cap;
  697. unsigned bank_num = mcg_cap & 0xff;
  698. switch (msr) {
  699. case MSR_IA32_MCG_STATUS:
  700. vcpu->arch.mcg_status = data;
  701. break;
  702. case MSR_IA32_MCG_CTL:
  703. if (!(mcg_cap & MCG_CTL_P))
  704. return 1;
  705. if (data != 0 && data != ~(u64)0)
  706. return -1;
  707. vcpu->arch.mcg_ctl = data;
  708. break;
  709. default:
  710. if (msr >= MSR_IA32_MC0_CTL &&
  711. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  712. u32 offset = msr - MSR_IA32_MC0_CTL;
  713. /* only 0 or all 1s can be written to IA32_MCi_CTL */
  714. if ((offset & 0x3) == 0 &&
  715. data != 0 && data != ~(u64)0)
  716. return -1;
  717. vcpu->arch.mce_banks[offset] = data;
  718. break;
  719. }
  720. return 1;
  721. }
  722. return 0;
  723. }
  724. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  725. {
  726. switch (msr) {
  727. case MSR_EFER:
  728. set_efer(vcpu, data);
  729. break;
  730. case MSR_K7_HWCR:
  731. data &= ~(u64)0x40; /* ignore flush filter disable */
  732. if (data != 0) {
  733. pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  734. data);
  735. return 1;
  736. }
  737. break;
  738. case MSR_FAM10H_MMIO_CONF_BASE:
  739. if (data != 0) {
  740. pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  741. "0x%llx\n", data);
  742. return 1;
  743. }
  744. break;
  745. case MSR_AMD64_NB_CFG:
  746. break;
  747. case MSR_IA32_DEBUGCTLMSR:
  748. if (!data) {
  749. /* We support the non-activated case already */
  750. break;
  751. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  752. /* Values other than LBR and BTF are vendor-specific,
  753. thus reserved and should throw a #GP */
  754. return 1;
  755. }
  756. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  757. __func__, data);
  758. break;
  759. case MSR_IA32_UCODE_REV:
  760. case MSR_IA32_UCODE_WRITE:
  761. case MSR_VM_HSAVE_PA:
  762. case MSR_AMD64_PATCH_LOADER:
  763. break;
  764. case 0x200 ... 0x2ff:
  765. return set_msr_mtrr(vcpu, msr, data);
  766. case MSR_IA32_APICBASE:
  767. kvm_set_apic_base(vcpu, data);
  768. break;
  769. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  770. return kvm_x2apic_msr_write(vcpu, msr, data);
  771. case MSR_IA32_MISC_ENABLE:
  772. vcpu->arch.ia32_misc_enable_msr = data;
  773. break;
  774. case MSR_KVM_WALL_CLOCK:
  775. vcpu->kvm->arch.wall_clock = data;
  776. kvm_write_wall_clock(vcpu->kvm, data);
  777. break;
  778. case MSR_KVM_SYSTEM_TIME: {
  779. if (vcpu->arch.time_page) {
  780. kvm_release_page_dirty(vcpu->arch.time_page);
  781. vcpu->arch.time_page = NULL;
  782. }
  783. vcpu->arch.time = data;
  784. /* we verify if the enable bit is set... */
  785. if (!(data & 1))
  786. break;
  787. /* ...but clean it before doing the actual write */
  788. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  789. vcpu->arch.time_page =
  790. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  791. if (is_error_page(vcpu->arch.time_page)) {
  792. kvm_release_page_clean(vcpu->arch.time_page);
  793. vcpu->arch.time_page = NULL;
  794. }
  795. kvm_request_guest_time_update(vcpu);
  796. break;
  797. }
  798. case MSR_IA32_MCG_CTL:
  799. case MSR_IA32_MCG_STATUS:
  800. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  801. return set_msr_mce(vcpu, msr, data);
  802. /* Performance counters are not protected by a CPUID bit,
  803. * so we should check all of them in the generic path for the sake of
  804. * cross vendor migration.
  805. * Writing a zero into the event select MSRs disables them,
  806. * which we perfectly emulate ;-). Any other value should be at least
  807. * reported, some guests depend on them.
  808. */
  809. case MSR_P6_EVNTSEL0:
  810. case MSR_P6_EVNTSEL1:
  811. case MSR_K7_EVNTSEL0:
  812. case MSR_K7_EVNTSEL1:
  813. case MSR_K7_EVNTSEL2:
  814. case MSR_K7_EVNTSEL3:
  815. if (data != 0)
  816. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  817. "0x%x data 0x%llx\n", msr, data);
  818. break;
  819. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  820. * so we ignore writes to make it happy.
  821. */
  822. case MSR_P6_PERFCTR0:
  823. case MSR_P6_PERFCTR1:
  824. case MSR_K7_PERFCTR0:
  825. case MSR_K7_PERFCTR1:
  826. case MSR_K7_PERFCTR2:
  827. case MSR_K7_PERFCTR3:
  828. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  829. "0x%x data 0x%llx\n", msr, data);
  830. break;
  831. default:
  832. if (!ignore_msrs) {
  833. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  834. msr, data);
  835. return 1;
  836. } else {
  837. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  838. msr, data);
  839. break;
  840. }
  841. }
  842. return 0;
  843. }
  844. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  845. /*
  846. * Reads an msr value (of 'msr_index') into 'pdata'.
  847. * Returns 0 on success, non-0 otherwise.
  848. * Assumes vcpu_load() was already called.
  849. */
  850. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  851. {
  852. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  853. }
  854. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  855. {
  856. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  857. if (!msr_mtrr_valid(msr))
  858. return 1;
  859. if (msr == MSR_MTRRdefType)
  860. *pdata = vcpu->arch.mtrr_state.def_type +
  861. (vcpu->arch.mtrr_state.enabled << 10);
  862. else if (msr == MSR_MTRRfix64K_00000)
  863. *pdata = p[0];
  864. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  865. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  866. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  867. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  868. else if (msr == MSR_IA32_CR_PAT)
  869. *pdata = vcpu->arch.pat;
  870. else { /* Variable MTRRs */
  871. int idx, is_mtrr_mask;
  872. u64 *pt;
  873. idx = (msr - 0x200) / 2;
  874. is_mtrr_mask = msr - 0x200 - 2 * idx;
  875. if (!is_mtrr_mask)
  876. pt =
  877. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  878. else
  879. pt =
  880. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  881. *pdata = *pt;
  882. }
  883. return 0;
  884. }
  885. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  886. {
  887. u64 data;
  888. u64 mcg_cap = vcpu->arch.mcg_cap;
  889. unsigned bank_num = mcg_cap & 0xff;
  890. switch (msr) {
  891. case MSR_IA32_P5_MC_ADDR:
  892. case MSR_IA32_P5_MC_TYPE:
  893. data = 0;
  894. break;
  895. case MSR_IA32_MCG_CAP:
  896. data = vcpu->arch.mcg_cap;
  897. break;
  898. case MSR_IA32_MCG_CTL:
  899. if (!(mcg_cap & MCG_CTL_P))
  900. return 1;
  901. data = vcpu->arch.mcg_ctl;
  902. break;
  903. case MSR_IA32_MCG_STATUS:
  904. data = vcpu->arch.mcg_status;
  905. break;
  906. default:
  907. if (msr >= MSR_IA32_MC0_CTL &&
  908. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  909. u32 offset = msr - MSR_IA32_MC0_CTL;
  910. data = vcpu->arch.mce_banks[offset];
  911. break;
  912. }
  913. return 1;
  914. }
  915. *pdata = data;
  916. return 0;
  917. }
  918. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  919. {
  920. u64 data;
  921. switch (msr) {
  922. case MSR_IA32_PLATFORM_ID:
  923. case MSR_IA32_UCODE_REV:
  924. case MSR_IA32_EBL_CR_POWERON:
  925. case MSR_IA32_DEBUGCTLMSR:
  926. case MSR_IA32_LASTBRANCHFROMIP:
  927. case MSR_IA32_LASTBRANCHTOIP:
  928. case MSR_IA32_LASTINTFROMIP:
  929. case MSR_IA32_LASTINTTOIP:
  930. case MSR_K8_SYSCFG:
  931. case MSR_K7_HWCR:
  932. case MSR_VM_HSAVE_PA:
  933. case MSR_P6_PERFCTR0:
  934. case MSR_P6_PERFCTR1:
  935. case MSR_P6_EVNTSEL0:
  936. case MSR_P6_EVNTSEL1:
  937. case MSR_K7_EVNTSEL0:
  938. case MSR_K7_PERFCTR0:
  939. case MSR_K8_INT_PENDING_MSG:
  940. case MSR_AMD64_NB_CFG:
  941. case MSR_FAM10H_MMIO_CONF_BASE:
  942. data = 0;
  943. break;
  944. case MSR_MTRRcap:
  945. data = 0x500 | KVM_NR_VAR_MTRR;
  946. break;
  947. case 0x200 ... 0x2ff:
  948. return get_msr_mtrr(vcpu, msr, pdata);
  949. case 0xcd: /* fsb frequency */
  950. data = 3;
  951. break;
  952. case MSR_IA32_APICBASE:
  953. data = kvm_get_apic_base(vcpu);
  954. break;
  955. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  956. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  957. break;
  958. case MSR_IA32_MISC_ENABLE:
  959. data = vcpu->arch.ia32_misc_enable_msr;
  960. break;
  961. case MSR_IA32_PERF_STATUS:
  962. /* TSC increment by tick */
  963. data = 1000ULL;
  964. /* CPU multiplier */
  965. data |= (((uint64_t)4ULL) << 40);
  966. break;
  967. case MSR_EFER:
  968. data = vcpu->arch.shadow_efer;
  969. break;
  970. case MSR_KVM_WALL_CLOCK:
  971. data = vcpu->kvm->arch.wall_clock;
  972. break;
  973. case MSR_KVM_SYSTEM_TIME:
  974. data = vcpu->arch.time;
  975. break;
  976. case MSR_IA32_P5_MC_ADDR:
  977. case MSR_IA32_P5_MC_TYPE:
  978. case MSR_IA32_MCG_CAP:
  979. case MSR_IA32_MCG_CTL:
  980. case MSR_IA32_MCG_STATUS:
  981. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  982. return get_msr_mce(vcpu, msr, pdata);
  983. default:
  984. if (!ignore_msrs) {
  985. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  986. return 1;
  987. } else {
  988. pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  989. data = 0;
  990. }
  991. break;
  992. }
  993. *pdata = data;
  994. return 0;
  995. }
  996. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  997. /*
  998. * Read or write a bunch of msrs. All parameters are kernel addresses.
  999. *
  1000. * @return number of msrs set successfully.
  1001. */
  1002. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  1003. struct kvm_msr_entry *entries,
  1004. int (*do_msr)(struct kvm_vcpu *vcpu,
  1005. unsigned index, u64 *data))
  1006. {
  1007. int i;
  1008. vcpu_load(vcpu);
  1009. down_read(&vcpu->kvm->slots_lock);
  1010. for (i = 0; i < msrs->nmsrs; ++i)
  1011. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  1012. break;
  1013. up_read(&vcpu->kvm->slots_lock);
  1014. vcpu_put(vcpu);
  1015. return i;
  1016. }
  1017. /*
  1018. * Read or write a bunch of msrs. Parameters are user addresses.
  1019. *
  1020. * @return number of msrs set successfully.
  1021. */
  1022. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  1023. int (*do_msr)(struct kvm_vcpu *vcpu,
  1024. unsigned index, u64 *data),
  1025. int writeback)
  1026. {
  1027. struct kvm_msrs msrs;
  1028. struct kvm_msr_entry *entries;
  1029. int r, n;
  1030. unsigned size;
  1031. r = -EFAULT;
  1032. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  1033. goto out;
  1034. r = -E2BIG;
  1035. if (msrs.nmsrs >= MAX_IO_MSRS)
  1036. goto out;
  1037. r = -ENOMEM;
  1038. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  1039. entries = vmalloc(size);
  1040. if (!entries)
  1041. goto out;
  1042. r = -EFAULT;
  1043. if (copy_from_user(entries, user_msrs->entries, size))
  1044. goto out_free;
  1045. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  1046. if (r < 0)
  1047. goto out_free;
  1048. r = -EFAULT;
  1049. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1050. goto out_free;
  1051. r = n;
  1052. out_free:
  1053. vfree(entries);
  1054. out:
  1055. return r;
  1056. }
  1057. int kvm_dev_ioctl_check_extension(long ext)
  1058. {
  1059. int r;
  1060. switch (ext) {
  1061. case KVM_CAP_IRQCHIP:
  1062. case KVM_CAP_HLT:
  1063. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1064. case KVM_CAP_SET_TSS_ADDR:
  1065. case KVM_CAP_EXT_CPUID:
  1066. case KVM_CAP_CLOCKSOURCE:
  1067. case KVM_CAP_PIT:
  1068. case KVM_CAP_NOP_IO_DELAY:
  1069. case KVM_CAP_MP_STATE:
  1070. case KVM_CAP_SYNC_MMU:
  1071. case KVM_CAP_REINJECT_CONTROL:
  1072. case KVM_CAP_IRQ_INJECT_STATUS:
  1073. case KVM_CAP_ASSIGN_DEV_IRQ:
  1074. case KVM_CAP_IRQFD:
  1075. case KVM_CAP_IOEVENTFD:
  1076. case KVM_CAP_PIT2:
  1077. case KVM_CAP_PIT_STATE2:
  1078. case KVM_CAP_SET_IDENTITY_MAP_ADDR:
  1079. r = 1;
  1080. break;
  1081. case KVM_CAP_COALESCED_MMIO:
  1082. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1083. break;
  1084. case KVM_CAP_VAPIC:
  1085. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1086. break;
  1087. case KVM_CAP_NR_VCPUS:
  1088. r = KVM_MAX_VCPUS;
  1089. break;
  1090. case KVM_CAP_NR_MEMSLOTS:
  1091. r = KVM_MEMORY_SLOTS;
  1092. break;
  1093. case KVM_CAP_PV_MMU:
  1094. r = !tdp_enabled;
  1095. break;
  1096. case KVM_CAP_IOMMU:
  1097. r = iommu_found();
  1098. break;
  1099. case KVM_CAP_MCE:
  1100. r = KVM_MAX_MCE_BANKS;
  1101. break;
  1102. default:
  1103. r = 0;
  1104. break;
  1105. }
  1106. return r;
  1107. }
  1108. long kvm_arch_dev_ioctl(struct file *filp,
  1109. unsigned int ioctl, unsigned long arg)
  1110. {
  1111. void __user *argp = (void __user *)arg;
  1112. long r;
  1113. switch (ioctl) {
  1114. case KVM_GET_MSR_INDEX_LIST: {
  1115. struct kvm_msr_list __user *user_msr_list = argp;
  1116. struct kvm_msr_list msr_list;
  1117. unsigned n;
  1118. r = -EFAULT;
  1119. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1120. goto out;
  1121. n = msr_list.nmsrs;
  1122. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1123. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1124. goto out;
  1125. r = -E2BIG;
  1126. if (n < msr_list.nmsrs)
  1127. goto out;
  1128. r = -EFAULT;
  1129. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1130. num_msrs_to_save * sizeof(u32)))
  1131. goto out;
  1132. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1133. &emulated_msrs,
  1134. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1135. goto out;
  1136. r = 0;
  1137. break;
  1138. }
  1139. case KVM_GET_SUPPORTED_CPUID: {
  1140. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1141. struct kvm_cpuid2 cpuid;
  1142. r = -EFAULT;
  1143. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1144. goto out;
  1145. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1146. cpuid_arg->entries);
  1147. if (r)
  1148. goto out;
  1149. r = -EFAULT;
  1150. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1151. goto out;
  1152. r = 0;
  1153. break;
  1154. }
  1155. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1156. u64 mce_cap;
  1157. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1158. r = -EFAULT;
  1159. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1160. goto out;
  1161. r = 0;
  1162. break;
  1163. }
  1164. default:
  1165. r = -EINVAL;
  1166. }
  1167. out:
  1168. return r;
  1169. }
  1170. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1171. {
  1172. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1173. kvm_request_guest_time_update(vcpu);
  1174. }
  1175. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1176. {
  1177. kvm_x86_ops->vcpu_put(vcpu);
  1178. kvm_put_guest_fpu(vcpu);
  1179. }
  1180. static int is_efer_nx(void)
  1181. {
  1182. unsigned long long efer = 0;
  1183. rdmsrl_safe(MSR_EFER, &efer);
  1184. return efer & EFER_NX;
  1185. }
  1186. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1187. {
  1188. int i;
  1189. struct kvm_cpuid_entry2 *e, *entry;
  1190. entry = NULL;
  1191. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1192. e = &vcpu->arch.cpuid_entries[i];
  1193. if (e->function == 0x80000001) {
  1194. entry = e;
  1195. break;
  1196. }
  1197. }
  1198. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1199. entry->edx &= ~(1 << 20);
  1200. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1201. }
  1202. }
  1203. /* when an old userspace process fills a new kernel module */
  1204. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1205. struct kvm_cpuid *cpuid,
  1206. struct kvm_cpuid_entry __user *entries)
  1207. {
  1208. int r, i;
  1209. struct kvm_cpuid_entry *cpuid_entries;
  1210. r = -E2BIG;
  1211. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1212. goto out;
  1213. r = -ENOMEM;
  1214. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1215. if (!cpuid_entries)
  1216. goto out;
  1217. r = -EFAULT;
  1218. if (copy_from_user(cpuid_entries, entries,
  1219. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1220. goto out_free;
  1221. for (i = 0; i < cpuid->nent; i++) {
  1222. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1223. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1224. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1225. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1226. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1227. vcpu->arch.cpuid_entries[i].index = 0;
  1228. vcpu->arch.cpuid_entries[i].flags = 0;
  1229. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1230. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1231. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1232. }
  1233. vcpu->arch.cpuid_nent = cpuid->nent;
  1234. cpuid_fix_nx_cap(vcpu);
  1235. r = 0;
  1236. kvm_apic_set_version(vcpu);
  1237. out_free:
  1238. vfree(cpuid_entries);
  1239. out:
  1240. return r;
  1241. }
  1242. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1243. struct kvm_cpuid2 *cpuid,
  1244. struct kvm_cpuid_entry2 __user *entries)
  1245. {
  1246. int r;
  1247. r = -E2BIG;
  1248. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1249. goto out;
  1250. r = -EFAULT;
  1251. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1252. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1253. goto out;
  1254. vcpu->arch.cpuid_nent = cpuid->nent;
  1255. kvm_apic_set_version(vcpu);
  1256. return 0;
  1257. out:
  1258. return r;
  1259. }
  1260. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1261. struct kvm_cpuid2 *cpuid,
  1262. struct kvm_cpuid_entry2 __user *entries)
  1263. {
  1264. int r;
  1265. r = -E2BIG;
  1266. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1267. goto out;
  1268. r = -EFAULT;
  1269. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1270. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1271. goto out;
  1272. return 0;
  1273. out:
  1274. cpuid->nent = vcpu->arch.cpuid_nent;
  1275. return r;
  1276. }
  1277. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1278. u32 index)
  1279. {
  1280. entry->function = function;
  1281. entry->index = index;
  1282. cpuid_count(entry->function, entry->index,
  1283. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1284. entry->flags = 0;
  1285. }
  1286. #define F(x) bit(X86_FEATURE_##x)
  1287. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1288. u32 index, int *nent, int maxnent)
  1289. {
  1290. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1291. unsigned f_gbpages = kvm_x86_ops->gb_page_enable() ? F(GBPAGES) : 0;
  1292. #ifdef CONFIG_X86_64
  1293. unsigned f_lm = F(LM);
  1294. #else
  1295. unsigned f_lm = 0;
  1296. #endif
  1297. /* cpuid 1.edx */
  1298. const u32 kvm_supported_word0_x86_features =
  1299. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1300. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1301. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1302. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1303. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1304. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1305. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1306. 0 /* HTT, TM, Reserved, PBE */;
  1307. /* cpuid 0x80000001.edx */
  1308. const u32 kvm_supported_word1_x86_features =
  1309. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1310. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1311. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1312. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1313. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1314. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1315. F(FXSR) | F(FXSR_OPT) | f_gbpages | 0 /* RDTSCP */ |
  1316. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1317. /* cpuid 1.ecx */
  1318. const u32 kvm_supported_word4_x86_features =
  1319. F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
  1320. 0 /* DS-CPL, VMX, SMX, EST */ |
  1321. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1322. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1323. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1324. F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
  1325. 0 /* Reserved, XSAVE, OSXSAVE */;
  1326. /* cpuid 0x80000001.ecx */
  1327. const u32 kvm_supported_word6_x86_features =
  1328. F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
  1329. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1330. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1331. 0 /* SKINIT */ | 0 /* WDT */;
  1332. /* all calls to cpuid_count() should be made on the same cpu */
  1333. get_cpu();
  1334. do_cpuid_1_ent(entry, function, index);
  1335. ++*nent;
  1336. switch (function) {
  1337. case 0:
  1338. entry->eax = min(entry->eax, (u32)0xb);
  1339. break;
  1340. case 1:
  1341. entry->edx &= kvm_supported_word0_x86_features;
  1342. entry->ecx &= kvm_supported_word4_x86_features;
  1343. /* we support x2apic emulation even if host does not support
  1344. * it since we emulate x2apic in software */
  1345. entry->ecx |= F(X2APIC);
  1346. break;
  1347. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1348. * may return different values. This forces us to get_cpu() before
  1349. * issuing the first command, and also to emulate this annoying behavior
  1350. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1351. case 2: {
  1352. int t, times = entry->eax & 0xff;
  1353. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1354. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1355. for (t = 1; t < times && *nent < maxnent; ++t) {
  1356. do_cpuid_1_ent(&entry[t], function, 0);
  1357. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1358. ++*nent;
  1359. }
  1360. break;
  1361. }
  1362. /* function 4 and 0xb have additional index. */
  1363. case 4: {
  1364. int i, cache_type;
  1365. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1366. /* read more entries until cache_type is zero */
  1367. for (i = 1; *nent < maxnent; ++i) {
  1368. cache_type = entry[i - 1].eax & 0x1f;
  1369. if (!cache_type)
  1370. break;
  1371. do_cpuid_1_ent(&entry[i], function, i);
  1372. entry[i].flags |=
  1373. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1374. ++*nent;
  1375. }
  1376. break;
  1377. }
  1378. case 0xb: {
  1379. int i, level_type;
  1380. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1381. /* read more entries until level_type is zero */
  1382. for (i = 1; *nent < maxnent; ++i) {
  1383. level_type = entry[i - 1].ecx & 0xff00;
  1384. if (!level_type)
  1385. break;
  1386. do_cpuid_1_ent(&entry[i], function, i);
  1387. entry[i].flags |=
  1388. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1389. ++*nent;
  1390. }
  1391. break;
  1392. }
  1393. case 0x80000000:
  1394. entry->eax = min(entry->eax, 0x8000001a);
  1395. break;
  1396. case 0x80000001:
  1397. entry->edx &= kvm_supported_word1_x86_features;
  1398. entry->ecx &= kvm_supported_word6_x86_features;
  1399. break;
  1400. }
  1401. put_cpu();
  1402. }
  1403. #undef F
  1404. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1405. struct kvm_cpuid_entry2 __user *entries)
  1406. {
  1407. struct kvm_cpuid_entry2 *cpuid_entries;
  1408. int limit, nent = 0, r = -E2BIG;
  1409. u32 func;
  1410. if (cpuid->nent < 1)
  1411. goto out;
  1412. r = -ENOMEM;
  1413. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1414. if (!cpuid_entries)
  1415. goto out;
  1416. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1417. limit = cpuid_entries[0].eax;
  1418. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1419. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1420. &nent, cpuid->nent);
  1421. r = -E2BIG;
  1422. if (nent >= cpuid->nent)
  1423. goto out_free;
  1424. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1425. limit = cpuid_entries[nent - 1].eax;
  1426. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1427. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1428. &nent, cpuid->nent);
  1429. r = -E2BIG;
  1430. if (nent >= cpuid->nent)
  1431. goto out_free;
  1432. r = -EFAULT;
  1433. if (copy_to_user(entries, cpuid_entries,
  1434. nent * sizeof(struct kvm_cpuid_entry2)))
  1435. goto out_free;
  1436. cpuid->nent = nent;
  1437. r = 0;
  1438. out_free:
  1439. vfree(cpuid_entries);
  1440. out:
  1441. return r;
  1442. }
  1443. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1444. struct kvm_lapic_state *s)
  1445. {
  1446. vcpu_load(vcpu);
  1447. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1448. vcpu_put(vcpu);
  1449. return 0;
  1450. }
  1451. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1452. struct kvm_lapic_state *s)
  1453. {
  1454. vcpu_load(vcpu);
  1455. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1456. kvm_apic_post_state_restore(vcpu);
  1457. update_cr8_intercept(vcpu);
  1458. vcpu_put(vcpu);
  1459. return 0;
  1460. }
  1461. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1462. struct kvm_interrupt *irq)
  1463. {
  1464. if (irq->irq < 0 || irq->irq >= 256)
  1465. return -EINVAL;
  1466. if (irqchip_in_kernel(vcpu->kvm))
  1467. return -ENXIO;
  1468. vcpu_load(vcpu);
  1469. kvm_queue_interrupt(vcpu, irq->irq, false);
  1470. vcpu_put(vcpu);
  1471. return 0;
  1472. }
  1473. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1474. {
  1475. vcpu_load(vcpu);
  1476. kvm_inject_nmi(vcpu);
  1477. vcpu_put(vcpu);
  1478. return 0;
  1479. }
  1480. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1481. struct kvm_tpr_access_ctl *tac)
  1482. {
  1483. if (tac->flags)
  1484. return -EINVAL;
  1485. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1486. return 0;
  1487. }
  1488. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  1489. u64 mcg_cap)
  1490. {
  1491. int r;
  1492. unsigned bank_num = mcg_cap & 0xff, bank;
  1493. r = -EINVAL;
  1494. if (!bank_num)
  1495. goto out;
  1496. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  1497. goto out;
  1498. r = 0;
  1499. vcpu->arch.mcg_cap = mcg_cap;
  1500. /* Init IA32_MCG_CTL to all 1s */
  1501. if (mcg_cap & MCG_CTL_P)
  1502. vcpu->arch.mcg_ctl = ~(u64)0;
  1503. /* Init IA32_MCi_CTL to all 1s */
  1504. for (bank = 0; bank < bank_num; bank++)
  1505. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  1506. out:
  1507. return r;
  1508. }
  1509. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  1510. struct kvm_x86_mce *mce)
  1511. {
  1512. u64 mcg_cap = vcpu->arch.mcg_cap;
  1513. unsigned bank_num = mcg_cap & 0xff;
  1514. u64 *banks = vcpu->arch.mce_banks;
  1515. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  1516. return -EINVAL;
  1517. /*
  1518. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  1519. * reporting is disabled
  1520. */
  1521. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  1522. vcpu->arch.mcg_ctl != ~(u64)0)
  1523. return 0;
  1524. banks += 4 * mce->bank;
  1525. /*
  1526. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  1527. * reporting is disabled for the bank
  1528. */
  1529. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  1530. return 0;
  1531. if (mce->status & MCI_STATUS_UC) {
  1532. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  1533. !(vcpu->arch.cr4 & X86_CR4_MCE)) {
  1534. printk(KERN_DEBUG "kvm: set_mce: "
  1535. "injects mce exception while "
  1536. "previous one is in progress!\n");
  1537. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1538. return 0;
  1539. }
  1540. if (banks[1] & MCI_STATUS_VAL)
  1541. mce->status |= MCI_STATUS_OVER;
  1542. banks[2] = mce->addr;
  1543. banks[3] = mce->misc;
  1544. vcpu->arch.mcg_status = mce->mcg_status;
  1545. banks[1] = mce->status;
  1546. kvm_queue_exception(vcpu, MC_VECTOR);
  1547. } else if (!(banks[1] & MCI_STATUS_VAL)
  1548. || !(banks[1] & MCI_STATUS_UC)) {
  1549. if (banks[1] & MCI_STATUS_VAL)
  1550. mce->status |= MCI_STATUS_OVER;
  1551. banks[2] = mce->addr;
  1552. banks[3] = mce->misc;
  1553. banks[1] = mce->status;
  1554. } else
  1555. banks[1] |= MCI_STATUS_OVER;
  1556. return 0;
  1557. }
  1558. long kvm_arch_vcpu_ioctl(struct file *filp,
  1559. unsigned int ioctl, unsigned long arg)
  1560. {
  1561. struct kvm_vcpu *vcpu = filp->private_data;
  1562. void __user *argp = (void __user *)arg;
  1563. int r;
  1564. struct kvm_lapic_state *lapic = NULL;
  1565. switch (ioctl) {
  1566. case KVM_GET_LAPIC: {
  1567. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1568. r = -ENOMEM;
  1569. if (!lapic)
  1570. goto out;
  1571. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1572. if (r)
  1573. goto out;
  1574. r = -EFAULT;
  1575. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1576. goto out;
  1577. r = 0;
  1578. break;
  1579. }
  1580. case KVM_SET_LAPIC: {
  1581. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1582. r = -ENOMEM;
  1583. if (!lapic)
  1584. goto out;
  1585. r = -EFAULT;
  1586. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1587. goto out;
  1588. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1589. if (r)
  1590. goto out;
  1591. r = 0;
  1592. break;
  1593. }
  1594. case KVM_INTERRUPT: {
  1595. struct kvm_interrupt irq;
  1596. r = -EFAULT;
  1597. if (copy_from_user(&irq, argp, sizeof irq))
  1598. goto out;
  1599. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1600. if (r)
  1601. goto out;
  1602. r = 0;
  1603. break;
  1604. }
  1605. case KVM_NMI: {
  1606. r = kvm_vcpu_ioctl_nmi(vcpu);
  1607. if (r)
  1608. goto out;
  1609. r = 0;
  1610. break;
  1611. }
  1612. case KVM_SET_CPUID: {
  1613. struct kvm_cpuid __user *cpuid_arg = argp;
  1614. struct kvm_cpuid cpuid;
  1615. r = -EFAULT;
  1616. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1617. goto out;
  1618. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1619. if (r)
  1620. goto out;
  1621. break;
  1622. }
  1623. case KVM_SET_CPUID2: {
  1624. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1625. struct kvm_cpuid2 cpuid;
  1626. r = -EFAULT;
  1627. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1628. goto out;
  1629. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1630. cpuid_arg->entries);
  1631. if (r)
  1632. goto out;
  1633. break;
  1634. }
  1635. case KVM_GET_CPUID2: {
  1636. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1637. struct kvm_cpuid2 cpuid;
  1638. r = -EFAULT;
  1639. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1640. goto out;
  1641. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1642. cpuid_arg->entries);
  1643. if (r)
  1644. goto out;
  1645. r = -EFAULT;
  1646. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1647. goto out;
  1648. r = 0;
  1649. break;
  1650. }
  1651. case KVM_GET_MSRS:
  1652. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1653. break;
  1654. case KVM_SET_MSRS:
  1655. r = msr_io(vcpu, argp, do_set_msr, 0);
  1656. break;
  1657. case KVM_TPR_ACCESS_REPORTING: {
  1658. struct kvm_tpr_access_ctl tac;
  1659. r = -EFAULT;
  1660. if (copy_from_user(&tac, argp, sizeof tac))
  1661. goto out;
  1662. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1663. if (r)
  1664. goto out;
  1665. r = -EFAULT;
  1666. if (copy_to_user(argp, &tac, sizeof tac))
  1667. goto out;
  1668. r = 0;
  1669. break;
  1670. };
  1671. case KVM_SET_VAPIC_ADDR: {
  1672. struct kvm_vapic_addr va;
  1673. r = -EINVAL;
  1674. if (!irqchip_in_kernel(vcpu->kvm))
  1675. goto out;
  1676. r = -EFAULT;
  1677. if (copy_from_user(&va, argp, sizeof va))
  1678. goto out;
  1679. r = 0;
  1680. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1681. break;
  1682. }
  1683. case KVM_X86_SETUP_MCE: {
  1684. u64 mcg_cap;
  1685. r = -EFAULT;
  1686. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  1687. goto out;
  1688. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  1689. break;
  1690. }
  1691. case KVM_X86_SET_MCE: {
  1692. struct kvm_x86_mce mce;
  1693. r = -EFAULT;
  1694. if (copy_from_user(&mce, argp, sizeof mce))
  1695. goto out;
  1696. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  1697. break;
  1698. }
  1699. default:
  1700. r = -EINVAL;
  1701. }
  1702. out:
  1703. kfree(lapic);
  1704. return r;
  1705. }
  1706. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1707. {
  1708. int ret;
  1709. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1710. return -1;
  1711. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1712. return ret;
  1713. }
  1714. static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
  1715. u64 ident_addr)
  1716. {
  1717. kvm->arch.ept_identity_map_addr = ident_addr;
  1718. return 0;
  1719. }
  1720. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1721. u32 kvm_nr_mmu_pages)
  1722. {
  1723. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1724. return -EINVAL;
  1725. down_write(&kvm->slots_lock);
  1726. spin_lock(&kvm->mmu_lock);
  1727. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1728. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1729. spin_unlock(&kvm->mmu_lock);
  1730. up_write(&kvm->slots_lock);
  1731. return 0;
  1732. }
  1733. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1734. {
  1735. return kvm->arch.n_alloc_mmu_pages;
  1736. }
  1737. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1738. {
  1739. int i;
  1740. struct kvm_mem_alias *alias;
  1741. for (i = 0; i < kvm->arch.naliases; ++i) {
  1742. alias = &kvm->arch.aliases[i];
  1743. if (gfn >= alias->base_gfn
  1744. && gfn < alias->base_gfn + alias->npages)
  1745. return alias->target_gfn + gfn - alias->base_gfn;
  1746. }
  1747. return gfn;
  1748. }
  1749. /*
  1750. * Set a new alias region. Aliases map a portion of physical memory into
  1751. * another portion. This is useful for memory windows, for example the PC
  1752. * VGA region.
  1753. */
  1754. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1755. struct kvm_memory_alias *alias)
  1756. {
  1757. int r, n;
  1758. struct kvm_mem_alias *p;
  1759. r = -EINVAL;
  1760. /* General sanity checks */
  1761. if (alias->memory_size & (PAGE_SIZE - 1))
  1762. goto out;
  1763. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1764. goto out;
  1765. if (alias->slot >= KVM_ALIAS_SLOTS)
  1766. goto out;
  1767. if (alias->guest_phys_addr + alias->memory_size
  1768. < alias->guest_phys_addr)
  1769. goto out;
  1770. if (alias->target_phys_addr + alias->memory_size
  1771. < alias->target_phys_addr)
  1772. goto out;
  1773. down_write(&kvm->slots_lock);
  1774. spin_lock(&kvm->mmu_lock);
  1775. p = &kvm->arch.aliases[alias->slot];
  1776. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1777. p->npages = alias->memory_size >> PAGE_SHIFT;
  1778. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1779. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1780. if (kvm->arch.aliases[n - 1].npages)
  1781. break;
  1782. kvm->arch.naliases = n;
  1783. spin_unlock(&kvm->mmu_lock);
  1784. kvm_mmu_zap_all(kvm);
  1785. up_write(&kvm->slots_lock);
  1786. return 0;
  1787. out:
  1788. return r;
  1789. }
  1790. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1791. {
  1792. int r;
  1793. r = 0;
  1794. switch (chip->chip_id) {
  1795. case KVM_IRQCHIP_PIC_MASTER:
  1796. memcpy(&chip->chip.pic,
  1797. &pic_irqchip(kvm)->pics[0],
  1798. sizeof(struct kvm_pic_state));
  1799. break;
  1800. case KVM_IRQCHIP_PIC_SLAVE:
  1801. memcpy(&chip->chip.pic,
  1802. &pic_irqchip(kvm)->pics[1],
  1803. sizeof(struct kvm_pic_state));
  1804. break;
  1805. case KVM_IRQCHIP_IOAPIC:
  1806. memcpy(&chip->chip.ioapic,
  1807. ioapic_irqchip(kvm),
  1808. sizeof(struct kvm_ioapic_state));
  1809. break;
  1810. default:
  1811. r = -EINVAL;
  1812. break;
  1813. }
  1814. return r;
  1815. }
  1816. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1817. {
  1818. int r;
  1819. r = 0;
  1820. switch (chip->chip_id) {
  1821. case KVM_IRQCHIP_PIC_MASTER:
  1822. spin_lock(&pic_irqchip(kvm)->lock);
  1823. memcpy(&pic_irqchip(kvm)->pics[0],
  1824. &chip->chip.pic,
  1825. sizeof(struct kvm_pic_state));
  1826. spin_unlock(&pic_irqchip(kvm)->lock);
  1827. break;
  1828. case KVM_IRQCHIP_PIC_SLAVE:
  1829. spin_lock(&pic_irqchip(kvm)->lock);
  1830. memcpy(&pic_irqchip(kvm)->pics[1],
  1831. &chip->chip.pic,
  1832. sizeof(struct kvm_pic_state));
  1833. spin_unlock(&pic_irqchip(kvm)->lock);
  1834. break;
  1835. case KVM_IRQCHIP_IOAPIC:
  1836. mutex_lock(&kvm->irq_lock);
  1837. memcpy(ioapic_irqchip(kvm),
  1838. &chip->chip.ioapic,
  1839. sizeof(struct kvm_ioapic_state));
  1840. mutex_unlock(&kvm->irq_lock);
  1841. break;
  1842. default:
  1843. r = -EINVAL;
  1844. break;
  1845. }
  1846. kvm_pic_update_irq(pic_irqchip(kvm));
  1847. return r;
  1848. }
  1849. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1850. {
  1851. int r = 0;
  1852. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1853. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1854. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1855. return r;
  1856. }
  1857. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1858. {
  1859. int r = 0;
  1860. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1861. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1862. kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
  1863. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1864. return r;
  1865. }
  1866. static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  1867. {
  1868. int r = 0;
  1869. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1870. memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
  1871. sizeof(ps->channels));
  1872. ps->flags = kvm->arch.vpit->pit_state.flags;
  1873. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1874. return r;
  1875. }
  1876. static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  1877. {
  1878. int r = 0, start = 0;
  1879. u32 prev_legacy, cur_legacy;
  1880. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1881. prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
  1882. cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
  1883. if (!prev_legacy && cur_legacy)
  1884. start = 1;
  1885. memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
  1886. sizeof(kvm->arch.vpit->pit_state.channels));
  1887. kvm->arch.vpit->pit_state.flags = ps->flags;
  1888. kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
  1889. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1890. return r;
  1891. }
  1892. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  1893. struct kvm_reinject_control *control)
  1894. {
  1895. if (!kvm->arch.vpit)
  1896. return -ENXIO;
  1897. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1898. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  1899. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1900. return 0;
  1901. }
  1902. /*
  1903. * Get (and clear) the dirty memory log for a memory slot.
  1904. */
  1905. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1906. struct kvm_dirty_log *log)
  1907. {
  1908. int r;
  1909. int n;
  1910. struct kvm_memory_slot *memslot;
  1911. int is_dirty = 0;
  1912. down_write(&kvm->slots_lock);
  1913. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1914. if (r)
  1915. goto out;
  1916. /* If nothing is dirty, don't bother messing with page tables. */
  1917. if (is_dirty) {
  1918. spin_lock(&kvm->mmu_lock);
  1919. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1920. spin_unlock(&kvm->mmu_lock);
  1921. memslot = &kvm->memslots[log->slot];
  1922. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1923. memset(memslot->dirty_bitmap, 0, n);
  1924. }
  1925. r = 0;
  1926. out:
  1927. up_write(&kvm->slots_lock);
  1928. return r;
  1929. }
  1930. long kvm_arch_vm_ioctl(struct file *filp,
  1931. unsigned int ioctl, unsigned long arg)
  1932. {
  1933. struct kvm *kvm = filp->private_data;
  1934. void __user *argp = (void __user *)arg;
  1935. int r = -EINVAL;
  1936. /*
  1937. * This union makes it completely explicit to gcc-3.x
  1938. * that these two variables' stack usage should be
  1939. * combined, not added together.
  1940. */
  1941. union {
  1942. struct kvm_pit_state ps;
  1943. struct kvm_pit_state2 ps2;
  1944. struct kvm_memory_alias alias;
  1945. struct kvm_pit_config pit_config;
  1946. } u;
  1947. switch (ioctl) {
  1948. case KVM_SET_TSS_ADDR:
  1949. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1950. if (r < 0)
  1951. goto out;
  1952. break;
  1953. case KVM_SET_IDENTITY_MAP_ADDR: {
  1954. u64 ident_addr;
  1955. r = -EFAULT;
  1956. if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
  1957. goto out;
  1958. r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
  1959. if (r < 0)
  1960. goto out;
  1961. break;
  1962. }
  1963. case KVM_SET_MEMORY_REGION: {
  1964. struct kvm_memory_region kvm_mem;
  1965. struct kvm_userspace_memory_region kvm_userspace_mem;
  1966. r = -EFAULT;
  1967. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1968. goto out;
  1969. kvm_userspace_mem.slot = kvm_mem.slot;
  1970. kvm_userspace_mem.flags = kvm_mem.flags;
  1971. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1972. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1973. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1974. if (r)
  1975. goto out;
  1976. break;
  1977. }
  1978. case KVM_SET_NR_MMU_PAGES:
  1979. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1980. if (r)
  1981. goto out;
  1982. break;
  1983. case KVM_GET_NR_MMU_PAGES:
  1984. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1985. break;
  1986. case KVM_SET_MEMORY_ALIAS:
  1987. r = -EFAULT;
  1988. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1989. goto out;
  1990. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1991. if (r)
  1992. goto out;
  1993. break;
  1994. case KVM_CREATE_IRQCHIP:
  1995. r = -ENOMEM;
  1996. kvm->arch.vpic = kvm_create_pic(kvm);
  1997. if (kvm->arch.vpic) {
  1998. r = kvm_ioapic_init(kvm);
  1999. if (r) {
  2000. kfree(kvm->arch.vpic);
  2001. kvm->arch.vpic = NULL;
  2002. goto out;
  2003. }
  2004. } else
  2005. goto out;
  2006. r = kvm_setup_default_irq_routing(kvm);
  2007. if (r) {
  2008. kfree(kvm->arch.vpic);
  2009. kfree(kvm->arch.vioapic);
  2010. goto out;
  2011. }
  2012. break;
  2013. case KVM_CREATE_PIT:
  2014. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  2015. goto create_pit;
  2016. case KVM_CREATE_PIT2:
  2017. r = -EFAULT;
  2018. if (copy_from_user(&u.pit_config, argp,
  2019. sizeof(struct kvm_pit_config)))
  2020. goto out;
  2021. create_pit:
  2022. down_write(&kvm->slots_lock);
  2023. r = -EEXIST;
  2024. if (kvm->arch.vpit)
  2025. goto create_pit_unlock;
  2026. r = -ENOMEM;
  2027. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  2028. if (kvm->arch.vpit)
  2029. r = 0;
  2030. create_pit_unlock:
  2031. up_write(&kvm->slots_lock);
  2032. break;
  2033. case KVM_IRQ_LINE_STATUS:
  2034. case KVM_IRQ_LINE: {
  2035. struct kvm_irq_level irq_event;
  2036. r = -EFAULT;
  2037. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  2038. goto out;
  2039. if (irqchip_in_kernel(kvm)) {
  2040. __s32 status;
  2041. mutex_lock(&kvm->irq_lock);
  2042. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  2043. irq_event.irq, irq_event.level);
  2044. mutex_unlock(&kvm->irq_lock);
  2045. if (ioctl == KVM_IRQ_LINE_STATUS) {
  2046. irq_event.status = status;
  2047. if (copy_to_user(argp, &irq_event,
  2048. sizeof irq_event))
  2049. goto out;
  2050. }
  2051. r = 0;
  2052. }
  2053. break;
  2054. }
  2055. case KVM_GET_IRQCHIP: {
  2056. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2057. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2058. r = -ENOMEM;
  2059. if (!chip)
  2060. goto out;
  2061. r = -EFAULT;
  2062. if (copy_from_user(chip, argp, sizeof *chip))
  2063. goto get_irqchip_out;
  2064. r = -ENXIO;
  2065. if (!irqchip_in_kernel(kvm))
  2066. goto get_irqchip_out;
  2067. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  2068. if (r)
  2069. goto get_irqchip_out;
  2070. r = -EFAULT;
  2071. if (copy_to_user(argp, chip, sizeof *chip))
  2072. goto get_irqchip_out;
  2073. r = 0;
  2074. get_irqchip_out:
  2075. kfree(chip);
  2076. if (r)
  2077. goto out;
  2078. break;
  2079. }
  2080. case KVM_SET_IRQCHIP: {
  2081. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2082. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2083. r = -ENOMEM;
  2084. if (!chip)
  2085. goto out;
  2086. r = -EFAULT;
  2087. if (copy_from_user(chip, argp, sizeof *chip))
  2088. goto set_irqchip_out;
  2089. r = -ENXIO;
  2090. if (!irqchip_in_kernel(kvm))
  2091. goto set_irqchip_out;
  2092. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  2093. if (r)
  2094. goto set_irqchip_out;
  2095. r = 0;
  2096. set_irqchip_out:
  2097. kfree(chip);
  2098. if (r)
  2099. goto out;
  2100. break;
  2101. }
  2102. case KVM_GET_PIT: {
  2103. r = -EFAULT;
  2104. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2105. goto out;
  2106. r = -ENXIO;
  2107. if (!kvm->arch.vpit)
  2108. goto out;
  2109. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  2110. if (r)
  2111. goto out;
  2112. r = -EFAULT;
  2113. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  2114. goto out;
  2115. r = 0;
  2116. break;
  2117. }
  2118. case KVM_SET_PIT: {
  2119. r = -EFAULT;
  2120. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  2121. goto out;
  2122. r = -ENXIO;
  2123. if (!kvm->arch.vpit)
  2124. goto out;
  2125. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  2126. if (r)
  2127. goto out;
  2128. r = 0;
  2129. break;
  2130. }
  2131. case KVM_GET_PIT2: {
  2132. r = -ENXIO;
  2133. if (!kvm->arch.vpit)
  2134. goto out;
  2135. r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
  2136. if (r)
  2137. goto out;
  2138. r = -EFAULT;
  2139. if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
  2140. goto out;
  2141. r = 0;
  2142. break;
  2143. }
  2144. case KVM_SET_PIT2: {
  2145. r = -EFAULT;
  2146. if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
  2147. goto out;
  2148. r = -ENXIO;
  2149. if (!kvm->arch.vpit)
  2150. goto out;
  2151. r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
  2152. if (r)
  2153. goto out;
  2154. r = 0;
  2155. break;
  2156. }
  2157. case KVM_REINJECT_CONTROL: {
  2158. struct kvm_reinject_control control;
  2159. r = -EFAULT;
  2160. if (copy_from_user(&control, argp, sizeof(control)))
  2161. goto out;
  2162. r = kvm_vm_ioctl_reinject(kvm, &control);
  2163. if (r)
  2164. goto out;
  2165. r = 0;
  2166. break;
  2167. }
  2168. default:
  2169. ;
  2170. }
  2171. out:
  2172. return r;
  2173. }
  2174. static void kvm_init_msr_list(void)
  2175. {
  2176. u32 dummy[2];
  2177. unsigned i, j;
  2178. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  2179. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  2180. continue;
  2181. if (j < i)
  2182. msrs_to_save[j] = msrs_to_save[i];
  2183. j++;
  2184. }
  2185. num_msrs_to_save = j;
  2186. }
  2187. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  2188. const void *v)
  2189. {
  2190. if (vcpu->arch.apic &&
  2191. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
  2192. return 0;
  2193. return kvm_io_bus_write(&vcpu->kvm->mmio_bus, addr, len, v);
  2194. }
  2195. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  2196. {
  2197. if (vcpu->arch.apic &&
  2198. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
  2199. return 0;
  2200. return kvm_io_bus_read(&vcpu->kvm->mmio_bus, addr, len, v);
  2201. }
  2202. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2203. struct kvm_vcpu *vcpu)
  2204. {
  2205. void *data = val;
  2206. int r = X86EMUL_CONTINUE;
  2207. while (bytes) {
  2208. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2209. unsigned offset = addr & (PAGE_SIZE-1);
  2210. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  2211. int ret;
  2212. if (gpa == UNMAPPED_GVA) {
  2213. r = X86EMUL_PROPAGATE_FAULT;
  2214. goto out;
  2215. }
  2216. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  2217. if (ret < 0) {
  2218. r = X86EMUL_UNHANDLEABLE;
  2219. goto out;
  2220. }
  2221. bytes -= toread;
  2222. data += toread;
  2223. addr += toread;
  2224. }
  2225. out:
  2226. return r;
  2227. }
  2228. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2229. struct kvm_vcpu *vcpu)
  2230. {
  2231. void *data = val;
  2232. int r = X86EMUL_CONTINUE;
  2233. while (bytes) {
  2234. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2235. unsigned offset = addr & (PAGE_SIZE-1);
  2236. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  2237. int ret;
  2238. if (gpa == UNMAPPED_GVA) {
  2239. r = X86EMUL_PROPAGATE_FAULT;
  2240. goto out;
  2241. }
  2242. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  2243. if (ret < 0) {
  2244. r = X86EMUL_UNHANDLEABLE;
  2245. goto out;
  2246. }
  2247. bytes -= towrite;
  2248. data += towrite;
  2249. addr += towrite;
  2250. }
  2251. out:
  2252. return r;
  2253. }
  2254. static int emulator_read_emulated(unsigned long addr,
  2255. void *val,
  2256. unsigned int bytes,
  2257. struct kvm_vcpu *vcpu)
  2258. {
  2259. gpa_t gpa;
  2260. if (vcpu->mmio_read_completed) {
  2261. memcpy(val, vcpu->mmio_data, bytes);
  2262. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  2263. vcpu->mmio_phys_addr, *(u64 *)val);
  2264. vcpu->mmio_read_completed = 0;
  2265. return X86EMUL_CONTINUE;
  2266. }
  2267. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2268. /* For APIC access vmexit */
  2269. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2270. goto mmio;
  2271. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  2272. == X86EMUL_CONTINUE)
  2273. return X86EMUL_CONTINUE;
  2274. if (gpa == UNMAPPED_GVA)
  2275. return X86EMUL_PROPAGATE_FAULT;
  2276. mmio:
  2277. /*
  2278. * Is this MMIO handled locally?
  2279. */
  2280. if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
  2281. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
  2282. return X86EMUL_CONTINUE;
  2283. }
  2284. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  2285. vcpu->mmio_needed = 1;
  2286. vcpu->mmio_phys_addr = gpa;
  2287. vcpu->mmio_size = bytes;
  2288. vcpu->mmio_is_write = 0;
  2289. return X86EMUL_UNHANDLEABLE;
  2290. }
  2291. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  2292. const void *val, int bytes)
  2293. {
  2294. int ret;
  2295. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  2296. if (ret < 0)
  2297. return 0;
  2298. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  2299. return 1;
  2300. }
  2301. static int emulator_write_emulated_onepage(unsigned long addr,
  2302. const void *val,
  2303. unsigned int bytes,
  2304. struct kvm_vcpu *vcpu)
  2305. {
  2306. gpa_t gpa;
  2307. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2308. if (gpa == UNMAPPED_GVA) {
  2309. kvm_inject_page_fault(vcpu, addr, 2);
  2310. return X86EMUL_PROPAGATE_FAULT;
  2311. }
  2312. /* For APIC access vmexit */
  2313. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2314. goto mmio;
  2315. if (emulator_write_phys(vcpu, gpa, val, bytes))
  2316. return X86EMUL_CONTINUE;
  2317. mmio:
  2318. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  2319. /*
  2320. * Is this MMIO handled locally?
  2321. */
  2322. if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
  2323. return X86EMUL_CONTINUE;
  2324. vcpu->mmio_needed = 1;
  2325. vcpu->mmio_phys_addr = gpa;
  2326. vcpu->mmio_size = bytes;
  2327. vcpu->mmio_is_write = 1;
  2328. memcpy(vcpu->mmio_data, val, bytes);
  2329. return X86EMUL_CONTINUE;
  2330. }
  2331. int emulator_write_emulated(unsigned long addr,
  2332. const void *val,
  2333. unsigned int bytes,
  2334. struct kvm_vcpu *vcpu)
  2335. {
  2336. /* Crossing a page boundary? */
  2337. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  2338. int rc, now;
  2339. now = -addr & ~PAGE_MASK;
  2340. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  2341. if (rc != X86EMUL_CONTINUE)
  2342. return rc;
  2343. addr += now;
  2344. val += now;
  2345. bytes -= now;
  2346. }
  2347. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  2348. }
  2349. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  2350. static int emulator_cmpxchg_emulated(unsigned long addr,
  2351. const void *old,
  2352. const void *new,
  2353. unsigned int bytes,
  2354. struct kvm_vcpu *vcpu)
  2355. {
  2356. printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
  2357. #ifndef CONFIG_X86_64
  2358. /* guests cmpxchg8b have to be emulated atomically */
  2359. if (bytes == 8) {
  2360. gpa_t gpa;
  2361. struct page *page;
  2362. char *kaddr;
  2363. u64 val;
  2364. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2365. if (gpa == UNMAPPED_GVA ||
  2366. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2367. goto emul_write;
  2368. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  2369. goto emul_write;
  2370. val = *(u64 *)new;
  2371. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2372. kaddr = kmap_atomic(page, KM_USER0);
  2373. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2374. kunmap_atomic(kaddr, KM_USER0);
  2375. kvm_release_page_dirty(page);
  2376. }
  2377. emul_write:
  2378. #endif
  2379. return emulator_write_emulated(addr, new, bytes, vcpu);
  2380. }
  2381. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2382. {
  2383. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2384. }
  2385. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2386. {
  2387. kvm_mmu_invlpg(vcpu, address);
  2388. return X86EMUL_CONTINUE;
  2389. }
  2390. int emulate_clts(struct kvm_vcpu *vcpu)
  2391. {
  2392. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2393. return X86EMUL_CONTINUE;
  2394. }
  2395. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2396. {
  2397. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2398. switch (dr) {
  2399. case 0 ... 3:
  2400. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2401. return X86EMUL_CONTINUE;
  2402. default:
  2403. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2404. return X86EMUL_UNHANDLEABLE;
  2405. }
  2406. }
  2407. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2408. {
  2409. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2410. int exception;
  2411. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2412. if (exception) {
  2413. /* FIXME: better handling */
  2414. return X86EMUL_UNHANDLEABLE;
  2415. }
  2416. return X86EMUL_CONTINUE;
  2417. }
  2418. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2419. {
  2420. u8 opcodes[4];
  2421. unsigned long rip = kvm_rip_read(vcpu);
  2422. unsigned long rip_linear;
  2423. if (!printk_ratelimit())
  2424. return;
  2425. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2426. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2427. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2428. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2429. }
  2430. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2431. static struct x86_emulate_ops emulate_ops = {
  2432. .read_std = kvm_read_guest_virt,
  2433. .read_emulated = emulator_read_emulated,
  2434. .write_emulated = emulator_write_emulated,
  2435. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2436. };
  2437. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2438. {
  2439. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2440. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2441. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2442. vcpu->arch.regs_dirty = ~0;
  2443. }
  2444. int emulate_instruction(struct kvm_vcpu *vcpu,
  2445. struct kvm_run *run,
  2446. unsigned long cr2,
  2447. u16 error_code,
  2448. int emulation_type)
  2449. {
  2450. int r, shadow_mask;
  2451. struct decode_cache *c;
  2452. kvm_clear_exception_queue(vcpu);
  2453. vcpu->arch.mmio_fault_cr2 = cr2;
  2454. /*
  2455. * TODO: fix emulate.c to use guest_read/write_register
  2456. * instead of direct ->regs accesses, can save hundred cycles
  2457. * on Intel for instructions that don't read/change RSP, for
  2458. * for example.
  2459. */
  2460. cache_all_regs(vcpu);
  2461. vcpu->mmio_is_write = 0;
  2462. vcpu->arch.pio.string = 0;
  2463. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2464. int cs_db, cs_l;
  2465. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2466. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2467. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  2468. vcpu->arch.emulate_ctxt.mode =
  2469. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2470. ? X86EMUL_MODE_REAL : cs_l
  2471. ? X86EMUL_MODE_PROT64 : cs_db
  2472. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2473. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2474. /* Only allow emulation of specific instructions on #UD
  2475. * (namely VMMCALL, sysenter, sysexit, syscall)*/
  2476. c = &vcpu->arch.emulate_ctxt.decode;
  2477. if (emulation_type & EMULTYPE_TRAP_UD) {
  2478. if (!c->twobyte)
  2479. return EMULATE_FAIL;
  2480. switch (c->b) {
  2481. case 0x01: /* VMMCALL */
  2482. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2483. return EMULATE_FAIL;
  2484. break;
  2485. case 0x34: /* sysenter */
  2486. case 0x35: /* sysexit */
  2487. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2488. return EMULATE_FAIL;
  2489. break;
  2490. case 0x05: /* syscall */
  2491. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2492. return EMULATE_FAIL;
  2493. break;
  2494. default:
  2495. return EMULATE_FAIL;
  2496. }
  2497. if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
  2498. return EMULATE_FAIL;
  2499. }
  2500. ++vcpu->stat.insn_emulation;
  2501. if (r) {
  2502. ++vcpu->stat.insn_emulation_fail;
  2503. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2504. return EMULATE_DONE;
  2505. return EMULATE_FAIL;
  2506. }
  2507. }
  2508. if (emulation_type & EMULTYPE_SKIP) {
  2509. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  2510. return EMULATE_DONE;
  2511. }
  2512. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2513. shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
  2514. if (r == 0)
  2515. kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
  2516. if (vcpu->arch.pio.string)
  2517. return EMULATE_DO_MMIO;
  2518. if ((r || vcpu->mmio_is_write) && run) {
  2519. run->exit_reason = KVM_EXIT_MMIO;
  2520. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2521. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2522. run->mmio.len = vcpu->mmio_size;
  2523. run->mmio.is_write = vcpu->mmio_is_write;
  2524. }
  2525. if (r) {
  2526. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2527. return EMULATE_DONE;
  2528. if (!vcpu->mmio_needed) {
  2529. kvm_report_emulation_failure(vcpu, "mmio");
  2530. return EMULATE_FAIL;
  2531. }
  2532. return EMULATE_DO_MMIO;
  2533. }
  2534. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2535. if (vcpu->mmio_is_write) {
  2536. vcpu->mmio_needed = 0;
  2537. return EMULATE_DO_MMIO;
  2538. }
  2539. return EMULATE_DONE;
  2540. }
  2541. EXPORT_SYMBOL_GPL(emulate_instruction);
  2542. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2543. {
  2544. void *p = vcpu->arch.pio_data;
  2545. gva_t q = vcpu->arch.pio.guest_gva;
  2546. unsigned bytes;
  2547. int ret;
  2548. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2549. if (vcpu->arch.pio.in)
  2550. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2551. else
  2552. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2553. return ret;
  2554. }
  2555. int complete_pio(struct kvm_vcpu *vcpu)
  2556. {
  2557. struct kvm_pio_request *io = &vcpu->arch.pio;
  2558. long delta;
  2559. int r;
  2560. unsigned long val;
  2561. if (!io->string) {
  2562. if (io->in) {
  2563. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2564. memcpy(&val, vcpu->arch.pio_data, io->size);
  2565. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2566. }
  2567. } else {
  2568. if (io->in) {
  2569. r = pio_copy_data(vcpu);
  2570. if (r)
  2571. return r;
  2572. }
  2573. delta = 1;
  2574. if (io->rep) {
  2575. delta *= io->cur_count;
  2576. /*
  2577. * The size of the register should really depend on
  2578. * current address size.
  2579. */
  2580. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2581. val -= delta;
  2582. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2583. }
  2584. if (io->down)
  2585. delta = -delta;
  2586. delta *= io->size;
  2587. if (io->in) {
  2588. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2589. val += delta;
  2590. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2591. } else {
  2592. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2593. val += delta;
  2594. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2595. }
  2596. }
  2597. io->count -= io->cur_count;
  2598. io->cur_count = 0;
  2599. return 0;
  2600. }
  2601. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  2602. {
  2603. /* TODO: String I/O for in kernel device */
  2604. int r;
  2605. if (vcpu->arch.pio.in)
  2606. r = kvm_io_bus_read(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
  2607. vcpu->arch.pio.size, pd);
  2608. else
  2609. r = kvm_io_bus_write(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
  2610. vcpu->arch.pio.size, pd);
  2611. return r;
  2612. }
  2613. static int pio_string_write(struct kvm_vcpu *vcpu)
  2614. {
  2615. struct kvm_pio_request *io = &vcpu->arch.pio;
  2616. void *pd = vcpu->arch.pio_data;
  2617. int i, r = 0;
  2618. for (i = 0; i < io->cur_count; i++) {
  2619. if (kvm_io_bus_write(&vcpu->kvm->pio_bus,
  2620. io->port, io->size, pd)) {
  2621. r = -EOPNOTSUPP;
  2622. break;
  2623. }
  2624. pd += io->size;
  2625. }
  2626. return r;
  2627. }
  2628. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2629. int size, unsigned port)
  2630. {
  2631. unsigned long val;
  2632. vcpu->run->exit_reason = KVM_EXIT_IO;
  2633. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2634. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2635. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2636. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2637. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2638. vcpu->arch.pio.in = in;
  2639. vcpu->arch.pio.string = 0;
  2640. vcpu->arch.pio.down = 0;
  2641. vcpu->arch.pio.rep = 0;
  2642. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2643. size, 1);
  2644. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2645. memcpy(vcpu->arch.pio_data, &val, 4);
  2646. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  2647. complete_pio(vcpu);
  2648. return 1;
  2649. }
  2650. return 0;
  2651. }
  2652. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2653. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2654. int size, unsigned long count, int down,
  2655. gva_t address, int rep, unsigned port)
  2656. {
  2657. unsigned now, in_page;
  2658. int ret = 0;
  2659. vcpu->run->exit_reason = KVM_EXIT_IO;
  2660. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2661. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2662. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2663. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2664. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2665. vcpu->arch.pio.in = in;
  2666. vcpu->arch.pio.string = 1;
  2667. vcpu->arch.pio.down = down;
  2668. vcpu->arch.pio.rep = rep;
  2669. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2670. size, count);
  2671. if (!count) {
  2672. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2673. return 1;
  2674. }
  2675. if (!down)
  2676. in_page = PAGE_SIZE - offset_in_page(address);
  2677. else
  2678. in_page = offset_in_page(address) + size;
  2679. now = min(count, (unsigned long)in_page / size);
  2680. if (!now)
  2681. now = 1;
  2682. if (down) {
  2683. /*
  2684. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2685. */
  2686. pr_unimpl(vcpu, "guest string pio down\n");
  2687. kvm_inject_gp(vcpu, 0);
  2688. return 1;
  2689. }
  2690. vcpu->run->io.count = now;
  2691. vcpu->arch.pio.cur_count = now;
  2692. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2693. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2694. vcpu->arch.pio.guest_gva = address;
  2695. if (!vcpu->arch.pio.in) {
  2696. /* string PIO write */
  2697. ret = pio_copy_data(vcpu);
  2698. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2699. kvm_inject_gp(vcpu, 0);
  2700. return 1;
  2701. }
  2702. if (ret == 0 && !pio_string_write(vcpu)) {
  2703. complete_pio(vcpu);
  2704. if (vcpu->arch.pio.count == 0)
  2705. ret = 1;
  2706. }
  2707. }
  2708. /* no string PIO read support yet */
  2709. return ret;
  2710. }
  2711. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2712. static void bounce_off(void *info)
  2713. {
  2714. /* nothing */
  2715. }
  2716. static unsigned int ref_freq;
  2717. static unsigned long tsc_khz_ref;
  2718. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2719. void *data)
  2720. {
  2721. struct cpufreq_freqs *freq = data;
  2722. struct kvm *kvm;
  2723. struct kvm_vcpu *vcpu;
  2724. int i, send_ipi = 0;
  2725. if (!ref_freq)
  2726. ref_freq = freq->old;
  2727. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2728. return 0;
  2729. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2730. return 0;
  2731. per_cpu(cpu_tsc_khz, freq->cpu) = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  2732. spin_lock(&kvm_lock);
  2733. list_for_each_entry(kvm, &vm_list, vm_list) {
  2734. kvm_for_each_vcpu(i, vcpu, kvm) {
  2735. if (vcpu->cpu != freq->cpu)
  2736. continue;
  2737. if (!kvm_request_guest_time_update(vcpu))
  2738. continue;
  2739. if (vcpu->cpu != smp_processor_id())
  2740. send_ipi++;
  2741. }
  2742. }
  2743. spin_unlock(&kvm_lock);
  2744. if (freq->old < freq->new && send_ipi) {
  2745. /*
  2746. * We upscale the frequency. Must make the guest
  2747. * doesn't see old kvmclock values while running with
  2748. * the new frequency, otherwise we risk the guest sees
  2749. * time go backwards.
  2750. *
  2751. * In case we update the frequency for another cpu
  2752. * (which might be in guest context) send an interrupt
  2753. * to kick the cpu out of guest context. Next time
  2754. * guest context is entered kvmclock will be updated,
  2755. * so the guest will not see stale values.
  2756. */
  2757. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2758. }
  2759. return 0;
  2760. }
  2761. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2762. .notifier_call = kvmclock_cpufreq_notifier
  2763. };
  2764. int kvm_arch_init(void *opaque)
  2765. {
  2766. int r, cpu;
  2767. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2768. if (kvm_x86_ops) {
  2769. printk(KERN_ERR "kvm: already loaded the other module\n");
  2770. r = -EEXIST;
  2771. goto out;
  2772. }
  2773. if (!ops->cpu_has_kvm_support()) {
  2774. printk(KERN_ERR "kvm: no hardware support\n");
  2775. r = -EOPNOTSUPP;
  2776. goto out;
  2777. }
  2778. if (ops->disabled_by_bios()) {
  2779. printk(KERN_ERR "kvm: disabled by bios\n");
  2780. r = -EOPNOTSUPP;
  2781. goto out;
  2782. }
  2783. r = kvm_mmu_module_init();
  2784. if (r)
  2785. goto out;
  2786. kvm_init_msr_list();
  2787. kvm_x86_ops = ops;
  2788. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2789. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2790. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2791. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  2792. for_each_possible_cpu(cpu)
  2793. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  2794. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2795. tsc_khz_ref = tsc_khz;
  2796. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2797. CPUFREQ_TRANSITION_NOTIFIER);
  2798. }
  2799. return 0;
  2800. out:
  2801. return r;
  2802. }
  2803. void kvm_arch_exit(void)
  2804. {
  2805. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  2806. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  2807. CPUFREQ_TRANSITION_NOTIFIER);
  2808. kvm_x86_ops = NULL;
  2809. kvm_mmu_module_exit();
  2810. }
  2811. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2812. {
  2813. ++vcpu->stat.halt_exits;
  2814. if (irqchip_in_kernel(vcpu->kvm)) {
  2815. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2816. return 1;
  2817. } else {
  2818. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2819. return 0;
  2820. }
  2821. }
  2822. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2823. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2824. unsigned long a1)
  2825. {
  2826. if (is_long_mode(vcpu))
  2827. return a0;
  2828. else
  2829. return a0 | ((gpa_t)a1 << 32);
  2830. }
  2831. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2832. {
  2833. unsigned long nr, a0, a1, a2, a3, ret;
  2834. int r = 1;
  2835. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2836. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2837. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2838. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2839. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2840. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  2841. if (!is_long_mode(vcpu)) {
  2842. nr &= 0xFFFFFFFF;
  2843. a0 &= 0xFFFFFFFF;
  2844. a1 &= 0xFFFFFFFF;
  2845. a2 &= 0xFFFFFFFF;
  2846. a3 &= 0xFFFFFFFF;
  2847. }
  2848. if (kvm_x86_ops->get_cpl(vcpu) != 0) {
  2849. ret = -KVM_EPERM;
  2850. goto out;
  2851. }
  2852. switch (nr) {
  2853. case KVM_HC_VAPIC_POLL_IRQ:
  2854. ret = 0;
  2855. break;
  2856. case KVM_HC_MMU_OP:
  2857. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2858. break;
  2859. default:
  2860. ret = -KVM_ENOSYS;
  2861. break;
  2862. }
  2863. out:
  2864. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2865. ++vcpu->stat.hypercalls;
  2866. return r;
  2867. }
  2868. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2869. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2870. {
  2871. char instruction[3];
  2872. int ret = 0;
  2873. unsigned long rip = kvm_rip_read(vcpu);
  2874. /*
  2875. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2876. * to ensure that the updated hypercall appears atomically across all
  2877. * VCPUs.
  2878. */
  2879. kvm_mmu_zap_all(vcpu->kvm);
  2880. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2881. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2882. != X86EMUL_CONTINUE)
  2883. ret = -EFAULT;
  2884. return ret;
  2885. }
  2886. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2887. {
  2888. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2889. }
  2890. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2891. {
  2892. struct descriptor_table dt = { limit, base };
  2893. kvm_x86_ops->set_gdt(vcpu, &dt);
  2894. }
  2895. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2896. {
  2897. struct descriptor_table dt = { limit, base };
  2898. kvm_x86_ops->set_idt(vcpu, &dt);
  2899. }
  2900. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2901. unsigned long *rflags)
  2902. {
  2903. kvm_lmsw(vcpu, msw);
  2904. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2905. }
  2906. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2907. {
  2908. unsigned long value;
  2909. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2910. switch (cr) {
  2911. case 0:
  2912. value = vcpu->arch.cr0;
  2913. break;
  2914. case 2:
  2915. value = vcpu->arch.cr2;
  2916. break;
  2917. case 3:
  2918. value = vcpu->arch.cr3;
  2919. break;
  2920. case 4:
  2921. value = vcpu->arch.cr4;
  2922. break;
  2923. case 8:
  2924. value = kvm_get_cr8(vcpu);
  2925. break;
  2926. default:
  2927. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2928. return 0;
  2929. }
  2930. return value;
  2931. }
  2932. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2933. unsigned long *rflags)
  2934. {
  2935. switch (cr) {
  2936. case 0:
  2937. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2938. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2939. break;
  2940. case 2:
  2941. vcpu->arch.cr2 = val;
  2942. break;
  2943. case 3:
  2944. kvm_set_cr3(vcpu, val);
  2945. break;
  2946. case 4:
  2947. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2948. break;
  2949. case 8:
  2950. kvm_set_cr8(vcpu, val & 0xfUL);
  2951. break;
  2952. default:
  2953. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2954. }
  2955. }
  2956. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2957. {
  2958. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2959. int j, nent = vcpu->arch.cpuid_nent;
  2960. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2961. /* when no next entry is found, the current entry[i] is reselected */
  2962. for (j = i + 1; ; j = (j + 1) % nent) {
  2963. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2964. if (ej->function == e->function) {
  2965. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2966. return j;
  2967. }
  2968. }
  2969. return 0; /* silence gcc, even though control never reaches here */
  2970. }
  2971. /* find an entry with matching function, matching index (if needed), and that
  2972. * should be read next (if it's stateful) */
  2973. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2974. u32 function, u32 index)
  2975. {
  2976. if (e->function != function)
  2977. return 0;
  2978. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2979. return 0;
  2980. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2981. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2982. return 0;
  2983. return 1;
  2984. }
  2985. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  2986. u32 function, u32 index)
  2987. {
  2988. int i;
  2989. struct kvm_cpuid_entry2 *best = NULL;
  2990. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2991. struct kvm_cpuid_entry2 *e;
  2992. e = &vcpu->arch.cpuid_entries[i];
  2993. if (is_matching_cpuid_entry(e, function, index)) {
  2994. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2995. move_to_next_stateful_cpuid_entry(vcpu, i);
  2996. best = e;
  2997. break;
  2998. }
  2999. /*
  3000. * Both basic or both extended?
  3001. */
  3002. if (((e->function ^ function) & 0x80000000) == 0)
  3003. if (!best || e->function > best->function)
  3004. best = e;
  3005. }
  3006. return best;
  3007. }
  3008. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  3009. {
  3010. struct kvm_cpuid_entry2 *best;
  3011. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  3012. if (best)
  3013. return best->eax & 0xff;
  3014. return 36;
  3015. }
  3016. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  3017. {
  3018. u32 function, index;
  3019. struct kvm_cpuid_entry2 *best;
  3020. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3021. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3022. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  3023. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  3024. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  3025. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  3026. best = kvm_find_cpuid_entry(vcpu, function, index);
  3027. if (best) {
  3028. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  3029. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  3030. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  3031. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  3032. }
  3033. kvm_x86_ops->skip_emulated_instruction(vcpu);
  3034. trace_kvm_cpuid(function,
  3035. kvm_register_read(vcpu, VCPU_REGS_RAX),
  3036. kvm_register_read(vcpu, VCPU_REGS_RBX),
  3037. kvm_register_read(vcpu, VCPU_REGS_RCX),
  3038. kvm_register_read(vcpu, VCPU_REGS_RDX));
  3039. }
  3040. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  3041. /*
  3042. * Check if userspace requested an interrupt window, and that the
  3043. * interrupt window is open.
  3044. *
  3045. * No need to exit to userspace if we already have an interrupt queued.
  3046. */
  3047. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  3048. struct kvm_run *kvm_run)
  3049. {
  3050. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  3051. kvm_run->request_interrupt_window &&
  3052. kvm_arch_interrupt_allowed(vcpu));
  3053. }
  3054. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  3055. struct kvm_run *kvm_run)
  3056. {
  3057. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  3058. kvm_run->cr8 = kvm_get_cr8(vcpu);
  3059. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  3060. if (irqchip_in_kernel(vcpu->kvm))
  3061. kvm_run->ready_for_interrupt_injection = 1;
  3062. else
  3063. kvm_run->ready_for_interrupt_injection =
  3064. kvm_arch_interrupt_allowed(vcpu) &&
  3065. !kvm_cpu_has_interrupt(vcpu) &&
  3066. !kvm_event_needs_reinjection(vcpu);
  3067. }
  3068. static void vapic_enter(struct kvm_vcpu *vcpu)
  3069. {
  3070. struct kvm_lapic *apic = vcpu->arch.apic;
  3071. struct page *page;
  3072. if (!apic || !apic->vapic_addr)
  3073. return;
  3074. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  3075. vcpu->arch.apic->vapic_page = page;
  3076. }
  3077. static void vapic_exit(struct kvm_vcpu *vcpu)
  3078. {
  3079. struct kvm_lapic *apic = vcpu->arch.apic;
  3080. if (!apic || !apic->vapic_addr)
  3081. return;
  3082. down_read(&vcpu->kvm->slots_lock);
  3083. kvm_release_page_dirty(apic->vapic_page);
  3084. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  3085. up_read(&vcpu->kvm->slots_lock);
  3086. }
  3087. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  3088. {
  3089. int max_irr, tpr;
  3090. if (!kvm_x86_ops->update_cr8_intercept)
  3091. return;
  3092. if (!vcpu->arch.apic)
  3093. return;
  3094. if (!vcpu->arch.apic->vapic_addr)
  3095. max_irr = kvm_lapic_find_highest_irr(vcpu);
  3096. else
  3097. max_irr = -1;
  3098. if (max_irr != -1)
  3099. max_irr >>= 4;
  3100. tpr = kvm_lapic_get_cr8(vcpu);
  3101. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  3102. }
  3103. static void inject_pending_event(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3104. {
  3105. /* try to reinject previous events if any */
  3106. if (vcpu->arch.exception.pending) {
  3107. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  3108. vcpu->arch.exception.has_error_code,
  3109. vcpu->arch.exception.error_code);
  3110. return;
  3111. }
  3112. if (vcpu->arch.nmi_injected) {
  3113. kvm_x86_ops->set_nmi(vcpu);
  3114. return;
  3115. }
  3116. if (vcpu->arch.interrupt.pending) {
  3117. kvm_x86_ops->set_irq(vcpu);
  3118. return;
  3119. }
  3120. /* try to inject new event if pending */
  3121. if (vcpu->arch.nmi_pending) {
  3122. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  3123. vcpu->arch.nmi_pending = false;
  3124. vcpu->arch.nmi_injected = true;
  3125. kvm_x86_ops->set_nmi(vcpu);
  3126. }
  3127. } else if (kvm_cpu_has_interrupt(vcpu)) {
  3128. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  3129. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  3130. false);
  3131. kvm_x86_ops->set_irq(vcpu);
  3132. }
  3133. }
  3134. }
  3135. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3136. {
  3137. int r;
  3138. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  3139. kvm_run->request_interrupt_window;
  3140. if (vcpu->requests)
  3141. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  3142. kvm_mmu_unload(vcpu);
  3143. r = kvm_mmu_reload(vcpu);
  3144. if (unlikely(r))
  3145. goto out;
  3146. if (vcpu->requests) {
  3147. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  3148. __kvm_migrate_timers(vcpu);
  3149. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  3150. kvm_write_guest_time(vcpu);
  3151. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  3152. kvm_mmu_sync_roots(vcpu);
  3153. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  3154. kvm_x86_ops->tlb_flush(vcpu);
  3155. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  3156. &vcpu->requests)) {
  3157. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  3158. r = 0;
  3159. goto out;
  3160. }
  3161. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  3162. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  3163. r = 0;
  3164. goto out;
  3165. }
  3166. }
  3167. preempt_disable();
  3168. kvm_x86_ops->prepare_guest_switch(vcpu);
  3169. kvm_load_guest_fpu(vcpu);
  3170. local_irq_disable();
  3171. clear_bit(KVM_REQ_KICK, &vcpu->requests);
  3172. smp_mb__after_clear_bit();
  3173. if (vcpu->requests || need_resched() || signal_pending(current)) {
  3174. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3175. local_irq_enable();
  3176. preempt_enable();
  3177. r = 1;
  3178. goto out;
  3179. }
  3180. inject_pending_event(vcpu, kvm_run);
  3181. /* enable NMI/IRQ window open exits if needed */
  3182. if (vcpu->arch.nmi_pending)
  3183. kvm_x86_ops->enable_nmi_window(vcpu);
  3184. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  3185. kvm_x86_ops->enable_irq_window(vcpu);
  3186. if (kvm_lapic_enabled(vcpu)) {
  3187. update_cr8_intercept(vcpu);
  3188. kvm_lapic_sync_to_vapic(vcpu);
  3189. }
  3190. up_read(&vcpu->kvm->slots_lock);
  3191. kvm_guest_enter();
  3192. if (unlikely(vcpu->arch.switch_db_regs)) {
  3193. set_debugreg(0, 7);
  3194. set_debugreg(vcpu->arch.eff_db[0], 0);
  3195. set_debugreg(vcpu->arch.eff_db[1], 1);
  3196. set_debugreg(vcpu->arch.eff_db[2], 2);
  3197. set_debugreg(vcpu->arch.eff_db[3], 3);
  3198. }
  3199. trace_kvm_entry(vcpu->vcpu_id);
  3200. kvm_x86_ops->run(vcpu, kvm_run);
  3201. if (unlikely(vcpu->arch.switch_db_regs || test_thread_flag(TIF_DEBUG))) {
  3202. set_debugreg(current->thread.debugreg0, 0);
  3203. set_debugreg(current->thread.debugreg1, 1);
  3204. set_debugreg(current->thread.debugreg2, 2);
  3205. set_debugreg(current->thread.debugreg3, 3);
  3206. set_debugreg(current->thread.debugreg6, 6);
  3207. set_debugreg(current->thread.debugreg7, 7);
  3208. }
  3209. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3210. local_irq_enable();
  3211. ++vcpu->stat.exits;
  3212. /*
  3213. * We must have an instruction between local_irq_enable() and
  3214. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  3215. * the interrupt shadow. The stat.exits increment will do nicely.
  3216. * But we need to prevent reordering, hence this barrier():
  3217. */
  3218. barrier();
  3219. kvm_guest_exit();
  3220. preempt_enable();
  3221. down_read(&vcpu->kvm->slots_lock);
  3222. /*
  3223. * Profile KVM exit RIPs:
  3224. */
  3225. if (unlikely(prof_on == KVM_PROFILING)) {
  3226. unsigned long rip = kvm_rip_read(vcpu);
  3227. profile_hit(KVM_PROFILING, (void *)rip);
  3228. }
  3229. kvm_lapic_sync_from_vapic(vcpu);
  3230. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  3231. out:
  3232. return r;
  3233. }
  3234. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3235. {
  3236. int r;
  3237. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  3238. pr_debug("vcpu %d received sipi with vector # %x\n",
  3239. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  3240. kvm_lapic_reset(vcpu);
  3241. r = kvm_arch_vcpu_reset(vcpu);
  3242. if (r)
  3243. return r;
  3244. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3245. }
  3246. down_read(&vcpu->kvm->slots_lock);
  3247. vapic_enter(vcpu);
  3248. r = 1;
  3249. while (r > 0) {
  3250. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  3251. r = vcpu_enter_guest(vcpu, kvm_run);
  3252. else {
  3253. up_read(&vcpu->kvm->slots_lock);
  3254. kvm_vcpu_block(vcpu);
  3255. down_read(&vcpu->kvm->slots_lock);
  3256. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  3257. {
  3258. switch(vcpu->arch.mp_state) {
  3259. case KVM_MP_STATE_HALTED:
  3260. vcpu->arch.mp_state =
  3261. KVM_MP_STATE_RUNNABLE;
  3262. case KVM_MP_STATE_RUNNABLE:
  3263. break;
  3264. case KVM_MP_STATE_SIPI_RECEIVED:
  3265. default:
  3266. r = -EINTR;
  3267. break;
  3268. }
  3269. }
  3270. }
  3271. if (r <= 0)
  3272. break;
  3273. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  3274. if (kvm_cpu_has_pending_timer(vcpu))
  3275. kvm_inject_pending_timer_irqs(vcpu);
  3276. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  3277. r = -EINTR;
  3278. kvm_run->exit_reason = KVM_EXIT_INTR;
  3279. ++vcpu->stat.request_irq_exits;
  3280. }
  3281. if (signal_pending(current)) {
  3282. r = -EINTR;
  3283. kvm_run->exit_reason = KVM_EXIT_INTR;
  3284. ++vcpu->stat.signal_exits;
  3285. }
  3286. if (need_resched()) {
  3287. up_read(&vcpu->kvm->slots_lock);
  3288. kvm_resched(vcpu);
  3289. down_read(&vcpu->kvm->slots_lock);
  3290. }
  3291. }
  3292. up_read(&vcpu->kvm->slots_lock);
  3293. post_kvm_run_save(vcpu, kvm_run);
  3294. vapic_exit(vcpu);
  3295. return r;
  3296. }
  3297. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3298. {
  3299. int r;
  3300. sigset_t sigsaved;
  3301. vcpu_load(vcpu);
  3302. if (vcpu->sigset_active)
  3303. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  3304. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  3305. kvm_vcpu_block(vcpu);
  3306. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  3307. r = -EAGAIN;
  3308. goto out;
  3309. }
  3310. /* re-sync apic's tpr */
  3311. if (!irqchip_in_kernel(vcpu->kvm))
  3312. kvm_set_cr8(vcpu, kvm_run->cr8);
  3313. if (vcpu->arch.pio.cur_count) {
  3314. r = complete_pio(vcpu);
  3315. if (r)
  3316. goto out;
  3317. }
  3318. #if CONFIG_HAS_IOMEM
  3319. if (vcpu->mmio_needed) {
  3320. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  3321. vcpu->mmio_read_completed = 1;
  3322. vcpu->mmio_needed = 0;
  3323. down_read(&vcpu->kvm->slots_lock);
  3324. r = emulate_instruction(vcpu, kvm_run,
  3325. vcpu->arch.mmio_fault_cr2, 0,
  3326. EMULTYPE_NO_DECODE);
  3327. up_read(&vcpu->kvm->slots_lock);
  3328. if (r == EMULATE_DO_MMIO) {
  3329. /*
  3330. * Read-modify-write. Back to userspace.
  3331. */
  3332. r = 0;
  3333. goto out;
  3334. }
  3335. }
  3336. #endif
  3337. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  3338. kvm_register_write(vcpu, VCPU_REGS_RAX,
  3339. kvm_run->hypercall.ret);
  3340. r = __vcpu_run(vcpu, kvm_run);
  3341. out:
  3342. if (vcpu->sigset_active)
  3343. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  3344. vcpu_put(vcpu);
  3345. return r;
  3346. }
  3347. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3348. {
  3349. vcpu_load(vcpu);
  3350. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3351. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3352. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3353. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3354. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3355. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3356. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3357. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3358. #ifdef CONFIG_X86_64
  3359. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  3360. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  3361. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  3362. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  3363. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  3364. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  3365. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  3366. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  3367. #endif
  3368. regs->rip = kvm_rip_read(vcpu);
  3369. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  3370. /*
  3371. * Don't leak debug flags in case they were set for guest debugging
  3372. */
  3373. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3374. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  3375. vcpu_put(vcpu);
  3376. return 0;
  3377. }
  3378. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3379. {
  3380. vcpu_load(vcpu);
  3381. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  3382. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  3383. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  3384. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  3385. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  3386. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  3387. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  3388. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  3389. #ifdef CONFIG_X86_64
  3390. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  3391. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  3392. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  3393. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  3394. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  3395. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  3396. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  3397. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  3398. #endif
  3399. kvm_rip_write(vcpu, regs->rip);
  3400. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  3401. vcpu->arch.exception.pending = false;
  3402. vcpu_put(vcpu);
  3403. return 0;
  3404. }
  3405. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3406. struct kvm_segment *var, int seg)
  3407. {
  3408. kvm_x86_ops->get_segment(vcpu, var, seg);
  3409. }
  3410. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3411. {
  3412. struct kvm_segment cs;
  3413. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3414. *db = cs.db;
  3415. *l = cs.l;
  3416. }
  3417. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  3418. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  3419. struct kvm_sregs *sregs)
  3420. {
  3421. struct descriptor_table dt;
  3422. vcpu_load(vcpu);
  3423. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3424. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3425. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3426. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3427. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3428. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3429. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3430. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3431. kvm_x86_ops->get_idt(vcpu, &dt);
  3432. sregs->idt.limit = dt.limit;
  3433. sregs->idt.base = dt.base;
  3434. kvm_x86_ops->get_gdt(vcpu, &dt);
  3435. sregs->gdt.limit = dt.limit;
  3436. sregs->gdt.base = dt.base;
  3437. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3438. sregs->cr0 = vcpu->arch.cr0;
  3439. sregs->cr2 = vcpu->arch.cr2;
  3440. sregs->cr3 = vcpu->arch.cr3;
  3441. sregs->cr4 = vcpu->arch.cr4;
  3442. sregs->cr8 = kvm_get_cr8(vcpu);
  3443. sregs->efer = vcpu->arch.shadow_efer;
  3444. sregs->apic_base = kvm_get_apic_base(vcpu);
  3445. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  3446. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  3447. set_bit(vcpu->arch.interrupt.nr,
  3448. (unsigned long *)sregs->interrupt_bitmap);
  3449. vcpu_put(vcpu);
  3450. return 0;
  3451. }
  3452. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3453. struct kvm_mp_state *mp_state)
  3454. {
  3455. vcpu_load(vcpu);
  3456. mp_state->mp_state = vcpu->arch.mp_state;
  3457. vcpu_put(vcpu);
  3458. return 0;
  3459. }
  3460. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3461. struct kvm_mp_state *mp_state)
  3462. {
  3463. vcpu_load(vcpu);
  3464. vcpu->arch.mp_state = mp_state->mp_state;
  3465. vcpu_put(vcpu);
  3466. return 0;
  3467. }
  3468. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3469. struct kvm_segment *var, int seg)
  3470. {
  3471. kvm_x86_ops->set_segment(vcpu, var, seg);
  3472. }
  3473. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3474. struct kvm_segment *kvm_desct)
  3475. {
  3476. kvm_desct->base = get_desc_base(seg_desc);
  3477. kvm_desct->limit = get_desc_limit(seg_desc);
  3478. if (seg_desc->g) {
  3479. kvm_desct->limit <<= 12;
  3480. kvm_desct->limit |= 0xfff;
  3481. }
  3482. kvm_desct->selector = selector;
  3483. kvm_desct->type = seg_desc->type;
  3484. kvm_desct->present = seg_desc->p;
  3485. kvm_desct->dpl = seg_desc->dpl;
  3486. kvm_desct->db = seg_desc->d;
  3487. kvm_desct->s = seg_desc->s;
  3488. kvm_desct->l = seg_desc->l;
  3489. kvm_desct->g = seg_desc->g;
  3490. kvm_desct->avl = seg_desc->avl;
  3491. if (!selector)
  3492. kvm_desct->unusable = 1;
  3493. else
  3494. kvm_desct->unusable = 0;
  3495. kvm_desct->padding = 0;
  3496. }
  3497. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3498. u16 selector,
  3499. struct descriptor_table *dtable)
  3500. {
  3501. if (selector & 1 << 2) {
  3502. struct kvm_segment kvm_seg;
  3503. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3504. if (kvm_seg.unusable)
  3505. dtable->limit = 0;
  3506. else
  3507. dtable->limit = kvm_seg.limit;
  3508. dtable->base = kvm_seg.base;
  3509. }
  3510. else
  3511. kvm_x86_ops->get_gdt(vcpu, dtable);
  3512. }
  3513. /* allowed just for 8 bytes segments */
  3514. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3515. struct desc_struct *seg_desc)
  3516. {
  3517. struct descriptor_table dtable;
  3518. u16 index = selector >> 3;
  3519. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3520. if (dtable.limit < index * 8 + 7) {
  3521. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3522. return 1;
  3523. }
  3524. return kvm_read_guest_virt(dtable.base + index*8, seg_desc, sizeof(*seg_desc), vcpu);
  3525. }
  3526. /* allowed just for 8 bytes segments */
  3527. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3528. struct desc_struct *seg_desc)
  3529. {
  3530. struct descriptor_table dtable;
  3531. u16 index = selector >> 3;
  3532. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3533. if (dtable.limit < index * 8 + 7)
  3534. return 1;
  3535. return kvm_write_guest_virt(dtable.base + index*8, seg_desc, sizeof(*seg_desc), vcpu);
  3536. }
  3537. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  3538. struct desc_struct *seg_desc)
  3539. {
  3540. u32 base_addr = get_desc_base(seg_desc);
  3541. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3542. }
  3543. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3544. {
  3545. struct kvm_segment kvm_seg;
  3546. kvm_get_segment(vcpu, &kvm_seg, seg);
  3547. return kvm_seg.selector;
  3548. }
  3549. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3550. u16 selector,
  3551. struct kvm_segment *kvm_seg)
  3552. {
  3553. struct desc_struct seg_desc;
  3554. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3555. return 1;
  3556. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3557. return 0;
  3558. }
  3559. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3560. {
  3561. struct kvm_segment segvar = {
  3562. .base = selector << 4,
  3563. .limit = 0xffff,
  3564. .selector = selector,
  3565. .type = 3,
  3566. .present = 1,
  3567. .dpl = 3,
  3568. .db = 0,
  3569. .s = 1,
  3570. .l = 0,
  3571. .g = 0,
  3572. .avl = 0,
  3573. .unusable = 0,
  3574. };
  3575. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3576. return 0;
  3577. }
  3578. static int is_vm86_segment(struct kvm_vcpu *vcpu, int seg)
  3579. {
  3580. return (seg != VCPU_SREG_LDTR) &&
  3581. (seg != VCPU_SREG_TR) &&
  3582. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_VM);
  3583. }
  3584. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3585. int type_bits, int seg)
  3586. {
  3587. struct kvm_segment kvm_seg;
  3588. if (is_vm86_segment(vcpu, seg) || !(vcpu->arch.cr0 & X86_CR0_PE))
  3589. return kvm_load_realmode_segment(vcpu, selector, seg);
  3590. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3591. return 1;
  3592. kvm_seg.type |= type_bits;
  3593. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3594. seg != VCPU_SREG_LDTR)
  3595. if (!kvm_seg.s)
  3596. kvm_seg.unusable = 1;
  3597. kvm_set_segment(vcpu, &kvm_seg, seg);
  3598. return 0;
  3599. }
  3600. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3601. struct tss_segment_32 *tss)
  3602. {
  3603. tss->cr3 = vcpu->arch.cr3;
  3604. tss->eip = kvm_rip_read(vcpu);
  3605. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3606. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3607. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3608. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3609. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3610. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3611. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3612. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3613. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3614. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3615. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3616. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3617. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3618. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3619. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3620. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3621. }
  3622. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3623. struct tss_segment_32 *tss)
  3624. {
  3625. kvm_set_cr3(vcpu, tss->cr3);
  3626. kvm_rip_write(vcpu, tss->eip);
  3627. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3628. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3629. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3630. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3631. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3632. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3633. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3634. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3635. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3636. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3637. return 1;
  3638. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3639. return 1;
  3640. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3641. return 1;
  3642. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3643. return 1;
  3644. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3645. return 1;
  3646. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3647. return 1;
  3648. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3649. return 1;
  3650. return 0;
  3651. }
  3652. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3653. struct tss_segment_16 *tss)
  3654. {
  3655. tss->ip = kvm_rip_read(vcpu);
  3656. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3657. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3658. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3659. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3660. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3661. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3662. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3663. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3664. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3665. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3666. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3667. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3668. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3669. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3670. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3671. }
  3672. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3673. struct tss_segment_16 *tss)
  3674. {
  3675. kvm_rip_write(vcpu, tss->ip);
  3676. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3677. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3678. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3679. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3680. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3681. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3682. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3683. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3684. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3685. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3686. return 1;
  3687. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3688. return 1;
  3689. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3690. return 1;
  3691. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3692. return 1;
  3693. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3694. return 1;
  3695. return 0;
  3696. }
  3697. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3698. u16 old_tss_sel, u32 old_tss_base,
  3699. struct desc_struct *nseg_desc)
  3700. {
  3701. struct tss_segment_16 tss_segment_16;
  3702. int ret = 0;
  3703. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3704. sizeof tss_segment_16))
  3705. goto out;
  3706. save_state_to_tss16(vcpu, &tss_segment_16);
  3707. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3708. sizeof tss_segment_16))
  3709. goto out;
  3710. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3711. &tss_segment_16, sizeof tss_segment_16))
  3712. goto out;
  3713. if (old_tss_sel != 0xffff) {
  3714. tss_segment_16.prev_task_link = old_tss_sel;
  3715. if (kvm_write_guest(vcpu->kvm,
  3716. get_tss_base_addr(vcpu, nseg_desc),
  3717. &tss_segment_16.prev_task_link,
  3718. sizeof tss_segment_16.prev_task_link))
  3719. goto out;
  3720. }
  3721. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3722. goto out;
  3723. ret = 1;
  3724. out:
  3725. return ret;
  3726. }
  3727. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3728. u16 old_tss_sel, u32 old_tss_base,
  3729. struct desc_struct *nseg_desc)
  3730. {
  3731. struct tss_segment_32 tss_segment_32;
  3732. int ret = 0;
  3733. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3734. sizeof tss_segment_32))
  3735. goto out;
  3736. save_state_to_tss32(vcpu, &tss_segment_32);
  3737. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3738. sizeof tss_segment_32))
  3739. goto out;
  3740. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3741. &tss_segment_32, sizeof tss_segment_32))
  3742. goto out;
  3743. if (old_tss_sel != 0xffff) {
  3744. tss_segment_32.prev_task_link = old_tss_sel;
  3745. if (kvm_write_guest(vcpu->kvm,
  3746. get_tss_base_addr(vcpu, nseg_desc),
  3747. &tss_segment_32.prev_task_link,
  3748. sizeof tss_segment_32.prev_task_link))
  3749. goto out;
  3750. }
  3751. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3752. goto out;
  3753. ret = 1;
  3754. out:
  3755. return ret;
  3756. }
  3757. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3758. {
  3759. struct kvm_segment tr_seg;
  3760. struct desc_struct cseg_desc;
  3761. struct desc_struct nseg_desc;
  3762. int ret = 0;
  3763. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3764. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3765. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3766. /* FIXME: Handle errors. Failure to read either TSS or their
  3767. * descriptors should generate a pagefault.
  3768. */
  3769. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3770. goto out;
  3771. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3772. goto out;
  3773. if (reason != TASK_SWITCH_IRET) {
  3774. int cpl;
  3775. cpl = kvm_x86_ops->get_cpl(vcpu);
  3776. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3777. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3778. return 1;
  3779. }
  3780. }
  3781. if (!nseg_desc.p || get_desc_limit(&nseg_desc) < 0x67) {
  3782. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3783. return 1;
  3784. }
  3785. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3786. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3787. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3788. }
  3789. if (reason == TASK_SWITCH_IRET) {
  3790. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3791. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3792. }
  3793. /* set back link to prev task only if NT bit is set in eflags
  3794. note that old_tss_sel is not used afetr this point */
  3795. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3796. old_tss_sel = 0xffff;
  3797. /* set back link to prev task only if NT bit is set in eflags
  3798. note that old_tss_sel is not used afetr this point */
  3799. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3800. old_tss_sel = 0xffff;
  3801. if (nseg_desc.type & 8)
  3802. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
  3803. old_tss_base, &nseg_desc);
  3804. else
  3805. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
  3806. old_tss_base, &nseg_desc);
  3807. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3808. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3809. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3810. }
  3811. if (reason != TASK_SWITCH_IRET) {
  3812. nseg_desc.type |= (1 << 1);
  3813. save_guest_segment_descriptor(vcpu, tss_selector,
  3814. &nseg_desc);
  3815. }
  3816. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3817. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3818. tr_seg.type = 11;
  3819. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3820. out:
  3821. return ret;
  3822. }
  3823. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3824. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3825. struct kvm_sregs *sregs)
  3826. {
  3827. int mmu_reset_needed = 0;
  3828. int pending_vec, max_bits;
  3829. struct descriptor_table dt;
  3830. vcpu_load(vcpu);
  3831. dt.limit = sregs->idt.limit;
  3832. dt.base = sregs->idt.base;
  3833. kvm_x86_ops->set_idt(vcpu, &dt);
  3834. dt.limit = sregs->gdt.limit;
  3835. dt.base = sregs->gdt.base;
  3836. kvm_x86_ops->set_gdt(vcpu, &dt);
  3837. vcpu->arch.cr2 = sregs->cr2;
  3838. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3839. vcpu->arch.cr3 = sregs->cr3;
  3840. kvm_set_cr8(vcpu, sregs->cr8);
  3841. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3842. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3843. kvm_set_apic_base(vcpu, sregs->apic_base);
  3844. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3845. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3846. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3847. vcpu->arch.cr0 = sregs->cr0;
  3848. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3849. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3850. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3851. load_pdptrs(vcpu, vcpu->arch.cr3);
  3852. if (mmu_reset_needed)
  3853. kvm_mmu_reset_context(vcpu);
  3854. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3855. pending_vec = find_first_bit(
  3856. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  3857. if (pending_vec < max_bits) {
  3858. kvm_queue_interrupt(vcpu, pending_vec, false);
  3859. pr_debug("Set back pending irq %d\n", pending_vec);
  3860. if (irqchip_in_kernel(vcpu->kvm))
  3861. kvm_pic_clear_isr_ack(vcpu->kvm);
  3862. }
  3863. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3864. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3865. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3866. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3867. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3868. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3869. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3870. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3871. update_cr8_intercept(vcpu);
  3872. /* Older userspace won't unhalt the vcpu on reset. */
  3873. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  3874. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3875. !(vcpu->arch.cr0 & X86_CR0_PE))
  3876. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3877. vcpu_put(vcpu);
  3878. return 0;
  3879. }
  3880. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  3881. struct kvm_guest_debug *dbg)
  3882. {
  3883. int i, r;
  3884. vcpu_load(vcpu);
  3885. if ((dbg->control & (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) ==
  3886. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) {
  3887. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  3888. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  3889. vcpu->arch.switch_db_regs =
  3890. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  3891. } else {
  3892. for (i = 0; i < KVM_NR_DB_REGS; i++)
  3893. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  3894. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  3895. }
  3896. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3897. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  3898. kvm_queue_exception(vcpu, DB_VECTOR);
  3899. else if (dbg->control & KVM_GUESTDBG_INJECT_BP)
  3900. kvm_queue_exception(vcpu, BP_VECTOR);
  3901. vcpu_put(vcpu);
  3902. return r;
  3903. }
  3904. /*
  3905. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3906. * we have asm/x86/processor.h
  3907. */
  3908. struct fxsave {
  3909. u16 cwd;
  3910. u16 swd;
  3911. u16 twd;
  3912. u16 fop;
  3913. u64 rip;
  3914. u64 rdp;
  3915. u32 mxcsr;
  3916. u32 mxcsr_mask;
  3917. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3918. #ifdef CONFIG_X86_64
  3919. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3920. #else
  3921. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3922. #endif
  3923. };
  3924. /*
  3925. * Translate a guest virtual address to a guest physical address.
  3926. */
  3927. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3928. struct kvm_translation *tr)
  3929. {
  3930. unsigned long vaddr = tr->linear_address;
  3931. gpa_t gpa;
  3932. vcpu_load(vcpu);
  3933. down_read(&vcpu->kvm->slots_lock);
  3934. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3935. up_read(&vcpu->kvm->slots_lock);
  3936. tr->physical_address = gpa;
  3937. tr->valid = gpa != UNMAPPED_GVA;
  3938. tr->writeable = 1;
  3939. tr->usermode = 0;
  3940. vcpu_put(vcpu);
  3941. return 0;
  3942. }
  3943. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3944. {
  3945. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3946. vcpu_load(vcpu);
  3947. memcpy(fpu->fpr, fxsave->st_space, 128);
  3948. fpu->fcw = fxsave->cwd;
  3949. fpu->fsw = fxsave->swd;
  3950. fpu->ftwx = fxsave->twd;
  3951. fpu->last_opcode = fxsave->fop;
  3952. fpu->last_ip = fxsave->rip;
  3953. fpu->last_dp = fxsave->rdp;
  3954. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3955. vcpu_put(vcpu);
  3956. return 0;
  3957. }
  3958. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3959. {
  3960. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3961. vcpu_load(vcpu);
  3962. memcpy(fxsave->st_space, fpu->fpr, 128);
  3963. fxsave->cwd = fpu->fcw;
  3964. fxsave->swd = fpu->fsw;
  3965. fxsave->twd = fpu->ftwx;
  3966. fxsave->fop = fpu->last_opcode;
  3967. fxsave->rip = fpu->last_ip;
  3968. fxsave->rdp = fpu->last_dp;
  3969. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3970. vcpu_put(vcpu);
  3971. return 0;
  3972. }
  3973. void fx_init(struct kvm_vcpu *vcpu)
  3974. {
  3975. unsigned after_mxcsr_mask;
  3976. /*
  3977. * Touch the fpu the first time in non atomic context as if
  3978. * this is the first fpu instruction the exception handler
  3979. * will fire before the instruction returns and it'll have to
  3980. * allocate ram with GFP_KERNEL.
  3981. */
  3982. if (!used_math())
  3983. kvm_fx_save(&vcpu->arch.host_fx_image);
  3984. /* Initialize guest FPU by resetting ours and saving into guest's */
  3985. preempt_disable();
  3986. kvm_fx_save(&vcpu->arch.host_fx_image);
  3987. kvm_fx_finit();
  3988. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3989. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3990. preempt_enable();
  3991. vcpu->arch.cr0 |= X86_CR0_ET;
  3992. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3993. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3994. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3995. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3996. }
  3997. EXPORT_SYMBOL_GPL(fx_init);
  3998. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3999. {
  4000. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  4001. return;
  4002. vcpu->guest_fpu_loaded = 1;
  4003. kvm_fx_save(&vcpu->arch.host_fx_image);
  4004. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  4005. }
  4006. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  4007. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  4008. {
  4009. if (!vcpu->guest_fpu_loaded)
  4010. return;
  4011. vcpu->guest_fpu_loaded = 0;
  4012. kvm_fx_save(&vcpu->arch.guest_fx_image);
  4013. kvm_fx_restore(&vcpu->arch.host_fx_image);
  4014. ++vcpu->stat.fpu_reload;
  4015. }
  4016. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  4017. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  4018. {
  4019. if (vcpu->arch.time_page) {
  4020. kvm_release_page_dirty(vcpu->arch.time_page);
  4021. vcpu->arch.time_page = NULL;
  4022. }
  4023. kvm_x86_ops->vcpu_free(vcpu);
  4024. }
  4025. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  4026. unsigned int id)
  4027. {
  4028. return kvm_x86_ops->vcpu_create(kvm, id);
  4029. }
  4030. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  4031. {
  4032. int r;
  4033. /* We do fxsave: this must be aligned. */
  4034. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  4035. vcpu->arch.mtrr_state.have_fixed = 1;
  4036. vcpu_load(vcpu);
  4037. r = kvm_arch_vcpu_reset(vcpu);
  4038. if (r == 0)
  4039. r = kvm_mmu_setup(vcpu);
  4040. vcpu_put(vcpu);
  4041. if (r < 0)
  4042. goto free_vcpu;
  4043. return 0;
  4044. free_vcpu:
  4045. kvm_x86_ops->vcpu_free(vcpu);
  4046. return r;
  4047. }
  4048. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  4049. {
  4050. vcpu_load(vcpu);
  4051. kvm_mmu_unload(vcpu);
  4052. vcpu_put(vcpu);
  4053. kvm_x86_ops->vcpu_free(vcpu);
  4054. }
  4055. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  4056. {
  4057. vcpu->arch.nmi_pending = false;
  4058. vcpu->arch.nmi_injected = false;
  4059. vcpu->arch.switch_db_regs = 0;
  4060. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  4061. vcpu->arch.dr6 = DR6_FIXED_1;
  4062. vcpu->arch.dr7 = DR7_FIXED_1;
  4063. return kvm_x86_ops->vcpu_reset(vcpu);
  4064. }
  4065. void kvm_arch_hardware_enable(void *garbage)
  4066. {
  4067. kvm_x86_ops->hardware_enable(garbage);
  4068. }
  4069. void kvm_arch_hardware_disable(void *garbage)
  4070. {
  4071. kvm_x86_ops->hardware_disable(garbage);
  4072. }
  4073. int kvm_arch_hardware_setup(void)
  4074. {
  4075. return kvm_x86_ops->hardware_setup();
  4076. }
  4077. void kvm_arch_hardware_unsetup(void)
  4078. {
  4079. kvm_x86_ops->hardware_unsetup();
  4080. }
  4081. void kvm_arch_check_processor_compat(void *rtn)
  4082. {
  4083. kvm_x86_ops->check_processor_compatibility(rtn);
  4084. }
  4085. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  4086. {
  4087. struct page *page;
  4088. struct kvm *kvm;
  4089. int r;
  4090. BUG_ON(vcpu->kvm == NULL);
  4091. kvm = vcpu->kvm;
  4092. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  4093. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  4094. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4095. else
  4096. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  4097. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  4098. if (!page) {
  4099. r = -ENOMEM;
  4100. goto fail;
  4101. }
  4102. vcpu->arch.pio_data = page_address(page);
  4103. r = kvm_mmu_create(vcpu);
  4104. if (r < 0)
  4105. goto fail_free_pio_data;
  4106. if (irqchip_in_kernel(kvm)) {
  4107. r = kvm_create_lapic(vcpu);
  4108. if (r < 0)
  4109. goto fail_mmu_destroy;
  4110. }
  4111. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  4112. GFP_KERNEL);
  4113. if (!vcpu->arch.mce_banks) {
  4114. r = -ENOMEM;
  4115. goto fail_mmu_destroy;
  4116. }
  4117. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  4118. return 0;
  4119. fail_mmu_destroy:
  4120. kvm_mmu_destroy(vcpu);
  4121. fail_free_pio_data:
  4122. free_page((unsigned long)vcpu->arch.pio_data);
  4123. fail:
  4124. return r;
  4125. }
  4126. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  4127. {
  4128. kvm_free_lapic(vcpu);
  4129. down_read(&vcpu->kvm->slots_lock);
  4130. kvm_mmu_destroy(vcpu);
  4131. up_read(&vcpu->kvm->slots_lock);
  4132. free_page((unsigned long)vcpu->arch.pio_data);
  4133. }
  4134. struct kvm *kvm_arch_create_vm(void)
  4135. {
  4136. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  4137. if (!kvm)
  4138. return ERR_PTR(-ENOMEM);
  4139. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  4140. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  4141. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  4142. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  4143. rdtscll(kvm->arch.vm_init_tsc);
  4144. return kvm;
  4145. }
  4146. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  4147. {
  4148. vcpu_load(vcpu);
  4149. kvm_mmu_unload(vcpu);
  4150. vcpu_put(vcpu);
  4151. }
  4152. static void kvm_free_vcpus(struct kvm *kvm)
  4153. {
  4154. unsigned int i;
  4155. struct kvm_vcpu *vcpu;
  4156. /*
  4157. * Unpin any mmu pages first.
  4158. */
  4159. kvm_for_each_vcpu(i, vcpu, kvm)
  4160. kvm_unload_vcpu_mmu(vcpu);
  4161. kvm_for_each_vcpu(i, vcpu, kvm)
  4162. kvm_arch_vcpu_free(vcpu);
  4163. mutex_lock(&kvm->lock);
  4164. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  4165. kvm->vcpus[i] = NULL;
  4166. atomic_set(&kvm->online_vcpus, 0);
  4167. mutex_unlock(&kvm->lock);
  4168. }
  4169. void kvm_arch_sync_events(struct kvm *kvm)
  4170. {
  4171. kvm_free_all_assigned_devices(kvm);
  4172. }
  4173. void kvm_arch_destroy_vm(struct kvm *kvm)
  4174. {
  4175. kvm_iommu_unmap_guest(kvm);
  4176. kvm_free_pit(kvm);
  4177. kfree(kvm->arch.vpic);
  4178. kfree(kvm->arch.vioapic);
  4179. kvm_free_vcpus(kvm);
  4180. kvm_free_physmem(kvm);
  4181. if (kvm->arch.apic_access_page)
  4182. put_page(kvm->arch.apic_access_page);
  4183. if (kvm->arch.ept_identity_pagetable)
  4184. put_page(kvm->arch.ept_identity_pagetable);
  4185. kfree(kvm);
  4186. }
  4187. int kvm_arch_set_memory_region(struct kvm *kvm,
  4188. struct kvm_userspace_memory_region *mem,
  4189. struct kvm_memory_slot old,
  4190. int user_alloc)
  4191. {
  4192. int npages = mem->memory_size >> PAGE_SHIFT;
  4193. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  4194. /*To keep backward compatibility with older userspace,
  4195. *x86 needs to hanlde !user_alloc case.
  4196. */
  4197. if (!user_alloc) {
  4198. if (npages && !old.rmap) {
  4199. unsigned long userspace_addr;
  4200. down_write(&current->mm->mmap_sem);
  4201. userspace_addr = do_mmap(NULL, 0,
  4202. npages * PAGE_SIZE,
  4203. PROT_READ | PROT_WRITE,
  4204. MAP_PRIVATE | MAP_ANONYMOUS,
  4205. 0);
  4206. up_write(&current->mm->mmap_sem);
  4207. if (IS_ERR((void *)userspace_addr))
  4208. return PTR_ERR((void *)userspace_addr);
  4209. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  4210. spin_lock(&kvm->mmu_lock);
  4211. memslot->userspace_addr = userspace_addr;
  4212. spin_unlock(&kvm->mmu_lock);
  4213. } else {
  4214. if (!old.user_alloc && old.rmap) {
  4215. int ret;
  4216. down_write(&current->mm->mmap_sem);
  4217. ret = do_munmap(current->mm, old.userspace_addr,
  4218. old.npages * PAGE_SIZE);
  4219. up_write(&current->mm->mmap_sem);
  4220. if (ret < 0)
  4221. printk(KERN_WARNING
  4222. "kvm_vm_ioctl_set_memory_region: "
  4223. "failed to munmap memory\n");
  4224. }
  4225. }
  4226. }
  4227. spin_lock(&kvm->mmu_lock);
  4228. if (!kvm->arch.n_requested_mmu_pages) {
  4229. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  4230. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  4231. }
  4232. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  4233. spin_unlock(&kvm->mmu_lock);
  4234. return 0;
  4235. }
  4236. void kvm_arch_flush_shadow(struct kvm *kvm)
  4237. {
  4238. kvm_mmu_zap_all(kvm);
  4239. kvm_reload_remote_mmus(kvm);
  4240. }
  4241. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  4242. {
  4243. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  4244. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  4245. || vcpu->arch.nmi_pending ||
  4246. (kvm_arch_interrupt_allowed(vcpu) &&
  4247. kvm_cpu_has_interrupt(vcpu));
  4248. }
  4249. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  4250. {
  4251. int me;
  4252. int cpu = vcpu->cpu;
  4253. if (waitqueue_active(&vcpu->wq)) {
  4254. wake_up_interruptible(&vcpu->wq);
  4255. ++vcpu->stat.halt_wakeup;
  4256. }
  4257. me = get_cpu();
  4258. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  4259. if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
  4260. smp_send_reschedule(cpu);
  4261. put_cpu();
  4262. }
  4263. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  4264. {
  4265. return kvm_x86_ops->interrupt_allowed(vcpu);
  4266. }
  4267. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  4268. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  4269. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  4270. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  4271. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);