perf_event.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. #ifndef _ASM_X86_PERF_EVENT_H
  2. #define _ASM_X86_PERF_EVENT_H
  3. /*
  4. * Performance event hw details:
  5. */
  6. #define X86_PMC_MAX_GENERIC 8
  7. #define X86_PMC_MAX_FIXED 3
  8. #define X86_PMC_IDX_GENERIC 0
  9. #define X86_PMC_IDX_FIXED 32
  10. #define X86_PMC_IDX_MAX 64
  11. #define MSR_ARCH_PERFMON_PERFCTR0 0xc1
  12. #define MSR_ARCH_PERFMON_PERFCTR1 0xc2
  13. #define MSR_ARCH_PERFMON_EVENTSEL0 0x186
  14. #define MSR_ARCH_PERFMON_EVENTSEL1 0x187
  15. #define ARCH_PERFMON_EVENTSEL0_ENABLE (1 << 22)
  16. #define ARCH_PERFMON_EVENTSEL_INT (1 << 20)
  17. #define ARCH_PERFMON_EVENTSEL_OS (1 << 17)
  18. #define ARCH_PERFMON_EVENTSEL_USR (1 << 16)
  19. /*
  20. * Includes eventsel and unit mask as well:
  21. */
  22. #define ARCH_PERFMON_EVENT_MASK 0xffff
  23. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
  24. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
  25. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
  26. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
  27. (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
  28. #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
  29. /*
  30. * Intel "Architectural Performance Monitoring" CPUID
  31. * detection/enumeration details:
  32. */
  33. union cpuid10_eax {
  34. struct {
  35. unsigned int version_id:8;
  36. unsigned int num_events:8;
  37. unsigned int bit_width:8;
  38. unsigned int mask_length:8;
  39. } split;
  40. unsigned int full;
  41. };
  42. union cpuid10_edx {
  43. struct {
  44. unsigned int num_events_fixed:4;
  45. unsigned int reserved:28;
  46. } split;
  47. unsigned int full;
  48. };
  49. /*
  50. * Fixed-purpose performance events:
  51. */
  52. /*
  53. * All 3 fixed-mode PMCs are configured via this single MSR:
  54. */
  55. #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
  56. /*
  57. * The counts are available in three separate MSRs:
  58. */
  59. /* Instr_Retired.Any: */
  60. #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
  61. #define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
  62. /* CPU_CLK_Unhalted.Core: */
  63. #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
  64. #define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
  65. /* CPU_CLK_Unhalted.Ref: */
  66. #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
  67. #define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
  68. /*
  69. * We model BTS tracing as another fixed-mode PMC.
  70. *
  71. * We choose a value in the middle of the fixed event range, since lower
  72. * values are used by actual fixed events and higher values are used
  73. * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
  74. */
  75. #define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
  76. #ifdef CONFIG_PERF_EVENTS
  77. extern void init_hw_perf_events(void);
  78. extern void perf_events_lapic_init(void);
  79. #define PERF_EVENT_INDEX_OFFSET 0
  80. #else
  81. static inline void init_hw_perf_events(void) { }
  82. static inline void perf_events_lapic_init(void) { }
  83. #endif
  84. #endif /* _ASM_X86_PERF_EVENT_H */