apicdef.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. #ifndef _ASM_X86_APICDEF_H
  2. #define _ASM_X86_APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define IO_APIC_DEFAULT_PHYS_BASE 0xfec00000
  10. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  11. #define APIC_ID 0x20
  12. #define APIC_LVR 0x30
  13. #define APIC_LVR_MASK 0xFF00FF
  14. #define APIC_LVR_DIRECTED_EOI (1 << 24)
  15. #define GET_APIC_VERSION(x) ((x) & 0xFFu)
  16. #define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu)
  17. #ifdef CONFIG_X86_32
  18. # define APIC_INTEGRATED(x) ((x) & 0xF0u)
  19. #else
  20. # define APIC_INTEGRATED(x) (1)
  21. #endif
  22. #define APIC_XAPIC(x) ((x) >= 0x14)
  23. #define APIC_EXT_SPACE(x) ((x) & 0x80000000)
  24. #define APIC_TASKPRI 0x80
  25. #define APIC_TPRI_MASK 0xFFu
  26. #define APIC_ARBPRI 0x90
  27. #define APIC_ARBPRI_MASK 0xFFu
  28. #define APIC_PROCPRI 0xA0
  29. #define APIC_EOI 0xB0
  30. #define APIC_EIO_ACK 0x0
  31. #define APIC_RRR 0xC0
  32. #define APIC_LDR 0xD0
  33. #define APIC_LDR_MASK (0xFFu << 24)
  34. #define GET_APIC_LOGICAL_ID(x) (((x) >> 24) & 0xFFu)
  35. #define SET_APIC_LOGICAL_ID(x) (((x) << 24))
  36. #define APIC_ALL_CPUS 0xFFu
  37. #define APIC_DFR 0xE0
  38. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  39. #define APIC_DFR_FLAT 0xFFFFFFFFul
  40. #define APIC_SPIV 0xF0
  41. #define APIC_SPIV_DIRECTED_EOI (1 << 12)
  42. #define APIC_SPIV_FOCUS_DISABLED (1 << 9)
  43. #define APIC_SPIV_APIC_ENABLED (1 << 8)
  44. #define APIC_ISR 0x100
  45. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  46. #define APIC_TMR 0x180
  47. #define APIC_IRR 0x200
  48. #define APIC_ESR 0x280
  49. #define APIC_ESR_SEND_CS 0x00001
  50. #define APIC_ESR_RECV_CS 0x00002
  51. #define APIC_ESR_SEND_ACC 0x00004
  52. #define APIC_ESR_RECV_ACC 0x00008
  53. #define APIC_ESR_SENDILL 0x00020
  54. #define APIC_ESR_RECVILL 0x00040
  55. #define APIC_ESR_ILLREGA 0x00080
  56. #define APIC_LVTCMCI 0x2f0
  57. #define APIC_ICR 0x300
  58. #define APIC_DEST_SELF 0x40000
  59. #define APIC_DEST_ALLINC 0x80000
  60. #define APIC_DEST_ALLBUT 0xC0000
  61. #define APIC_ICR_RR_MASK 0x30000
  62. #define APIC_ICR_RR_INVALID 0x00000
  63. #define APIC_ICR_RR_INPROG 0x10000
  64. #define APIC_ICR_RR_VALID 0x20000
  65. #define APIC_INT_LEVELTRIG 0x08000
  66. #define APIC_INT_ASSERT 0x04000
  67. #define APIC_ICR_BUSY 0x01000
  68. #define APIC_DEST_LOGICAL 0x00800
  69. #define APIC_DEST_PHYSICAL 0x00000
  70. #define APIC_DM_FIXED 0x00000
  71. #define APIC_DM_LOWEST 0x00100
  72. #define APIC_DM_SMI 0x00200
  73. #define APIC_DM_REMRD 0x00300
  74. #define APIC_DM_NMI 0x00400
  75. #define APIC_DM_INIT 0x00500
  76. #define APIC_DM_STARTUP 0x00600
  77. #define APIC_DM_EXTINT 0x00700
  78. #define APIC_VECTOR_MASK 0x000FF
  79. #define APIC_ICR2 0x310
  80. #define GET_APIC_DEST_FIELD(x) (((x) >> 24) & 0xFF)
  81. #define SET_APIC_DEST_FIELD(x) ((x) << 24)
  82. #define APIC_LVTT 0x320
  83. #define APIC_LVTTHMR 0x330
  84. #define APIC_LVTPC 0x340
  85. #define APIC_LVT0 0x350
  86. #define APIC_LVT_TIMER_BASE_MASK (0x3 << 18)
  87. #define GET_APIC_TIMER_BASE(x) (((x) >> 18) & 0x3)
  88. #define SET_APIC_TIMER_BASE(x) (((x) << 18))
  89. #define APIC_TIMER_BASE_CLKIN 0x0
  90. #define APIC_TIMER_BASE_TMBASE 0x1
  91. #define APIC_TIMER_BASE_DIV 0x2
  92. #define APIC_LVT_TIMER_PERIODIC (1 << 17)
  93. #define APIC_LVT_MASKED (1 << 16)
  94. #define APIC_LVT_LEVEL_TRIGGER (1 << 15)
  95. #define APIC_LVT_REMOTE_IRR (1 << 14)
  96. #define APIC_INPUT_POLARITY (1 << 13)
  97. #define APIC_SEND_PENDING (1 << 12)
  98. #define APIC_MODE_MASK 0x700
  99. #define GET_APIC_DELIVERY_MODE(x) (((x) >> 8) & 0x7)
  100. #define SET_APIC_DELIVERY_MODE(x, y) (((x) & ~0x700) | ((y) << 8))
  101. #define APIC_MODE_FIXED 0x0
  102. #define APIC_MODE_NMI 0x4
  103. #define APIC_MODE_EXTINT 0x7
  104. #define APIC_LVT1 0x360
  105. #define APIC_LVTERR 0x370
  106. #define APIC_TMICT 0x380
  107. #define APIC_TMCCT 0x390
  108. #define APIC_TDCR 0x3E0
  109. #define APIC_SELF_IPI 0x3F0
  110. #define APIC_TDR_DIV_TMBASE (1 << 2)
  111. #define APIC_TDR_DIV_1 0xB
  112. #define APIC_TDR_DIV_2 0x0
  113. #define APIC_TDR_DIV_4 0x1
  114. #define APIC_TDR_DIV_8 0x2
  115. #define APIC_TDR_DIV_16 0x3
  116. #define APIC_TDR_DIV_32 0x8
  117. #define APIC_TDR_DIV_64 0x9
  118. #define APIC_TDR_DIV_128 0xA
  119. #define APIC_EFEAT 0x400
  120. #define APIC_ECTRL 0x410
  121. #define APIC_EILVTn(n) (0x500 + 0x10 * n)
  122. #define APIC_EILVT_NR_AMD_K8 1 /* # of extended interrupts */
  123. #define APIC_EILVT_NR_AMD_10H 4
  124. #define APIC_EILVT_LVTOFF(x) (((x) >> 4) & 0xF)
  125. #define APIC_EILVT_MSG_FIX 0x0
  126. #define APIC_EILVT_MSG_SMI 0x2
  127. #define APIC_EILVT_MSG_NMI 0x4
  128. #define APIC_EILVT_MSG_EXT 0x7
  129. #define APIC_EILVT_MASKED (1 << 16)
  130. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  131. #define APIC_BASE_MSR 0x800
  132. #define X2APIC_ENABLE (1UL << 10)
  133. #ifdef CONFIG_X86_32
  134. # define MAX_IO_APICS 64
  135. #else
  136. # define MAX_IO_APICS 128
  137. # define MAX_LOCAL_APIC 32768
  138. #endif
  139. /*
  140. * All x86-64 systems are xAPIC compatible.
  141. * In the following, "apicid" is a physical APIC ID.
  142. */
  143. #define XAPIC_DEST_CPUS_SHIFT 4
  144. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  145. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  146. #define APIC_CLUSTER(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  147. #define APIC_CLUSTERID(apicid) (APIC_CLUSTER(apicid) >> XAPIC_DEST_CPUS_SHIFT)
  148. #define APIC_CPUID(apicid) ((apicid) & XAPIC_DEST_CPUS_MASK)
  149. #define NUM_APIC_CLUSTERS ((BAD_APICID + 1) >> XAPIC_DEST_CPUS_SHIFT)
  150. /*
  151. * the local APIC register structure, memory mapped. Not terribly well
  152. * tested, but we might eventually use this one in the future - the
  153. * problem why we cannot use it right now is the P5 APIC, it has an
  154. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  155. */
  156. #define u32 unsigned int
  157. struct local_apic {
  158. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  159. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  160. /*020*/ struct { /* APIC ID Register */
  161. u32 __reserved_1 : 24,
  162. phys_apic_id : 4,
  163. __reserved_2 : 4;
  164. u32 __reserved[3];
  165. } id;
  166. /*030*/ const
  167. struct { /* APIC Version Register */
  168. u32 version : 8,
  169. __reserved_1 : 8,
  170. max_lvt : 8,
  171. __reserved_2 : 8;
  172. u32 __reserved[3];
  173. } version;
  174. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  175. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  176. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  177. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  178. /*080*/ struct { /* Task Priority Register */
  179. u32 priority : 8,
  180. __reserved_1 : 24;
  181. u32 __reserved_2[3];
  182. } tpr;
  183. /*090*/ const
  184. struct { /* Arbitration Priority Register */
  185. u32 priority : 8,
  186. __reserved_1 : 24;
  187. u32 __reserved_2[3];
  188. } apr;
  189. /*0A0*/ const
  190. struct { /* Processor Priority Register */
  191. u32 priority : 8,
  192. __reserved_1 : 24;
  193. u32 __reserved_2[3];
  194. } ppr;
  195. /*0B0*/ struct { /* End Of Interrupt Register */
  196. u32 eoi;
  197. u32 __reserved[3];
  198. } eoi;
  199. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  200. /*0D0*/ struct { /* Logical Destination Register */
  201. u32 __reserved_1 : 24,
  202. logical_dest : 8;
  203. u32 __reserved_2[3];
  204. } ldr;
  205. /*0E0*/ struct { /* Destination Format Register */
  206. u32 __reserved_1 : 28,
  207. model : 4;
  208. u32 __reserved_2[3];
  209. } dfr;
  210. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  211. u32 spurious_vector : 8,
  212. apic_enabled : 1,
  213. focus_cpu : 1,
  214. __reserved_2 : 22;
  215. u32 __reserved_3[3];
  216. } svr;
  217. /*100*/ struct { /* In Service Register */
  218. /*170*/ u32 bitfield;
  219. u32 __reserved[3];
  220. } isr [8];
  221. /*180*/ struct { /* Trigger Mode Register */
  222. /*1F0*/ u32 bitfield;
  223. u32 __reserved[3];
  224. } tmr [8];
  225. /*200*/ struct { /* Interrupt Request Register */
  226. /*270*/ u32 bitfield;
  227. u32 __reserved[3];
  228. } irr [8];
  229. /*280*/ union { /* Error Status Register */
  230. struct {
  231. u32 send_cs_error : 1,
  232. receive_cs_error : 1,
  233. send_accept_error : 1,
  234. receive_accept_error : 1,
  235. __reserved_1 : 1,
  236. send_illegal_vector : 1,
  237. receive_illegal_vector : 1,
  238. illegal_register_address : 1,
  239. __reserved_2 : 24;
  240. u32 __reserved_3[3];
  241. } error_bits;
  242. struct {
  243. u32 errors;
  244. u32 __reserved_3[3];
  245. } all_errors;
  246. } esr;
  247. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  248. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  249. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  250. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  251. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  252. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  253. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  254. /*300*/ struct { /* Interrupt Command Register 1 */
  255. u32 vector : 8,
  256. delivery_mode : 3,
  257. destination_mode : 1,
  258. delivery_status : 1,
  259. __reserved_1 : 1,
  260. level : 1,
  261. trigger : 1,
  262. __reserved_2 : 2,
  263. shorthand : 2,
  264. __reserved_3 : 12;
  265. u32 __reserved_4[3];
  266. } icr1;
  267. /*310*/ struct { /* Interrupt Command Register 2 */
  268. union {
  269. u32 __reserved_1 : 24,
  270. phys_dest : 4,
  271. __reserved_2 : 4;
  272. u32 __reserved_3 : 24,
  273. logical_dest : 8;
  274. } dest;
  275. u32 __reserved_4[3];
  276. } icr2;
  277. /*320*/ struct { /* LVT - Timer */
  278. u32 vector : 8,
  279. __reserved_1 : 4,
  280. delivery_status : 1,
  281. __reserved_2 : 3,
  282. mask : 1,
  283. timer_mode : 1,
  284. __reserved_3 : 14;
  285. u32 __reserved_4[3];
  286. } lvt_timer;
  287. /*330*/ struct { /* LVT - Thermal Sensor */
  288. u32 vector : 8,
  289. delivery_mode : 3,
  290. __reserved_1 : 1,
  291. delivery_status : 1,
  292. __reserved_2 : 3,
  293. mask : 1,
  294. __reserved_3 : 15;
  295. u32 __reserved_4[3];
  296. } lvt_thermal;
  297. /*340*/ struct { /* LVT - Performance Counter */
  298. u32 vector : 8,
  299. delivery_mode : 3,
  300. __reserved_1 : 1,
  301. delivery_status : 1,
  302. __reserved_2 : 3,
  303. mask : 1,
  304. __reserved_3 : 15;
  305. u32 __reserved_4[3];
  306. } lvt_pc;
  307. /*350*/ struct { /* LVT - LINT0 */
  308. u32 vector : 8,
  309. delivery_mode : 3,
  310. __reserved_1 : 1,
  311. delivery_status : 1,
  312. polarity : 1,
  313. remote_irr : 1,
  314. trigger : 1,
  315. mask : 1,
  316. __reserved_2 : 15;
  317. u32 __reserved_3[3];
  318. } lvt_lint0;
  319. /*360*/ struct { /* LVT - LINT1 */
  320. u32 vector : 8,
  321. delivery_mode : 3,
  322. __reserved_1 : 1,
  323. delivery_status : 1,
  324. polarity : 1,
  325. remote_irr : 1,
  326. trigger : 1,
  327. mask : 1,
  328. __reserved_2 : 15;
  329. u32 __reserved_3[3];
  330. } lvt_lint1;
  331. /*370*/ struct { /* LVT - Error */
  332. u32 vector : 8,
  333. __reserved_1 : 4,
  334. delivery_status : 1,
  335. __reserved_2 : 3,
  336. mask : 1,
  337. __reserved_3 : 15;
  338. u32 __reserved_4[3];
  339. } lvt_error;
  340. /*380*/ struct { /* Timer Initial Count Register */
  341. u32 initial_count;
  342. u32 __reserved_2[3];
  343. } timer_icr;
  344. /*390*/ const
  345. struct { /* Timer Current Count Register */
  346. u32 curr_count;
  347. u32 __reserved_2[3];
  348. } timer_ccr;
  349. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  350. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  351. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  352. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  353. /*3E0*/ struct { /* Timer Divide Configuration Register */
  354. u32 divisor : 4,
  355. __reserved_1 : 28;
  356. u32 __reserved_2[3];
  357. } timer_dcr;
  358. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  359. } __attribute__ ((packed));
  360. #undef u32
  361. #ifdef CONFIG_X86_32
  362. #define BAD_APICID 0xFFu
  363. #else
  364. #define BAD_APICID 0xFFFFu
  365. #endif
  366. #endif /* _ASM_X86_APICDEF_H */