exceptions-64e.S 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. /* XXX This will ultimately add space for a special exception save
  27. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  28. * when taking special interrupts. For now we don't support that,
  29. * special interrupts from within a non-standard level will probably
  30. * blow you up
  31. */
  32. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  33. /* Exception prolog code for all exceptions */
  34. #define EXCEPTION_PROLOG(n, type, addition) \
  35. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  36. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  37. std r10,PACA_EX##type+EX_R10(r13); \
  38. std r11,PACA_EX##type+EX_R11(r13); \
  39. mfcr r10; /* save CR */ \
  40. addition; /* additional code for that exc. */ \
  41. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  42. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  43. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  44. type##_SET_KSTACK; /* get special stack if necessary */\
  45. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  46. beq 1f; /* branch around if supervisor */ \
  47. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  48. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  49. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  50. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  51. /* Exception type-specific macros */
  52. #define GEN_SET_KSTACK \
  53. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  54. #define SPRN_GEN_SRR0 SPRN_SRR0
  55. #define SPRN_GEN_SRR1 SPRN_SRR1
  56. #define CRIT_SET_KSTACK \
  57. ld r1,PACA_CRIT_STACK(r13); \
  58. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  59. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  60. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  61. #define DBG_SET_KSTACK \
  62. ld r1,PACA_DBG_STACK(r13); \
  63. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  64. #define SPRN_DBG_SRR0 SPRN_DSRR0
  65. #define SPRN_DBG_SRR1 SPRN_DSRR1
  66. #define MC_SET_KSTACK \
  67. ld r1,PACA_MC_STACK(r13); \
  68. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  69. #define SPRN_MC_SRR0 SPRN_MCSRR0
  70. #define SPRN_MC_SRR1 SPRN_MCSRR1
  71. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  72. EXCEPTION_PROLOG(n, GEN, addition##_GEN)
  73. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  74. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT)
  75. #define DBG_EXCEPTION_PROLOG(n, addition) \
  76. EXCEPTION_PROLOG(n, DBG, addition##_DBG)
  77. #define MC_EXCEPTION_PROLOG(n, addition) \
  78. EXCEPTION_PROLOG(n, MC, addition##_MC)
  79. /* Variants of the "addition" argument for the prolog
  80. */
  81. #define PROLOG_ADDITION_NONE_GEN
  82. #define PROLOG_ADDITION_NONE_CRIT
  83. #define PROLOG_ADDITION_NONE_DBG
  84. #define PROLOG_ADDITION_NONE_MC
  85. #define PROLOG_ADDITION_MASKABLE_GEN \
  86. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  87. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  88. beq masked_interrupt_book3e;
  89. #define PROLOG_ADDITION_2REGS_GEN \
  90. std r14,PACA_EXGEN+EX_R14(r13); \
  91. std r15,PACA_EXGEN+EX_R15(r13)
  92. #define PROLOG_ADDITION_1REG_GEN \
  93. std r14,PACA_EXGEN+EX_R14(r13);
  94. #define PROLOG_ADDITION_2REGS_CRIT \
  95. std r14,PACA_EXCRIT+EX_R14(r13); \
  96. std r15,PACA_EXCRIT+EX_R15(r13)
  97. #define PROLOG_ADDITION_2REGS_DBG \
  98. std r14,PACA_EXDBG+EX_R14(r13); \
  99. std r15,PACA_EXDBG+EX_R15(r13)
  100. #define PROLOG_ADDITION_2REGS_MC \
  101. std r14,PACA_EXMC+EX_R14(r13); \
  102. std r15,PACA_EXMC+EX_R15(r13)
  103. /* Core exception code for all exceptions except TLB misses.
  104. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  105. */
  106. #define EXCEPTION_COMMON(n, excf, ints) \
  107. std r0,GPR0(r1); /* save r0 in stackframe */ \
  108. std r2,GPR2(r1); /* save r2 in stackframe */ \
  109. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  110. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  111. std r9,GPR9(r1); /* save r9 in stackframe */ \
  112. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  113. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  114. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  115. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  116. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  117. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  118. std r12,GPR12(r1); /* save r12 in stackframe */ \
  119. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  120. mflr r6; /* save LR in stackframe */ \
  121. mfctr r7; /* save CTR in stackframe */ \
  122. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  123. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  124. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  125. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  126. ld r12,exception_marker@toc(r2); \
  127. li r0,0; \
  128. std r3,GPR10(r1); /* save r10 to stackframe */ \
  129. std r4,GPR11(r1); /* save r11 to stackframe */ \
  130. std r5,GPR13(r1); /* save it to stackframe */ \
  131. std r6,_LINK(r1); \
  132. std r7,_CTR(r1); \
  133. std r8,_XER(r1); \
  134. li r3,(n)+1; /* indicate partial regs in trap */ \
  135. std r9,0(r1); /* store stack frame back link */ \
  136. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  137. std r9,GPR1(r1); /* store stack frame back link */ \
  138. std r11,SOFTE(r1); /* and save it to stackframe */ \
  139. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  140. std r3,_TRAP(r1); /* set trap number */ \
  141. std r0,RESULT(r1); /* clear regs->result */ \
  142. ints;
  143. /* Variants for the "ints" argument */
  144. #define INTS_KEEP
  145. #define INTS_DISABLE_SOFT \
  146. stb r0,PACASOFTIRQEN(r13); /* mark interrupts soft-disabled */ \
  147. TRACE_DISABLE_INTS;
  148. #define INTS_DISABLE_HARD \
  149. stb r0,PACAHARDIRQEN(r13); /* and hard disabled */
  150. #define INTS_DISABLE_ALL \
  151. INTS_DISABLE_SOFT \
  152. INTS_DISABLE_HARD
  153. /* This is called by exceptions that used INTS_KEEP (that is did not clear
  154. * neither soft nor hard IRQ indicators in the PACA. This will restore MSR:EE
  155. * to it's previous value
  156. *
  157. * XXX In the long run, we may want to open-code it in order to separate the
  158. * load from the wrtee, thus limiting the latency caused by the dependency
  159. * but at this point, I'll favor code clarity until we have a near to final
  160. * implementation
  161. */
  162. #define INTS_RESTORE_HARD \
  163. ld r11,_MSR(r1); \
  164. wrtee r11;
  165. /* XXX FIXME: Restore r14/r15 when necessary */
  166. #define BAD_STACK_TRAMPOLINE(n) \
  167. exc_##n##_bad_stack: \
  168. li r1,(n); /* get exception number */ \
  169. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  170. b bad_stack_book3e; /* bad stack error */
  171. #define EXCEPTION_STUB(loc, label) \
  172. . = interrupt_base_book3e + loc; \
  173. nop; /* To make debug interrupts happy */ \
  174. b exc_##label##_book3e;
  175. #define ACK_NONE(r)
  176. #define ACK_DEC(r) \
  177. lis r,TSR_DIS@h; \
  178. mtspr SPRN_TSR,r
  179. #define ACK_FIT(r) \
  180. lis r,TSR_FIS@h; \
  181. mtspr SPRN_TSR,r
  182. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  183. START_EXCEPTION(label); \
  184. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  185. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE_ALL) \
  186. ack(r8); \
  187. addi r3,r1,STACK_FRAME_OVERHEAD; \
  188. bl hdlr; \
  189. b .ret_from_except_lite;
  190. /* This value is used to mark exception frames on the stack. */
  191. .section ".toc","aw"
  192. exception_marker:
  193. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  194. /*
  195. * And here we have the exception vectors !
  196. */
  197. .text
  198. .balign 0x1000
  199. .globl interrupt_base_book3e
  200. interrupt_base_book3e: /* fake trap */
  201. /* Note: If real debug exceptions are supported by the HW, the vector
  202. * below will have to be patched up to point to an appropriate handler
  203. */
  204. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  205. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  206. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  207. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  208. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  209. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  210. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  211. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  212. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  213. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  214. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  215. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  216. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  217. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  218. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  219. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  220. #if 0
  221. EXCEPTION_STUB(0x280, processor_doorbell)
  222. EXCEPTION_STUB(0x220, processor_doorbell_crit)
  223. #endif
  224. .globl interrupt_end_book3e
  225. interrupt_end_book3e:
  226. /* Critical Input Interrupt */
  227. START_EXCEPTION(critical_input);
  228. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  229. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE_ALL)
  230. // bl special_reg_save_crit
  231. // addi r3,r1,STACK_FRAME_OVERHEAD
  232. // bl .critical_exception
  233. // b ret_from_crit_except
  234. b .
  235. /* Machine Check Interrupt */
  236. START_EXCEPTION(machine_check);
  237. CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  238. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE_ALL)
  239. // bl special_reg_save_mc
  240. // addi r3,r1,STACK_FRAME_OVERHEAD
  241. // bl .machine_check_exception
  242. // b ret_from_mc_except
  243. b .
  244. /* Data Storage Interrupt */
  245. START_EXCEPTION(data_storage)
  246. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  247. mfspr r14,SPRN_DEAR
  248. mfspr r15,SPRN_ESR
  249. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_KEEP)
  250. b storage_fault_common
  251. /* Instruction Storage Interrupt */
  252. START_EXCEPTION(instruction_storage);
  253. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  254. li r15,0
  255. mr r14,r10
  256. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_KEEP)
  257. b storage_fault_common
  258. /* External Input Interrupt */
  259. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  260. /* Alignment */
  261. START_EXCEPTION(alignment);
  262. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  263. mfspr r14,SPRN_DEAR
  264. mfspr r15,SPRN_ESR
  265. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  266. b alignment_more /* no room, go out of line */
  267. /* Program Interrupt */
  268. START_EXCEPTION(program);
  269. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  270. mfspr r14,SPRN_ESR
  271. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE_SOFT)
  272. std r14,_DSISR(r1)
  273. addi r3,r1,STACK_FRAME_OVERHEAD
  274. ld r14,PACA_EXGEN+EX_R14(r13)
  275. bl .save_nvgprs
  276. INTS_RESTORE_HARD
  277. bl .program_check_exception
  278. b .ret_from_except
  279. /* Floating Point Unavailable Interrupt */
  280. START_EXCEPTION(fp_unavailable);
  281. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  282. /* we can probably do a shorter exception entry for that one... */
  283. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  284. bne 1f /* if from user, just load it up */
  285. bl .save_nvgprs
  286. addi r3,r1,STACK_FRAME_OVERHEAD
  287. INTS_RESTORE_HARD
  288. bl .kernel_fp_unavailable_exception
  289. BUG_OPCODE
  290. 1: ld r12,_MSR(r1)
  291. bl .load_up_fpu
  292. b fast_exception_return
  293. /* Decrementer Interrupt */
  294. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  295. /* Fixed Interval Timer Interrupt */
  296. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  297. /* Watchdog Timer Interrupt */
  298. START_EXCEPTION(watchdog);
  299. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  300. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE_ALL)
  301. // bl special_reg_save_crit
  302. // addi r3,r1,STACK_FRAME_OVERHEAD
  303. // bl .unknown_exception
  304. // b ret_from_crit_except
  305. b .
  306. /* System Call Interrupt */
  307. START_EXCEPTION(system_call)
  308. mr r9,r13 /* keep a copy of userland r13 */
  309. mfspr r11,SPRN_SRR0 /* get return address */
  310. mfspr r12,SPRN_SRR1 /* get previous MSR */
  311. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  312. b system_call_common
  313. /* Auxillary Processor Unavailable Interrupt */
  314. START_EXCEPTION(ap_unavailable);
  315. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  316. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_KEEP)
  317. addi r3,r1,STACK_FRAME_OVERHEAD
  318. bl .save_nvgprs
  319. INTS_RESTORE_HARD
  320. bl .unknown_exception
  321. b .ret_from_except
  322. /* Debug exception as a critical interrupt*/
  323. START_EXCEPTION(debug_crit);
  324. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  325. /*
  326. * If there is a single step or branch-taken exception in an
  327. * exception entry sequence, it was probably meant to apply to
  328. * the code where the exception occurred (since exception entry
  329. * doesn't turn off DE automatically). We simulate the effect
  330. * of turning off DE on entry to an exception handler by turning
  331. * off DE in the CSRR1 value and clearing the debug status.
  332. */
  333. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  334. andis. r15,r14,DBSR_IC@h
  335. beq+ 1f
  336. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  337. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  338. cmpld cr0,r10,r14
  339. cmpld cr1,r10,r15
  340. blt+ cr0,1f
  341. bge+ cr1,1f
  342. /* here it looks like we got an inappropriate debug exception. */
  343. lis r14,DBSR_IC@h /* clear the IC event */
  344. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  345. mtspr SPRN_DBSR,r14
  346. mtspr SPRN_CSRR1,r11
  347. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  348. ld r1,PACA_EXCRIT+EX_R1(r13)
  349. ld r14,PACA_EXCRIT+EX_R14(r13)
  350. ld r15,PACA_EXCRIT+EX_R15(r13)
  351. mtcr r10
  352. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  353. ld r11,PACA_EXCRIT+EX_R11(r13)
  354. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  355. rfci
  356. /* Normal debug exception */
  357. /* XXX We only handle coming from userspace for now since we can't
  358. * quite save properly an interrupted kernel state yet
  359. */
  360. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  361. beq kernel_dbg_exc; /* if from kernel mode */
  362. /* Now we mash up things to make it look like we are coming on a
  363. * normal exception
  364. */
  365. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  366. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  367. mfspr r14,SPRN_DBSR
  368. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE_ALL)
  369. std r14,_DSISR(r1)
  370. addi r3,r1,STACK_FRAME_OVERHEAD
  371. mr r4,r14
  372. ld r14,PACA_EXCRIT+EX_R14(r13)
  373. ld r15,PACA_EXCRIT+EX_R15(r13)
  374. bl .save_nvgprs
  375. bl .DebugException
  376. b .ret_from_except
  377. kernel_dbg_exc:
  378. b . /* NYI */
  379. /*
  380. * An interrupt came in while soft-disabled; clear EE in SRR1,
  381. * clear paca->hard_enabled and return.
  382. */
  383. masked_interrupt_book3e:
  384. mtcr r10
  385. stb r11,PACAHARDIRQEN(r13)
  386. mfspr r10,SPRN_SRR1
  387. rldicl r11,r10,48,1 /* clear MSR_EE */
  388. rotldi r10,r11,16
  389. mtspr SPRN_SRR1,r10
  390. ld r10,PACA_EXGEN+EX_R10(r13); /* restore registers */
  391. ld r11,PACA_EXGEN+EX_R11(r13);
  392. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  393. rfi
  394. b .
  395. /*
  396. * This is called from 0x300 and 0x400 handlers after the prologs with
  397. * r14 and r15 containing the fault address and error code, with the
  398. * original values stashed away in the PACA
  399. */
  400. storage_fault_common:
  401. std r14,_DAR(r1)
  402. std r15,_DSISR(r1)
  403. addi r3,r1,STACK_FRAME_OVERHEAD
  404. mr r4,r14
  405. mr r5,r15
  406. ld r14,PACA_EXGEN+EX_R14(r13)
  407. ld r15,PACA_EXGEN+EX_R15(r13)
  408. INTS_RESTORE_HARD
  409. bl .do_page_fault
  410. cmpdi r3,0
  411. bne- 1f
  412. b .ret_from_except_lite
  413. 1: bl .save_nvgprs
  414. mr r5,r3
  415. addi r3,r1,STACK_FRAME_OVERHEAD
  416. ld r4,_DAR(r1)
  417. bl .bad_page_fault
  418. b .ret_from_except
  419. /*
  420. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  421. * continues here.
  422. */
  423. alignment_more:
  424. std r14,_DAR(r1)
  425. std r15,_DSISR(r1)
  426. addi r3,r1,STACK_FRAME_OVERHEAD
  427. ld r14,PACA_EXGEN+EX_R14(r13)
  428. ld r15,PACA_EXGEN+EX_R15(r13)
  429. bl .save_nvgprs
  430. INTS_RESTORE_HARD
  431. bl .alignment_exception
  432. b .ret_from_except
  433. /*
  434. * We branch here from entry_64.S for the last stage of the exception
  435. * return code path. MSR:EE is expected to be off at that point
  436. */
  437. _GLOBAL(exception_return_book3e)
  438. b 1f
  439. /* This is the return from load_up_fpu fast path which could do with
  440. * less GPR restores in fact, but for now we have a single return path
  441. */
  442. .globl fast_exception_return
  443. fast_exception_return:
  444. wrteei 0
  445. 1: mr r0,r13
  446. ld r10,_MSR(r1)
  447. REST_4GPRS(2, r1)
  448. andi. r6,r10,MSR_PR
  449. REST_2GPRS(6, r1)
  450. beq 1f
  451. ACCOUNT_CPU_USER_EXIT(r10, r11)
  452. ld r0,GPR13(r1)
  453. 1: stdcx. r0,0,r1 /* to clear the reservation */
  454. ld r8,_CCR(r1)
  455. ld r9,_LINK(r1)
  456. ld r10,_CTR(r1)
  457. ld r11,_XER(r1)
  458. mtcr r8
  459. mtlr r9
  460. mtctr r10
  461. mtxer r11
  462. REST_2GPRS(8, r1)
  463. ld r10,GPR10(r1)
  464. ld r11,GPR11(r1)
  465. ld r12,GPR12(r1)
  466. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  467. std r10,PACA_EXGEN+EX_R10(r13);
  468. std r11,PACA_EXGEN+EX_R11(r13);
  469. ld r10,_NIP(r1)
  470. ld r11,_MSR(r1)
  471. ld r0,GPR0(r1)
  472. ld r1,GPR1(r1)
  473. mtspr SPRN_SRR0,r10
  474. mtspr SPRN_SRR1,r11
  475. ld r10,PACA_EXGEN+EX_R10(r13)
  476. ld r11,PACA_EXGEN+EX_R11(r13)
  477. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  478. rfi
  479. /*
  480. * Trampolines used when spotting a bad kernel stack pointer in
  481. * the exception entry code.
  482. *
  483. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  484. * index around, etc... to handle crit & mcheck
  485. */
  486. BAD_STACK_TRAMPOLINE(0x000)
  487. BAD_STACK_TRAMPOLINE(0x100)
  488. BAD_STACK_TRAMPOLINE(0x200)
  489. BAD_STACK_TRAMPOLINE(0x300)
  490. BAD_STACK_TRAMPOLINE(0x400)
  491. BAD_STACK_TRAMPOLINE(0x500)
  492. BAD_STACK_TRAMPOLINE(0x600)
  493. BAD_STACK_TRAMPOLINE(0x700)
  494. BAD_STACK_TRAMPOLINE(0x800)
  495. BAD_STACK_TRAMPOLINE(0x900)
  496. BAD_STACK_TRAMPOLINE(0x980)
  497. BAD_STACK_TRAMPOLINE(0x9f0)
  498. BAD_STACK_TRAMPOLINE(0xa00)
  499. BAD_STACK_TRAMPOLINE(0xb00)
  500. BAD_STACK_TRAMPOLINE(0xc00)
  501. BAD_STACK_TRAMPOLINE(0xd00)
  502. BAD_STACK_TRAMPOLINE(0xe00)
  503. BAD_STACK_TRAMPOLINE(0xf00)
  504. BAD_STACK_TRAMPOLINE(0xf20)
  505. .globl bad_stack_book3e
  506. bad_stack_book3e:
  507. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  508. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  509. ld r1,PACAEMERGSP(r13)
  510. subi r1,r1,64+INT_FRAME_SIZE
  511. std r10,_NIP(r1)
  512. std r11,_MSR(r1)
  513. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  514. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  515. std r10,GPR1(r1)
  516. std r11,_CCR(r1)
  517. mfspr r10,SPRN_DEAR
  518. mfspr r11,SPRN_ESR
  519. std r10,_DAR(r1)
  520. std r11,_DSISR(r1)
  521. std r0,GPR0(r1); /* save r0 in stackframe */ \
  522. std r2,GPR2(r1); /* save r2 in stackframe */ \
  523. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  524. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  525. std r9,GPR9(r1); /* save r9 in stackframe */ \
  526. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  527. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  528. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  529. std r3,GPR10(r1); /* save r10 to stackframe */ \
  530. std r4,GPR11(r1); /* save r11 to stackframe */ \
  531. std r12,GPR12(r1); /* save r12 in stackframe */ \
  532. std r5,GPR13(r1); /* save it to stackframe */ \
  533. mflr r10
  534. mfctr r11
  535. mfxer r12
  536. std r10,_LINK(r1)
  537. std r11,_CTR(r1)
  538. std r12,_XER(r1)
  539. SAVE_10GPRS(14,r1)
  540. SAVE_8GPRS(24,r1)
  541. lhz r12,PACA_TRAP_SAVE(r13)
  542. std r12,_TRAP(r1)
  543. addi r11,r1,INT_FRAME_SIZE
  544. std r11,0(r1)
  545. li r12,0
  546. std r12,0(r11)
  547. ld r2,PACATOC(r13)
  548. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  549. bl .kernel_bad_stack
  550. b 1b
  551. /*
  552. * Setup the initial TLB for a core. This current implementation
  553. * assume that whatever we are running off will not conflict with
  554. * the new mapping at PAGE_OFFSET.
  555. */
  556. _GLOBAL(initial_tlb_book3e)
  557. /* Look for the first TLB with IPROT set */
  558. mfspr r4,SPRN_TLB0CFG
  559. andi. r3,r4,TLBnCFG_IPROT
  560. lis r3,MAS0_TLBSEL(0)@h
  561. bne found_iprot
  562. mfspr r4,SPRN_TLB1CFG
  563. andi. r3,r4,TLBnCFG_IPROT
  564. lis r3,MAS0_TLBSEL(1)@h
  565. bne found_iprot
  566. mfspr r4,SPRN_TLB2CFG
  567. andi. r3,r4,TLBnCFG_IPROT
  568. lis r3,MAS0_TLBSEL(2)@h
  569. bne found_iprot
  570. lis r3,MAS0_TLBSEL(3)@h
  571. mfspr r4,SPRN_TLB3CFG
  572. /* fall through */
  573. found_iprot:
  574. andi. r5,r4,TLBnCFG_HES
  575. bne have_hes
  576. mflr r8 /* save LR */
  577. /* 1. Find the index of the entry we're executing in
  578. *
  579. * r3 = MAS0_TLBSEL (for the iprot array)
  580. * r4 = SPRN_TLBnCFG
  581. */
  582. bl invstr /* Find our address */
  583. invstr: mflr r6 /* Make it accessible */
  584. mfmsr r7
  585. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  586. mfspr r7,SPRN_PID
  587. slwi r7,r7,16
  588. or r7,r7,r5
  589. mtspr SPRN_MAS6,r7
  590. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  591. mfspr r3,SPRN_MAS0
  592. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  593. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  594. oris r7,r7,MAS1_IPROT@h
  595. mtspr SPRN_MAS1,r7
  596. tlbwe
  597. /* 2. Invalidate all entries except the entry we're executing in
  598. *
  599. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  600. * r4 = SPRN_TLBnCFG
  601. * r5 = ESEL of entry we are running in
  602. */
  603. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  604. li r6,0 /* Set Entry counter to 0 */
  605. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  606. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  607. mtspr SPRN_MAS0,r7
  608. tlbre
  609. mfspr r7,SPRN_MAS1
  610. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  611. cmpw r5,r6
  612. beq skpinv /* Dont update the current execution TLB */
  613. mtspr SPRN_MAS1,r7
  614. tlbwe
  615. isync
  616. skpinv: addi r6,r6,1 /* Increment */
  617. cmpw r6,r4 /* Are we done? */
  618. bne 1b /* If not, repeat */
  619. /* Invalidate all TLBs */
  620. PPC_TLBILX_ALL(0,0)
  621. sync
  622. isync
  623. /* 3. Setup a temp mapping and jump to it
  624. *
  625. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  626. * r5 = ESEL of entry we are running in
  627. */
  628. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  629. addi r7,r7,0x1
  630. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  631. mtspr SPRN_MAS0,r4
  632. tlbre
  633. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  634. mtspr SPRN_MAS0,r4
  635. mfspr r7,SPRN_MAS1
  636. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  637. mtspr SPRN_MAS1,r6
  638. tlbwe
  639. mfmsr r6
  640. xori r6,r6,MSR_IS
  641. mtspr SPRN_SRR1,r6
  642. bl 1f /* Find our address */
  643. 1: mflr r6
  644. addi r6,r6,(2f - 1b)
  645. mtspr SPRN_SRR0,r6
  646. rfi
  647. 2:
  648. /* 4. Clear out PIDs & Search info
  649. *
  650. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  651. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  652. * r5 = MAS3
  653. */
  654. li r6,0
  655. mtspr SPRN_MAS6,r6
  656. mtspr SPRN_PID,r6
  657. /* 5. Invalidate mapping we started in
  658. *
  659. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  660. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  661. * r5 = MAS3
  662. */
  663. mtspr SPRN_MAS0,r3
  664. tlbre
  665. mfspr r6,SPRN_MAS1
  666. rlwinm r6,r6,0,2,0 /* clear IPROT */
  667. mtspr SPRN_MAS1,r6
  668. tlbwe
  669. /* Invalidate TLB1 */
  670. PPC_TLBILX_ALL(0,0)
  671. sync
  672. isync
  673. /* The mapping only needs to be cache-coherent on SMP */
  674. #ifdef CONFIG_SMP
  675. #define M_IF_SMP MAS2_M
  676. #else
  677. #define M_IF_SMP 0
  678. #endif
  679. /* 6. Setup KERNELBASE mapping in TLB[0]
  680. *
  681. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  682. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  683. * r5 = MAS3
  684. */
  685. rlwinm r3,r3,0,16,3 /* clear ESEL */
  686. mtspr SPRN_MAS0,r3
  687. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  688. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  689. mtspr SPRN_MAS1,r6
  690. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  691. mtspr SPRN_MAS2,r6
  692. rlwinm r5,r5,0,0,25
  693. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  694. mtspr SPRN_MAS3,r5
  695. li r5,-1
  696. rlwinm r5,r5,0,0,25
  697. tlbwe
  698. /* 7. Jump to KERNELBASE mapping
  699. *
  700. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  701. */
  702. /* Now we branch the new virtual address mapped by this entry */
  703. LOAD_REG_IMMEDIATE(r6,2f)
  704. lis r7,MSR_KERNEL@h
  705. ori r7,r7,MSR_KERNEL@l
  706. mtspr SPRN_SRR0,r6
  707. mtspr SPRN_SRR1,r7
  708. rfi /* start execution out of TLB1[0] entry */
  709. 2:
  710. /* 8. Clear out the temp mapping
  711. *
  712. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  713. */
  714. mtspr SPRN_MAS0,r4
  715. tlbre
  716. mfspr r5,SPRN_MAS1
  717. rlwinm r5,r5,0,2,0 /* clear IPROT */
  718. mtspr SPRN_MAS1,r5
  719. tlbwe
  720. /* Invalidate TLB1 */
  721. PPC_TLBILX_ALL(0,0)
  722. sync
  723. isync
  724. /* We translate LR and return */
  725. tovirt(r8,r8)
  726. mtlr r8
  727. blr
  728. have_hes:
  729. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  730. * kernel linear mapping. We also set MAS8 once for all here though
  731. * that will have to be made dependent on whether we are running under
  732. * a hypervisor I suppose.
  733. */
  734. ori r3,r3,MAS0_HES | MAS0_WQ_ALLWAYS
  735. mtspr SPRN_MAS0,r3
  736. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  737. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  738. mtspr SPRN_MAS1,r3
  739. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  740. mtspr SPRN_MAS2,r3
  741. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  742. mtspr SPRN_MAS7_MAS3,r3
  743. li r3,0
  744. mtspr SPRN_MAS8,r3
  745. /* Write the TLB entry */
  746. tlbwe
  747. /* Now we branch the new virtual address mapped by this entry */
  748. LOAD_REG_IMMEDIATE(r3,1f)
  749. mtctr r3
  750. bctr
  751. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  752. * else (XXX we should scan for bolted crap from the firmware too)
  753. */
  754. PPC_TLBILX(0,0,0)
  755. sync
  756. isync
  757. /* We translate LR and return */
  758. mflr r3
  759. tovirt(r3,r3)
  760. mtlr r3
  761. blr
  762. /*
  763. * Main entry (boot CPU, thread 0)
  764. *
  765. * We enter here from head_64.S, possibly after the prom_init trampoline
  766. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  767. * mode. Anything else is as it was left by the bootloader
  768. *
  769. * Initial requirements of this port:
  770. *
  771. * - Kernel loaded at 0 physical
  772. * - A good lump of memory mapped 0:0 by UTLB entry 0
  773. * - MSR:IS & MSR:DS set to 0
  774. *
  775. * Note that some of the above requirements will be relaxed in the future
  776. * as the kernel becomes smarter at dealing with different initial conditions
  777. * but for now you have to be careful
  778. */
  779. _GLOBAL(start_initialization_book3e)
  780. mflr r28
  781. /* First, we need to setup some initial TLBs to map the kernel
  782. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  783. * and always use AS 0, so we just set it up to match our link
  784. * address and never use 0 based addresses.
  785. */
  786. bl .initial_tlb_book3e
  787. /* Init global core bits */
  788. bl .init_core_book3e
  789. /* Init per-thread bits */
  790. bl .init_thread_book3e
  791. /* Return to common init code */
  792. tovirt(r28,r28)
  793. mtlr r28
  794. blr
  795. /*
  796. * Secondary core/processor entry
  797. *
  798. * This is entered for thread 0 of a secondary core, all other threads
  799. * are expected to be stopped. It's similar to start_initialization_book3e
  800. * except that it's generally entered from the holding loop in head_64.S
  801. * after CPUs have been gathered by Open Firmware.
  802. *
  803. * We assume we are in 32 bits mode running with whatever TLB entry was
  804. * set for us by the firmware or POR engine.
  805. */
  806. _GLOBAL(book3e_secondary_core_init_tlb_set)
  807. li r4,1
  808. b .generic_secondary_smp_init
  809. _GLOBAL(book3e_secondary_core_init)
  810. mflr r28
  811. /* Do we need to setup initial TLB entry ? */
  812. cmplwi r4,0
  813. bne 2f
  814. /* Setup TLB for this core */
  815. bl .initial_tlb_book3e
  816. /* We can return from the above running at a different
  817. * address, so recalculate r2 (TOC)
  818. */
  819. bl .relative_toc
  820. /* Init global core bits */
  821. 2: bl .init_core_book3e
  822. /* Init per-thread bits */
  823. 3: bl .init_thread_book3e
  824. /* Return to common init code at proper virtual address.
  825. *
  826. * Due to various previous assumptions, we know we entered this
  827. * function at either the final PAGE_OFFSET mapping or using a
  828. * 1:1 mapping at 0, so we don't bother doing a complicated check
  829. * here, we just ensure the return address has the right top bits.
  830. *
  831. * Note that if we ever want to be smarter about where we can be
  832. * started from, we have to be careful that by the time we reach
  833. * the code below we may already be running at a different location
  834. * than the one we were called from since initial_tlb_book3e can
  835. * have moved us already.
  836. */
  837. cmpdi cr0,r28,0
  838. blt 1f
  839. lis r3,PAGE_OFFSET@highest
  840. sldi r3,r3,32
  841. or r28,r28,r3
  842. 1: mtlr r28
  843. blr
  844. _GLOBAL(book3e_secondary_thread_init)
  845. mflr r28
  846. b 3b
  847. _STATIC(init_core_book3e)
  848. /* Establish the interrupt vector base */
  849. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  850. mtspr SPRN_IVPR,r3
  851. sync
  852. blr
  853. _STATIC(init_thread_book3e)
  854. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  855. mtspr SPRN_EPCR,r3
  856. /* Make sure interrupts are off */
  857. wrteei 0
  858. /* disable all timers and clear out status */
  859. li r3,0
  860. mtspr SPRN_TCR,r3
  861. mfspr r3,SPRN_TSR
  862. mtspr SPRN_TSR,r3
  863. blr
  864. _GLOBAL(__setup_base_ivors)
  865. SET_IVOR(0, 0x020) /* Critical Input */
  866. SET_IVOR(1, 0x000) /* Machine Check */
  867. SET_IVOR(2, 0x060) /* Data Storage */
  868. SET_IVOR(3, 0x080) /* Instruction Storage */
  869. SET_IVOR(4, 0x0a0) /* External Input */
  870. SET_IVOR(5, 0x0c0) /* Alignment */
  871. SET_IVOR(6, 0x0e0) /* Program */
  872. SET_IVOR(7, 0x100) /* FP Unavailable */
  873. SET_IVOR(8, 0x120) /* System Call */
  874. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  875. SET_IVOR(10, 0x160) /* Decrementer */
  876. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  877. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  878. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  879. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  880. SET_IVOR(15, 0x040) /* Debug */
  881. sync
  882. blr