entry_64.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. */
  20. #include <linux/errno.h>
  21. #include <asm/unistd.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/thread_info.h>
  26. #include <asm/ppc_asm.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cputable.h>
  29. #include <asm/firmware.h>
  30. #include <asm/bug.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/irqflags.h>
  33. #include <asm/ftrace.h>
  34. /*
  35. * System calls.
  36. */
  37. .section ".toc","aw"
  38. .SYS_CALL_TABLE:
  39. .tc .sys_call_table[TC],.sys_call_table
  40. /* This value is used to mark exception frames on the stack. */
  41. exception_marker:
  42. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  43. .section ".text"
  44. .align 7
  45. #undef SHOW_SYSCALLS
  46. .globl system_call_common
  47. system_call_common:
  48. andi. r10,r12,MSR_PR
  49. mr r10,r1
  50. addi r1,r1,-INT_FRAME_SIZE
  51. beq- 1f
  52. ld r1,PACAKSAVE(r13)
  53. 1: std r10,0(r1)
  54. std r11,_NIP(r1)
  55. std r12,_MSR(r1)
  56. std r0,GPR0(r1)
  57. std r10,GPR1(r1)
  58. ACCOUNT_CPU_USER_ENTRY(r10, r11)
  59. /*
  60. * This "crclr so" clears CR0.SO, which is the error indication on
  61. * return from this system call. There must be no cmp instruction
  62. * between it and the "mfcr r9" below, otherwise if XER.SO is set,
  63. * CR0.SO will get set, causing all system calls to appear to fail.
  64. */
  65. crclr so
  66. std r2,GPR2(r1)
  67. std r3,GPR3(r1)
  68. std r4,GPR4(r1)
  69. std r5,GPR5(r1)
  70. std r6,GPR6(r1)
  71. std r7,GPR7(r1)
  72. std r8,GPR8(r1)
  73. li r11,0
  74. std r11,GPR9(r1)
  75. std r11,GPR10(r1)
  76. std r11,GPR11(r1)
  77. std r11,GPR12(r1)
  78. std r9,GPR13(r1)
  79. mfcr r9
  80. mflr r10
  81. li r11,0xc01
  82. std r9,_CCR(r1)
  83. std r10,_LINK(r1)
  84. std r11,_TRAP(r1)
  85. mfxer r9
  86. mfctr r10
  87. std r9,_XER(r1)
  88. std r10,_CTR(r1)
  89. std r3,ORIG_GPR3(r1)
  90. ld r2,PACATOC(r13)
  91. addi r9,r1,STACK_FRAME_OVERHEAD
  92. ld r11,exception_marker@toc(r2)
  93. std r11,-16(r9) /* "regshere" marker */
  94. #ifdef CONFIG_TRACE_IRQFLAGS
  95. bl .trace_hardirqs_on
  96. REST_GPR(0,r1)
  97. REST_4GPRS(3,r1)
  98. REST_2GPRS(7,r1)
  99. addi r9,r1,STACK_FRAME_OVERHEAD
  100. ld r12,_MSR(r1)
  101. #endif /* CONFIG_TRACE_IRQFLAGS */
  102. li r10,1
  103. stb r10,PACASOFTIRQEN(r13)
  104. stb r10,PACAHARDIRQEN(r13)
  105. std r10,SOFTE(r1)
  106. #ifdef CONFIG_PPC_ISERIES
  107. BEGIN_FW_FTR_SECTION
  108. /* Hack for handling interrupts when soft-enabling on iSeries */
  109. cmpdi cr1,r0,0x5555 /* syscall 0x5555 */
  110. andi. r10,r12,MSR_PR /* from kernel */
  111. crand 4*cr0+eq,4*cr1+eq,4*cr0+eq
  112. bne 2f
  113. b hardware_interrupt_entry
  114. 2:
  115. END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
  116. #endif /* CONFIG_PPC_ISERIES */
  117. /* Hard enable interrupts */
  118. #ifdef CONFIG_PPC_BOOK3E
  119. wrteei 1
  120. #else
  121. mfmsr r11
  122. ori r11,r11,MSR_EE
  123. mtmsrd r11,1
  124. #endif /* CONFIG_PPC_BOOK3E */
  125. #ifdef SHOW_SYSCALLS
  126. bl .do_show_syscall
  127. REST_GPR(0,r1)
  128. REST_4GPRS(3,r1)
  129. REST_2GPRS(7,r1)
  130. addi r9,r1,STACK_FRAME_OVERHEAD
  131. #endif
  132. clrrdi r11,r1,THREAD_SHIFT
  133. ld r10,TI_FLAGS(r11)
  134. andi. r11,r10,_TIF_SYSCALL_T_OR_A
  135. bne- syscall_dotrace
  136. syscall_dotrace_cont:
  137. cmpldi 0,r0,NR_syscalls
  138. bge- syscall_enosys
  139. system_call: /* label this so stack traces look sane */
  140. /*
  141. * Need to vector to 32 Bit or default sys_call_table here,
  142. * based on caller's run-mode / personality.
  143. */
  144. ld r11,.SYS_CALL_TABLE@toc(2)
  145. andi. r10,r10,_TIF_32BIT
  146. beq 15f
  147. addi r11,r11,8 /* use 32-bit syscall entries */
  148. clrldi r3,r3,32
  149. clrldi r4,r4,32
  150. clrldi r5,r5,32
  151. clrldi r6,r6,32
  152. clrldi r7,r7,32
  153. clrldi r8,r8,32
  154. 15:
  155. slwi r0,r0,4
  156. ldx r10,r11,r0 /* Fetch system call handler [ptr] */
  157. mtctr r10
  158. bctrl /* Call handler */
  159. syscall_exit:
  160. std r3,RESULT(r1)
  161. #ifdef SHOW_SYSCALLS
  162. bl .do_show_syscall_exit
  163. ld r3,RESULT(r1)
  164. #endif
  165. clrrdi r12,r1,THREAD_SHIFT
  166. ld r8,_MSR(r1)
  167. #ifdef CONFIG_PPC_BOOK3S
  168. /* No MSR:RI on BookE */
  169. andi. r10,r8,MSR_RI
  170. beq- unrecov_restore
  171. #endif
  172. /* Disable interrupts so current_thread_info()->flags can't change,
  173. * and so that we don't get interrupted after loading SRR0/1.
  174. */
  175. #ifdef CONFIG_PPC_BOOK3E
  176. wrteei 0
  177. #else
  178. mfmsr r10
  179. rldicl r10,r10,48,1
  180. rotldi r10,r10,16
  181. mtmsrd r10,1
  182. #endif /* CONFIG_PPC_BOOK3E */
  183. ld r9,TI_FLAGS(r12)
  184. li r11,-_LAST_ERRNO
  185. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
  186. bne- syscall_exit_work
  187. cmpld r3,r11
  188. ld r5,_CCR(r1)
  189. bge- syscall_error
  190. syscall_error_cont:
  191. ld r7,_NIP(r1)
  192. stdcx. r0,0,r1 /* to clear the reservation */
  193. andi. r6,r8,MSR_PR
  194. ld r4,_LINK(r1)
  195. /*
  196. * Clear RI before restoring r13. If we are returning to
  197. * userspace and we take an exception after restoring r13,
  198. * we end up corrupting the userspace r13 value.
  199. */
  200. #ifdef CONFIG_PPC_BOOK3S
  201. /* No MSR:RI on BookE */
  202. li r12,MSR_RI
  203. andc r11,r10,r12
  204. mtmsrd r11,1 /* clear MSR.RI */
  205. #endif /* CONFIG_PPC_BOOK3S */
  206. beq- 1f
  207. ACCOUNT_CPU_USER_EXIT(r11, r12)
  208. ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
  209. 1: ld r2,GPR2(r1)
  210. ld r1,GPR1(r1)
  211. mtlr r4
  212. mtcr r5
  213. mtspr SPRN_SRR0,r7
  214. mtspr SPRN_SRR1,r8
  215. RFI
  216. b . /* prevent speculative execution */
  217. syscall_error:
  218. oris r5,r5,0x1000 /* Set SO bit in CR */
  219. neg r3,r3
  220. std r5,_CCR(r1)
  221. b syscall_error_cont
  222. /* Traced system call support */
  223. syscall_dotrace:
  224. bl .save_nvgprs
  225. addi r3,r1,STACK_FRAME_OVERHEAD
  226. bl .do_syscall_trace_enter
  227. /*
  228. * Restore argument registers possibly just changed.
  229. * We use the return value of do_syscall_trace_enter
  230. * for the call number to look up in the table (r0).
  231. */
  232. mr r0,r3
  233. ld r3,GPR3(r1)
  234. ld r4,GPR4(r1)
  235. ld r5,GPR5(r1)
  236. ld r6,GPR6(r1)
  237. ld r7,GPR7(r1)
  238. ld r8,GPR8(r1)
  239. addi r9,r1,STACK_FRAME_OVERHEAD
  240. clrrdi r10,r1,THREAD_SHIFT
  241. ld r10,TI_FLAGS(r10)
  242. b syscall_dotrace_cont
  243. syscall_enosys:
  244. li r3,-ENOSYS
  245. b syscall_exit
  246. syscall_exit_work:
  247. /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
  248. If TIF_NOERROR is set, just save r3 as it is. */
  249. andi. r0,r9,_TIF_RESTOREALL
  250. beq+ 0f
  251. REST_NVGPRS(r1)
  252. b 2f
  253. 0: cmpld r3,r11 /* r10 is -LAST_ERRNO */
  254. blt+ 1f
  255. andi. r0,r9,_TIF_NOERROR
  256. bne- 1f
  257. ld r5,_CCR(r1)
  258. neg r3,r3
  259. oris r5,r5,0x1000 /* Set SO bit in CR */
  260. std r5,_CCR(r1)
  261. 1: std r3,GPR3(r1)
  262. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  263. beq 4f
  264. /* Clear per-syscall TIF flags if any are set. */
  265. li r11,_TIF_PERSYSCALL_MASK
  266. addi r12,r12,TI_FLAGS
  267. 3: ldarx r10,0,r12
  268. andc r10,r10,r11
  269. stdcx. r10,0,r12
  270. bne- 3b
  271. subi r12,r12,TI_FLAGS
  272. 4: /* Anything else left to do? */
  273. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  274. beq .ret_from_except_lite
  275. /* Re-enable interrupts */
  276. #ifdef CONFIG_PPC_BOOK3E
  277. wrteei 1
  278. #else
  279. mfmsr r10
  280. ori r10,r10,MSR_EE
  281. mtmsrd r10,1
  282. #endif /* CONFIG_PPC_BOOK3E */
  283. bl .save_nvgprs
  284. addi r3,r1,STACK_FRAME_OVERHEAD
  285. bl .do_syscall_trace_leave
  286. b .ret_from_except
  287. /* Save non-volatile GPRs, if not already saved. */
  288. _GLOBAL(save_nvgprs)
  289. ld r11,_TRAP(r1)
  290. andi. r0,r11,1
  291. beqlr-
  292. SAVE_NVGPRS(r1)
  293. clrrdi r0,r11,1
  294. std r0,_TRAP(r1)
  295. blr
  296. /*
  297. * The sigsuspend and rt_sigsuspend system calls can call do_signal
  298. * and thus put the process into the stopped state where we might
  299. * want to examine its user state with ptrace. Therefore we need
  300. * to save all the nonvolatile registers (r14 - r31) before calling
  301. * the C code. Similarly, fork, vfork and clone need the full
  302. * register state on the stack so that it can be copied to the child.
  303. */
  304. _GLOBAL(ppc_fork)
  305. bl .save_nvgprs
  306. bl .sys_fork
  307. b syscall_exit
  308. _GLOBAL(ppc_vfork)
  309. bl .save_nvgprs
  310. bl .sys_vfork
  311. b syscall_exit
  312. _GLOBAL(ppc_clone)
  313. bl .save_nvgprs
  314. bl .sys_clone
  315. b syscall_exit
  316. _GLOBAL(ppc32_swapcontext)
  317. bl .save_nvgprs
  318. bl .compat_sys_swapcontext
  319. b syscall_exit
  320. _GLOBAL(ppc64_swapcontext)
  321. bl .save_nvgprs
  322. bl .sys_swapcontext
  323. b syscall_exit
  324. _GLOBAL(ret_from_fork)
  325. bl .schedule_tail
  326. REST_NVGPRS(r1)
  327. li r3,0
  328. b syscall_exit
  329. /*
  330. * This routine switches between two different tasks. The process
  331. * state of one is saved on its kernel stack. Then the state
  332. * of the other is restored from its kernel stack. The memory
  333. * management hardware is updated to the second process's state.
  334. * Finally, we can return to the second process, via ret_from_except.
  335. * On entry, r3 points to the THREAD for the current task, r4
  336. * points to the THREAD for the new task.
  337. *
  338. * Note: there are two ways to get to the "going out" portion
  339. * of this code; either by coming in via the entry (_switch)
  340. * or via "fork" which must set up an environment equivalent
  341. * to the "_switch" path. If you change this you'll have to change
  342. * the fork code also.
  343. *
  344. * The code which creates the new task context is in 'copy_thread'
  345. * in arch/powerpc/kernel/process.c
  346. */
  347. .align 7
  348. _GLOBAL(_switch)
  349. mflr r0
  350. std r0,16(r1)
  351. stdu r1,-SWITCH_FRAME_SIZE(r1)
  352. /* r3-r13 are caller saved -- Cort */
  353. SAVE_8GPRS(14, r1)
  354. SAVE_10GPRS(22, r1)
  355. mflr r20 /* Return to switch caller */
  356. mfmsr r22
  357. li r0, MSR_FP
  358. #ifdef CONFIG_VSX
  359. BEGIN_FTR_SECTION
  360. oris r0,r0,MSR_VSX@h /* Disable VSX */
  361. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  362. #endif /* CONFIG_VSX */
  363. #ifdef CONFIG_ALTIVEC
  364. BEGIN_FTR_SECTION
  365. oris r0,r0,MSR_VEC@h /* Disable altivec */
  366. mfspr r24,SPRN_VRSAVE /* save vrsave register value */
  367. std r24,THREAD_VRSAVE(r3)
  368. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  369. #endif /* CONFIG_ALTIVEC */
  370. and. r0,r0,r22
  371. beq+ 1f
  372. andc r22,r22,r0
  373. MTMSRD(r22)
  374. isync
  375. 1: std r20,_NIP(r1)
  376. mfcr r23
  377. std r23,_CCR(r1)
  378. std r1,KSP(r3) /* Set old stack pointer */
  379. #ifdef CONFIG_SMP
  380. /* We need a sync somewhere here to make sure that if the
  381. * previous task gets rescheduled on another CPU, it sees all
  382. * stores it has performed on this one.
  383. */
  384. sync
  385. #endif /* CONFIG_SMP */
  386. addi r6,r4,-THREAD /* Convert THREAD to 'current' */
  387. std r6,PACACURRENT(r13) /* Set new 'current' */
  388. ld r8,KSP(r4) /* new stack pointer */
  389. #ifdef CONFIG_PPC_BOOK3S
  390. BEGIN_FTR_SECTION
  391. BEGIN_FTR_SECTION_NESTED(95)
  392. clrrdi r6,r8,28 /* get its ESID */
  393. clrrdi r9,r1,28 /* get current sp ESID */
  394. FTR_SECTION_ELSE_NESTED(95)
  395. clrrdi r6,r8,40 /* get its 1T ESID */
  396. clrrdi r9,r1,40 /* get current sp 1T ESID */
  397. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_1T_SEGMENT, 95)
  398. FTR_SECTION_ELSE
  399. b 2f
  400. ALT_FTR_SECTION_END_IFSET(CPU_FTR_SLB)
  401. clrldi. r0,r6,2 /* is new ESID c00000000? */
  402. cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
  403. cror eq,4*cr1+eq,eq
  404. beq 2f /* if yes, don't slbie it */
  405. /* Bolt in the new stack SLB entry */
  406. ld r7,KSP_VSID(r4) /* Get new stack's VSID */
  407. oris r0,r6,(SLB_ESID_V)@h
  408. ori r0,r0,(SLB_NUM_BOLTED-1)@l
  409. BEGIN_FTR_SECTION
  410. li r9,MMU_SEGSIZE_1T /* insert B field */
  411. oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
  412. rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
  413. END_FTR_SECTION_IFSET(CPU_FTR_1T_SEGMENT)
  414. /* Update the last bolted SLB. No write barriers are needed
  415. * here, provided we only update the current CPU's SLB shadow
  416. * buffer.
  417. */
  418. ld r9,PACA_SLBSHADOWPTR(r13)
  419. li r12,0
  420. std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
  421. std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */
  422. std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */
  423. /* No need to check for CPU_FTR_NO_SLBIE_B here, since when
  424. * we have 1TB segments, the only CPUs known to have the errata
  425. * only support less than 1TB of system memory and we'll never
  426. * actually hit this code path.
  427. */
  428. slbie r6
  429. slbie r6 /* Workaround POWER5 < DD2.1 issue */
  430. slbmte r7,r0
  431. isync
  432. 2:
  433. #endif /* !CONFIG_PPC_BOOK3S */
  434. clrrdi r7,r8,THREAD_SHIFT /* base of new stack */
  435. /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
  436. because we don't need to leave the 288-byte ABI gap at the
  437. top of the kernel stack. */
  438. addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
  439. mr r1,r8 /* start using new stack pointer */
  440. std r7,PACAKSAVE(r13)
  441. ld r6,_CCR(r1)
  442. mtcrf 0xFF,r6
  443. #ifdef CONFIG_ALTIVEC
  444. BEGIN_FTR_SECTION
  445. ld r0,THREAD_VRSAVE(r4)
  446. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  447. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  448. #endif /* CONFIG_ALTIVEC */
  449. /* r3-r13 are destroyed -- Cort */
  450. REST_8GPRS(14, r1)
  451. REST_10GPRS(22, r1)
  452. /* convert old thread to its task_struct for return value */
  453. addi r3,r3,-THREAD
  454. ld r7,_NIP(r1) /* Return to _switch caller in new task */
  455. mtlr r7
  456. addi r1,r1,SWITCH_FRAME_SIZE
  457. blr
  458. .align 7
  459. _GLOBAL(ret_from_except)
  460. ld r11,_TRAP(r1)
  461. andi. r0,r11,1
  462. bne .ret_from_except_lite
  463. REST_NVGPRS(r1)
  464. _GLOBAL(ret_from_except_lite)
  465. /*
  466. * Disable interrupts so that current_thread_info()->flags
  467. * can't change between when we test it and when we return
  468. * from the interrupt.
  469. */
  470. #ifdef CONFIG_PPC_BOOK3E
  471. wrteei 0
  472. #else
  473. mfmsr r10 /* Get current interrupt state */
  474. rldicl r9,r10,48,1 /* clear MSR_EE */
  475. rotldi r9,r9,16
  476. mtmsrd r9,1 /* Update machine state */
  477. #endif /* CONFIG_PPC_BOOK3E */
  478. #ifdef CONFIG_PREEMPT
  479. clrrdi r9,r1,THREAD_SHIFT /* current_thread_info() */
  480. li r0,_TIF_NEED_RESCHED /* bits to check */
  481. ld r3,_MSR(r1)
  482. ld r4,TI_FLAGS(r9)
  483. /* Move MSR_PR bit in r3 to _TIF_SIGPENDING position in r0 */
  484. rlwimi r0,r3,32+TIF_SIGPENDING-MSR_PR_LG,_TIF_SIGPENDING
  485. and. r0,r4,r0 /* check NEED_RESCHED and maybe SIGPENDING */
  486. bne do_work
  487. #else /* !CONFIG_PREEMPT */
  488. ld r3,_MSR(r1) /* Returning to user mode? */
  489. andi. r3,r3,MSR_PR
  490. beq restore /* if not, just restore regs and return */
  491. /* Check current_thread_info()->flags */
  492. clrrdi r9,r1,THREAD_SHIFT
  493. ld r4,TI_FLAGS(r9)
  494. andi. r0,r4,_TIF_USER_WORK_MASK
  495. bne do_work
  496. #endif
  497. restore:
  498. BEGIN_FW_FTR_SECTION
  499. ld r5,SOFTE(r1)
  500. FW_FTR_SECTION_ELSE
  501. b iseries_check_pending_irqs
  502. ALT_FW_FTR_SECTION_END_IFCLR(FW_FEATURE_ISERIES)
  503. 2:
  504. TRACE_AND_RESTORE_IRQ(r5);
  505. #ifdef CONFIG_PERF_EVENTS
  506. /* check paca->perf_event_pending if we're enabling ints */
  507. lbz r3,PACAPERFPEND(r13)
  508. and. r3,r3,r5
  509. beq 27f
  510. bl .perf_event_do_pending
  511. 27:
  512. #endif /* CONFIG_PERF_EVENTS */
  513. /* extract EE bit and use it to restore paca->hard_enabled */
  514. ld r3,_MSR(r1)
  515. rldicl r4,r3,49,63 /* r0 = (r3 >> 15) & 1 */
  516. stb r4,PACAHARDIRQEN(r13)
  517. #ifdef CONFIG_PPC_BOOK3E
  518. b .exception_return_book3e
  519. #else
  520. ld r4,_CTR(r1)
  521. ld r0,_LINK(r1)
  522. mtctr r4
  523. mtlr r0
  524. ld r4,_XER(r1)
  525. mtspr SPRN_XER,r4
  526. REST_8GPRS(5, r1)
  527. andi. r0,r3,MSR_RI
  528. beq- unrecov_restore
  529. stdcx. r0,0,r1 /* to clear the reservation */
  530. /*
  531. * Clear RI before restoring r13. If we are returning to
  532. * userspace and we take an exception after restoring r13,
  533. * we end up corrupting the userspace r13 value.
  534. */
  535. mfmsr r4
  536. andc r4,r4,r0 /* r0 contains MSR_RI here */
  537. mtmsrd r4,1
  538. /*
  539. * r13 is our per cpu area, only restore it if we are returning to
  540. * userspace
  541. */
  542. andi. r0,r3,MSR_PR
  543. beq 1f
  544. ACCOUNT_CPU_USER_EXIT(r2, r4)
  545. REST_GPR(13, r1)
  546. 1:
  547. mtspr SPRN_SRR1,r3
  548. ld r2,_CCR(r1)
  549. mtcrf 0xFF,r2
  550. ld r2,_NIP(r1)
  551. mtspr SPRN_SRR0,r2
  552. ld r0,GPR0(r1)
  553. ld r2,GPR2(r1)
  554. ld r3,GPR3(r1)
  555. ld r4,GPR4(r1)
  556. ld r1,GPR1(r1)
  557. rfid
  558. b . /* prevent speculative execution */
  559. #endif /* CONFIG_PPC_BOOK3E */
  560. iseries_check_pending_irqs:
  561. #ifdef CONFIG_PPC_ISERIES
  562. ld r5,SOFTE(r1)
  563. cmpdi 0,r5,0
  564. beq 2b
  565. /* Check for pending interrupts (iSeries) */
  566. ld r3,PACALPPACAPTR(r13)
  567. ld r3,LPPACAANYINT(r3)
  568. cmpdi r3,0
  569. beq+ 2b /* skip do_IRQ if no interrupts */
  570. li r3,0
  571. stb r3,PACASOFTIRQEN(r13) /* ensure we are soft-disabled */
  572. #ifdef CONFIG_TRACE_IRQFLAGS
  573. bl .trace_hardirqs_off
  574. mfmsr r10
  575. #endif
  576. ori r10,r10,MSR_EE
  577. mtmsrd r10 /* hard-enable again */
  578. addi r3,r1,STACK_FRAME_OVERHEAD
  579. bl .do_IRQ
  580. b .ret_from_except_lite /* loop back and handle more */
  581. #endif
  582. do_work:
  583. #ifdef CONFIG_PREEMPT
  584. andi. r0,r3,MSR_PR /* Returning to user mode? */
  585. bne user_work
  586. /* Check that preempt_count() == 0 and interrupts are enabled */
  587. lwz r8,TI_PREEMPT(r9)
  588. cmpwi cr1,r8,0
  589. ld r0,SOFTE(r1)
  590. cmpdi r0,0
  591. crandc eq,cr1*4+eq,eq
  592. bne restore
  593. /* here we are preempting the current task */
  594. 1:
  595. #ifdef CONFIG_TRACE_IRQFLAGS
  596. bl .trace_hardirqs_on
  597. /* Note: we just clobbered r10 which used to contain the previous
  598. * MSR before the hard-disabling done by the caller of do_work.
  599. * We don't have that value anymore, but it doesn't matter as
  600. * we will hard-enable unconditionally, we can just reload the
  601. * current MSR into r10
  602. */
  603. mfmsr r10
  604. #endif /* CONFIG_TRACE_IRQFLAGS */
  605. li r0,1
  606. stb r0,PACASOFTIRQEN(r13)
  607. stb r0,PACAHARDIRQEN(r13)
  608. #ifdef CONFIG_PPC_BOOK3E
  609. wrteei 1
  610. bl .preempt_schedule
  611. wrteei 0
  612. #else
  613. ori r10,r10,MSR_EE
  614. mtmsrd r10,1 /* reenable interrupts */
  615. bl .preempt_schedule
  616. mfmsr r10
  617. clrrdi r9,r1,THREAD_SHIFT
  618. rldicl r10,r10,48,1 /* disable interrupts again */
  619. rotldi r10,r10,16
  620. mtmsrd r10,1
  621. #endif /* CONFIG_PPC_BOOK3E */
  622. ld r4,TI_FLAGS(r9)
  623. andi. r0,r4,_TIF_NEED_RESCHED
  624. bne 1b
  625. b restore
  626. user_work:
  627. #endif
  628. /* Enable interrupts */
  629. #ifdef CONFIG_PPC_BOOK3E
  630. wrteei 1
  631. #else
  632. ori r10,r10,MSR_EE
  633. mtmsrd r10,1
  634. #endif /* CONFIG_PPC_BOOK3E */
  635. andi. r0,r4,_TIF_NEED_RESCHED
  636. beq 1f
  637. bl .schedule
  638. b .ret_from_except_lite
  639. 1: bl .save_nvgprs
  640. addi r3,r1,STACK_FRAME_OVERHEAD
  641. bl .do_signal
  642. b .ret_from_except
  643. unrecov_restore:
  644. addi r3,r1,STACK_FRAME_OVERHEAD
  645. bl .unrecoverable_exception
  646. b unrecov_restore
  647. #ifdef CONFIG_PPC_RTAS
  648. /*
  649. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  650. * called with the MMU off.
  651. *
  652. * In addition, we need to be in 32b mode, at least for now.
  653. *
  654. * Note: r3 is an input parameter to rtas, so don't trash it...
  655. */
  656. _GLOBAL(enter_rtas)
  657. mflr r0
  658. std r0,16(r1)
  659. stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
  660. /* Because RTAS is running in 32b mode, it clobbers the high order half
  661. * of all registers that it saves. We therefore save those registers
  662. * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
  663. */
  664. SAVE_GPR(2, r1) /* Save the TOC */
  665. SAVE_GPR(13, r1) /* Save paca */
  666. SAVE_8GPRS(14, r1) /* Save the non-volatiles */
  667. SAVE_10GPRS(22, r1) /* ditto */
  668. mfcr r4
  669. std r4,_CCR(r1)
  670. mfctr r5
  671. std r5,_CTR(r1)
  672. mfspr r6,SPRN_XER
  673. std r6,_XER(r1)
  674. mfdar r7
  675. std r7,_DAR(r1)
  676. mfdsisr r8
  677. std r8,_DSISR(r1)
  678. /* Temporary workaround to clear CR until RTAS can be modified to
  679. * ignore all bits.
  680. */
  681. li r0,0
  682. mtcr r0
  683. #ifdef CONFIG_BUG
  684. /* There is no way it is acceptable to get here with interrupts enabled,
  685. * check it with the asm equivalent of WARN_ON
  686. */
  687. lbz r0,PACASOFTIRQEN(r13)
  688. 1: tdnei r0,0
  689. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  690. #endif
  691. /* Hard-disable interrupts */
  692. mfmsr r6
  693. rldicl r7,r6,48,1
  694. rotldi r7,r7,16
  695. mtmsrd r7,1
  696. /* Unfortunately, the stack pointer and the MSR are also clobbered,
  697. * so they are saved in the PACA which allows us to restore
  698. * our original state after RTAS returns.
  699. */
  700. std r1,PACAR1(r13)
  701. std r6,PACASAVEDMSR(r13)
  702. /* Setup our real return addr */
  703. LOAD_REG_ADDR(r4,.rtas_return_loc)
  704. clrldi r4,r4,2 /* convert to realmode address */
  705. mtlr r4
  706. li r0,0
  707. ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
  708. andc r0,r6,r0
  709. li r9,1
  710. rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
  711. ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP
  712. andc r6,r0,r9
  713. ori r6,r6,MSR_RI
  714. sync /* disable interrupts so SRR0/1 */
  715. mtmsrd r0 /* don't get trashed */
  716. LOAD_REG_ADDR(r4, rtas)
  717. ld r5,RTASENTRY(r4) /* get the rtas->entry value */
  718. ld r4,RTASBASE(r4) /* get the rtas->base value */
  719. mtspr SPRN_SRR0,r5
  720. mtspr SPRN_SRR1,r6
  721. rfid
  722. b . /* prevent speculative execution */
  723. _STATIC(rtas_return_loc)
  724. /* relocation is off at this point */
  725. mfspr r4,SPRN_SPRG_PACA /* Get PACA */
  726. clrldi r4,r4,2 /* convert to realmode address */
  727. bcl 20,31,$+4
  728. 0: mflr r3
  729. ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
  730. mfmsr r6
  731. li r0,MSR_RI
  732. andc r6,r6,r0
  733. sync
  734. mtmsrd r6
  735. ld r1,PACAR1(r4) /* Restore our SP */
  736. ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
  737. mtspr SPRN_SRR0,r3
  738. mtspr SPRN_SRR1,r4
  739. rfid
  740. b . /* prevent speculative execution */
  741. .align 3
  742. 1: .llong .rtas_restore_regs
  743. _STATIC(rtas_restore_regs)
  744. /* relocation is on at this point */
  745. REST_GPR(2, r1) /* Restore the TOC */
  746. REST_GPR(13, r1) /* Restore paca */
  747. REST_8GPRS(14, r1) /* Restore the non-volatiles */
  748. REST_10GPRS(22, r1) /* ditto */
  749. mfspr r13,SPRN_SPRG_PACA
  750. ld r4,_CCR(r1)
  751. mtcr r4
  752. ld r5,_CTR(r1)
  753. mtctr r5
  754. ld r6,_XER(r1)
  755. mtspr SPRN_XER,r6
  756. ld r7,_DAR(r1)
  757. mtdar r7
  758. ld r8,_DSISR(r1)
  759. mtdsisr r8
  760. addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
  761. ld r0,16(r1) /* get return address */
  762. mtlr r0
  763. blr /* return to caller */
  764. #endif /* CONFIG_PPC_RTAS */
  765. _GLOBAL(enter_prom)
  766. mflr r0
  767. std r0,16(r1)
  768. stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
  769. /* Because PROM is running in 32b mode, it clobbers the high order half
  770. * of all registers that it saves. We therefore save those registers
  771. * PROM might touch to the stack. (r0, r3-r13 are caller saved)
  772. */
  773. SAVE_GPR(2, r1)
  774. SAVE_GPR(13, r1)
  775. SAVE_8GPRS(14, r1)
  776. SAVE_10GPRS(22, r1)
  777. mfcr r10
  778. mfmsr r11
  779. std r10,_CCR(r1)
  780. std r11,_MSR(r1)
  781. /* Get the PROM entrypoint */
  782. mtlr r4
  783. /* Switch MSR to 32 bits mode
  784. */
  785. #ifdef CONFIG_PPC_BOOK3E
  786. rlwinm r11,r11,0,1,31
  787. mtmsr r11
  788. #else /* CONFIG_PPC_BOOK3E */
  789. mfmsr r11
  790. li r12,1
  791. rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
  792. andc r11,r11,r12
  793. li r12,1
  794. rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
  795. andc r11,r11,r12
  796. mtmsrd r11
  797. #endif /* CONFIG_PPC_BOOK3E */
  798. isync
  799. /* Enter PROM here... */
  800. blrl
  801. /* Just make sure that r1 top 32 bits didn't get
  802. * corrupt by OF
  803. */
  804. rldicl r1,r1,0,32
  805. /* Restore the MSR (back to 64 bits) */
  806. ld r0,_MSR(r1)
  807. MTMSRD(r0)
  808. isync
  809. /* Restore other registers */
  810. REST_GPR(2, r1)
  811. REST_GPR(13, r1)
  812. REST_8GPRS(14, r1)
  813. REST_10GPRS(22, r1)
  814. ld r4,_CCR(r1)
  815. mtcr r4
  816. addi r1,r1,PROM_FRAME_SIZE
  817. ld r0,16(r1)
  818. mtlr r0
  819. blr
  820. #ifdef CONFIG_FUNCTION_TRACER
  821. #ifdef CONFIG_DYNAMIC_FTRACE
  822. _GLOBAL(mcount)
  823. _GLOBAL(_mcount)
  824. blr
  825. _GLOBAL(ftrace_caller)
  826. /* Taken from output of objdump from lib64/glibc */
  827. mflr r3
  828. ld r11, 0(r1)
  829. stdu r1, -112(r1)
  830. std r3, 128(r1)
  831. ld r4, 16(r11)
  832. subi r3, r3, MCOUNT_INSN_SIZE
  833. .globl ftrace_call
  834. ftrace_call:
  835. bl ftrace_stub
  836. nop
  837. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  838. .globl ftrace_graph_call
  839. ftrace_graph_call:
  840. b ftrace_graph_stub
  841. _GLOBAL(ftrace_graph_stub)
  842. #endif
  843. ld r0, 128(r1)
  844. mtlr r0
  845. addi r1, r1, 112
  846. _GLOBAL(ftrace_stub)
  847. blr
  848. #else
  849. _GLOBAL(mcount)
  850. blr
  851. _GLOBAL(_mcount)
  852. /* Taken from output of objdump from lib64/glibc */
  853. mflr r3
  854. ld r11, 0(r1)
  855. stdu r1, -112(r1)
  856. std r3, 128(r1)
  857. ld r4, 16(r11)
  858. subi r3, r3, MCOUNT_INSN_SIZE
  859. LOAD_REG_ADDR(r5,ftrace_trace_function)
  860. ld r5,0(r5)
  861. ld r5,0(r5)
  862. mtctr r5
  863. bctrl
  864. nop
  865. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  866. b ftrace_graph_caller
  867. #endif
  868. ld r0, 128(r1)
  869. mtlr r0
  870. addi r1, r1, 112
  871. _GLOBAL(ftrace_stub)
  872. blr
  873. #endif /* CONFIG_DYNAMIC_FTRACE */
  874. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  875. _GLOBAL(ftrace_graph_caller)
  876. /* load r4 with local address */
  877. ld r4, 128(r1)
  878. subi r4, r4, MCOUNT_INSN_SIZE
  879. /* get the parent address */
  880. ld r11, 112(r1)
  881. addi r3, r11, 16
  882. bl .prepare_ftrace_return
  883. nop
  884. ld r0, 128(r1)
  885. mtlr r0
  886. addi r1, r1, 112
  887. blr
  888. _GLOBAL(return_to_handler)
  889. /* need to save return values */
  890. std r4, -24(r1)
  891. std r3, -16(r1)
  892. std r31, -8(r1)
  893. mr r31, r1
  894. stdu r1, -112(r1)
  895. bl .ftrace_return_to_handler
  896. nop
  897. /* return value has real return address */
  898. mtlr r3
  899. ld r1, 0(r1)
  900. ld r4, -24(r1)
  901. ld r3, -16(r1)
  902. ld r31, -8(r1)
  903. /* Jump back to real return address */
  904. blr
  905. _GLOBAL(mod_return_to_handler)
  906. /* need to save return values */
  907. std r4, -32(r1)
  908. std r3, -24(r1)
  909. /* save TOC */
  910. std r2, -16(r1)
  911. std r31, -8(r1)
  912. mr r31, r1
  913. stdu r1, -112(r1)
  914. /*
  915. * We are in a module using the module's TOC.
  916. * Switch to our TOC to run inside the core kernel.
  917. */
  918. LOAD_REG_IMMEDIATE(r4,ftrace_return_to_handler)
  919. ld r2, 8(r4)
  920. bl .ftrace_return_to_handler
  921. nop
  922. /* return value has real return address */
  923. mtlr r3
  924. ld r1, 0(r1)
  925. ld r4, -32(r1)
  926. ld r3, -24(r1)
  927. ld r2, -16(r1)
  928. ld r31, -8(r1)
  929. /* Jump back to real return address */
  930. blr
  931. #endif /* CONFIG_FUNCTION_GRAPH_TRACER */
  932. #endif /* CONFIG_FUNCTION_TRACER */