cputable.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <asm/oprofile_impl.h>
  18. #include <asm/cputable.h>
  19. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  20. #include <asm/mmu.h>
  21. struct cpu_spec* cur_cpu_spec = NULL;
  22. EXPORT_SYMBOL(cur_cpu_spec);
  23. /* The platform string corresponding to the real PVR */
  24. const char *powerpc_base_platform;
  25. /* NOTE:
  26. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  27. * the responsibility of the appropriate CPU save/restore functions to
  28. * eventually copy these settings over. Those save/restore aren't yet
  29. * part of the cputable though. That has to be fixed for both ppc32
  30. * and ppc64
  31. */
  32. #ifdef CONFIG_PPC32
  33. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  34. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  46. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  48. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  49. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  50. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  54. #endif /* CONFIG_PPC32 */
  55. #ifdef CONFIG_PPC64
  56. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  57. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  58. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  59. extern void __restore_cpu_pa6t(void);
  60. extern void __restore_cpu_ppc970(void);
  61. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  62. extern void __restore_cpu_power7(void);
  63. #endif /* CONFIG_PPC64 */
  64. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  65. * ones as well...
  66. */
  67. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  68. PPC_FEATURE_HAS_MMU)
  69. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  70. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  71. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  72. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  73. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  74. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  75. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  76. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  77. PPC_FEATURE_TRUE_LE | \
  78. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  79. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  80. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  81. PPC_FEATURE_TRUE_LE | \
  82. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  83. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  84. PPC_FEATURE_TRUE_LE | \
  85. PPC_FEATURE_HAS_ALTIVEC_COMP)
  86. #ifdef CONFIG_PPC_BOOK3E_64
  87. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  88. #else
  89. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  90. PPC_FEATURE_BOOKE)
  91. #endif
  92. static struct cpu_spec __initdata cpu_specs[] = {
  93. #ifdef CONFIG_PPC_BOOK3S_64
  94. { /* Power3 */
  95. .pvr_mask = 0xffff0000,
  96. .pvr_value = 0x00400000,
  97. .cpu_name = "POWER3 (630)",
  98. .cpu_features = CPU_FTRS_POWER3,
  99. .cpu_user_features = COMMON_USER_PPC64|PPC_FEATURE_PPC_LE,
  100. .mmu_features = MMU_FTR_HPTE_TABLE,
  101. .icache_bsize = 128,
  102. .dcache_bsize = 128,
  103. .num_pmcs = 8,
  104. .pmc_type = PPC_PMC_IBM,
  105. .oprofile_cpu_type = "ppc64/power3",
  106. .oprofile_type = PPC_OPROFILE_RS64,
  107. .machine_check = machine_check_generic,
  108. .platform = "power3",
  109. },
  110. { /* Power3+ */
  111. .pvr_mask = 0xffff0000,
  112. .pvr_value = 0x00410000,
  113. .cpu_name = "POWER3 (630+)",
  114. .cpu_features = CPU_FTRS_POWER3,
  115. .cpu_user_features = COMMON_USER_PPC64|PPC_FEATURE_PPC_LE,
  116. .mmu_features = MMU_FTR_HPTE_TABLE,
  117. .icache_bsize = 128,
  118. .dcache_bsize = 128,
  119. .num_pmcs = 8,
  120. .pmc_type = PPC_PMC_IBM,
  121. .oprofile_cpu_type = "ppc64/power3",
  122. .oprofile_type = PPC_OPROFILE_RS64,
  123. .machine_check = machine_check_generic,
  124. .platform = "power3",
  125. },
  126. { /* Northstar */
  127. .pvr_mask = 0xffff0000,
  128. .pvr_value = 0x00330000,
  129. .cpu_name = "RS64-II (northstar)",
  130. .cpu_features = CPU_FTRS_RS64,
  131. .cpu_user_features = COMMON_USER_PPC64,
  132. .mmu_features = MMU_FTR_HPTE_TABLE,
  133. .icache_bsize = 128,
  134. .dcache_bsize = 128,
  135. .num_pmcs = 8,
  136. .pmc_type = PPC_PMC_IBM,
  137. .oprofile_cpu_type = "ppc64/rs64",
  138. .oprofile_type = PPC_OPROFILE_RS64,
  139. .machine_check = machine_check_generic,
  140. .platform = "rs64",
  141. },
  142. { /* Pulsar */
  143. .pvr_mask = 0xffff0000,
  144. .pvr_value = 0x00340000,
  145. .cpu_name = "RS64-III (pulsar)",
  146. .cpu_features = CPU_FTRS_RS64,
  147. .cpu_user_features = COMMON_USER_PPC64,
  148. .mmu_features = MMU_FTR_HPTE_TABLE,
  149. .icache_bsize = 128,
  150. .dcache_bsize = 128,
  151. .num_pmcs = 8,
  152. .pmc_type = PPC_PMC_IBM,
  153. .oprofile_cpu_type = "ppc64/rs64",
  154. .oprofile_type = PPC_OPROFILE_RS64,
  155. .machine_check = machine_check_generic,
  156. .platform = "rs64",
  157. },
  158. { /* I-star */
  159. .pvr_mask = 0xffff0000,
  160. .pvr_value = 0x00360000,
  161. .cpu_name = "RS64-III (icestar)",
  162. .cpu_features = CPU_FTRS_RS64,
  163. .cpu_user_features = COMMON_USER_PPC64,
  164. .mmu_features = MMU_FTR_HPTE_TABLE,
  165. .icache_bsize = 128,
  166. .dcache_bsize = 128,
  167. .num_pmcs = 8,
  168. .pmc_type = PPC_PMC_IBM,
  169. .oprofile_cpu_type = "ppc64/rs64",
  170. .oprofile_type = PPC_OPROFILE_RS64,
  171. .machine_check = machine_check_generic,
  172. .platform = "rs64",
  173. },
  174. { /* S-star */
  175. .pvr_mask = 0xffff0000,
  176. .pvr_value = 0x00370000,
  177. .cpu_name = "RS64-IV (sstar)",
  178. .cpu_features = CPU_FTRS_RS64,
  179. .cpu_user_features = COMMON_USER_PPC64,
  180. .mmu_features = MMU_FTR_HPTE_TABLE,
  181. .icache_bsize = 128,
  182. .dcache_bsize = 128,
  183. .num_pmcs = 8,
  184. .pmc_type = PPC_PMC_IBM,
  185. .oprofile_cpu_type = "ppc64/rs64",
  186. .oprofile_type = PPC_OPROFILE_RS64,
  187. .machine_check = machine_check_generic,
  188. .platform = "rs64",
  189. },
  190. { /* Power4 */
  191. .pvr_mask = 0xffff0000,
  192. .pvr_value = 0x00350000,
  193. .cpu_name = "POWER4 (gp)",
  194. .cpu_features = CPU_FTRS_POWER4,
  195. .cpu_user_features = COMMON_USER_POWER4,
  196. .mmu_features = MMU_FTR_HPTE_TABLE,
  197. .icache_bsize = 128,
  198. .dcache_bsize = 128,
  199. .num_pmcs = 8,
  200. .pmc_type = PPC_PMC_IBM,
  201. .oprofile_cpu_type = "ppc64/power4",
  202. .oprofile_type = PPC_OPROFILE_POWER4,
  203. .machine_check = machine_check_generic,
  204. .platform = "power4",
  205. },
  206. { /* Power4+ */
  207. .pvr_mask = 0xffff0000,
  208. .pvr_value = 0x00380000,
  209. .cpu_name = "POWER4+ (gq)",
  210. .cpu_features = CPU_FTRS_POWER4,
  211. .cpu_user_features = COMMON_USER_POWER4,
  212. .mmu_features = MMU_FTR_HPTE_TABLE,
  213. .icache_bsize = 128,
  214. .dcache_bsize = 128,
  215. .num_pmcs = 8,
  216. .pmc_type = PPC_PMC_IBM,
  217. .oprofile_cpu_type = "ppc64/power4",
  218. .oprofile_type = PPC_OPROFILE_POWER4,
  219. .machine_check = machine_check_generic,
  220. .platform = "power4",
  221. },
  222. { /* PPC970 */
  223. .pvr_mask = 0xffff0000,
  224. .pvr_value = 0x00390000,
  225. .cpu_name = "PPC970",
  226. .cpu_features = CPU_FTRS_PPC970,
  227. .cpu_user_features = COMMON_USER_POWER4 |
  228. PPC_FEATURE_HAS_ALTIVEC_COMP,
  229. .mmu_features = MMU_FTR_HPTE_TABLE,
  230. .icache_bsize = 128,
  231. .dcache_bsize = 128,
  232. .num_pmcs = 8,
  233. .pmc_type = PPC_PMC_IBM,
  234. .cpu_setup = __setup_cpu_ppc970,
  235. .cpu_restore = __restore_cpu_ppc970,
  236. .oprofile_cpu_type = "ppc64/970",
  237. .oprofile_type = PPC_OPROFILE_POWER4,
  238. .machine_check = machine_check_generic,
  239. .platform = "ppc970",
  240. },
  241. { /* PPC970FX */
  242. .pvr_mask = 0xffff0000,
  243. .pvr_value = 0x003c0000,
  244. .cpu_name = "PPC970FX",
  245. .cpu_features = CPU_FTRS_PPC970,
  246. .cpu_user_features = COMMON_USER_POWER4 |
  247. PPC_FEATURE_HAS_ALTIVEC_COMP,
  248. .mmu_features = MMU_FTR_HPTE_TABLE,
  249. .icache_bsize = 128,
  250. .dcache_bsize = 128,
  251. .num_pmcs = 8,
  252. .pmc_type = PPC_PMC_IBM,
  253. .cpu_setup = __setup_cpu_ppc970,
  254. .cpu_restore = __restore_cpu_ppc970,
  255. .oprofile_cpu_type = "ppc64/970",
  256. .oprofile_type = PPC_OPROFILE_POWER4,
  257. .machine_check = machine_check_generic,
  258. .platform = "ppc970",
  259. },
  260. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  261. .pvr_mask = 0xffffffff,
  262. .pvr_value = 0x00440100,
  263. .cpu_name = "PPC970MP",
  264. .cpu_features = CPU_FTRS_PPC970,
  265. .cpu_user_features = COMMON_USER_POWER4 |
  266. PPC_FEATURE_HAS_ALTIVEC_COMP,
  267. .mmu_features = MMU_FTR_HPTE_TABLE,
  268. .icache_bsize = 128,
  269. .dcache_bsize = 128,
  270. .num_pmcs = 8,
  271. .pmc_type = PPC_PMC_IBM,
  272. .cpu_setup = __setup_cpu_ppc970,
  273. .cpu_restore = __restore_cpu_ppc970,
  274. .oprofile_cpu_type = "ppc64/970MP",
  275. .oprofile_type = PPC_OPROFILE_POWER4,
  276. .machine_check = machine_check_generic,
  277. .platform = "ppc970",
  278. },
  279. { /* PPC970MP */
  280. .pvr_mask = 0xffff0000,
  281. .pvr_value = 0x00440000,
  282. .cpu_name = "PPC970MP",
  283. .cpu_features = CPU_FTRS_PPC970,
  284. .cpu_user_features = COMMON_USER_POWER4 |
  285. PPC_FEATURE_HAS_ALTIVEC_COMP,
  286. .mmu_features = MMU_FTR_HPTE_TABLE,
  287. .icache_bsize = 128,
  288. .dcache_bsize = 128,
  289. .num_pmcs = 8,
  290. .pmc_type = PPC_PMC_IBM,
  291. .cpu_setup = __setup_cpu_ppc970MP,
  292. .cpu_restore = __restore_cpu_ppc970,
  293. .oprofile_cpu_type = "ppc64/970MP",
  294. .oprofile_type = PPC_OPROFILE_POWER4,
  295. .machine_check = machine_check_generic,
  296. .platform = "ppc970",
  297. },
  298. { /* PPC970GX */
  299. .pvr_mask = 0xffff0000,
  300. .pvr_value = 0x00450000,
  301. .cpu_name = "PPC970GX",
  302. .cpu_features = CPU_FTRS_PPC970,
  303. .cpu_user_features = COMMON_USER_POWER4 |
  304. PPC_FEATURE_HAS_ALTIVEC_COMP,
  305. .mmu_features = MMU_FTR_HPTE_TABLE,
  306. .icache_bsize = 128,
  307. .dcache_bsize = 128,
  308. .num_pmcs = 8,
  309. .pmc_type = PPC_PMC_IBM,
  310. .cpu_setup = __setup_cpu_ppc970,
  311. .oprofile_cpu_type = "ppc64/970",
  312. .oprofile_type = PPC_OPROFILE_POWER4,
  313. .machine_check = machine_check_generic,
  314. .platform = "ppc970",
  315. },
  316. { /* Power5 GR */
  317. .pvr_mask = 0xffff0000,
  318. .pvr_value = 0x003a0000,
  319. .cpu_name = "POWER5 (gr)",
  320. .cpu_features = CPU_FTRS_POWER5,
  321. .cpu_user_features = COMMON_USER_POWER5,
  322. .mmu_features = MMU_FTR_HPTE_TABLE,
  323. .icache_bsize = 128,
  324. .dcache_bsize = 128,
  325. .num_pmcs = 6,
  326. .pmc_type = PPC_PMC_IBM,
  327. .oprofile_cpu_type = "ppc64/power5",
  328. .oprofile_type = PPC_OPROFILE_POWER4,
  329. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  330. * and above but only works on POWER5 and above
  331. */
  332. .oprofile_mmcra_sihv = MMCRA_SIHV,
  333. .oprofile_mmcra_sipr = MMCRA_SIPR,
  334. .machine_check = machine_check_generic,
  335. .platform = "power5",
  336. },
  337. { /* Power5++ */
  338. .pvr_mask = 0xffffff00,
  339. .pvr_value = 0x003b0300,
  340. .cpu_name = "POWER5+ (gs)",
  341. .cpu_features = CPU_FTRS_POWER5,
  342. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  343. .mmu_features = MMU_FTR_HPTE_TABLE,
  344. .icache_bsize = 128,
  345. .dcache_bsize = 128,
  346. .num_pmcs = 6,
  347. .oprofile_cpu_type = "ppc64/power5++",
  348. .oprofile_type = PPC_OPROFILE_POWER4,
  349. .oprofile_mmcra_sihv = MMCRA_SIHV,
  350. .oprofile_mmcra_sipr = MMCRA_SIPR,
  351. .machine_check = machine_check_generic,
  352. .platform = "power5+",
  353. },
  354. { /* Power5 GS */
  355. .pvr_mask = 0xffff0000,
  356. .pvr_value = 0x003b0000,
  357. .cpu_name = "POWER5+ (gs)",
  358. .cpu_features = CPU_FTRS_POWER5,
  359. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  360. .mmu_features = MMU_FTR_HPTE_TABLE,
  361. .icache_bsize = 128,
  362. .dcache_bsize = 128,
  363. .num_pmcs = 6,
  364. .pmc_type = PPC_PMC_IBM,
  365. .oprofile_cpu_type = "ppc64/power5+",
  366. .oprofile_type = PPC_OPROFILE_POWER4,
  367. .oprofile_mmcra_sihv = MMCRA_SIHV,
  368. .oprofile_mmcra_sipr = MMCRA_SIPR,
  369. .machine_check = machine_check_generic,
  370. .platform = "power5+",
  371. },
  372. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  373. .pvr_mask = 0xffffffff,
  374. .pvr_value = 0x0f000001,
  375. .cpu_name = "POWER5+",
  376. .cpu_features = CPU_FTRS_POWER5,
  377. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  378. .mmu_features = MMU_FTR_HPTE_TABLE,
  379. .icache_bsize = 128,
  380. .dcache_bsize = 128,
  381. .machine_check = machine_check_generic,
  382. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  383. .oprofile_type = PPC_OPROFILE_POWER4,
  384. .platform = "power5+",
  385. },
  386. { /* Power6 */
  387. .pvr_mask = 0xffff0000,
  388. .pvr_value = 0x003e0000,
  389. .cpu_name = "POWER6 (raw)",
  390. .cpu_features = CPU_FTRS_POWER6,
  391. .cpu_user_features = COMMON_USER_POWER6 |
  392. PPC_FEATURE_POWER6_EXT,
  393. .mmu_features = MMU_FTR_HPTE_TABLE,
  394. .icache_bsize = 128,
  395. .dcache_bsize = 128,
  396. .num_pmcs = 6,
  397. .pmc_type = PPC_PMC_IBM,
  398. .oprofile_cpu_type = "ppc64/power6",
  399. .oprofile_type = PPC_OPROFILE_POWER4,
  400. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  401. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  402. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  403. POWER6_MMCRA_OTHER,
  404. .machine_check = machine_check_generic,
  405. .platform = "power6x",
  406. },
  407. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  408. .pvr_mask = 0xffffffff,
  409. .pvr_value = 0x0f000002,
  410. .cpu_name = "POWER6 (architected)",
  411. .cpu_features = CPU_FTRS_POWER6,
  412. .cpu_user_features = COMMON_USER_POWER6,
  413. .mmu_features = MMU_FTR_HPTE_TABLE,
  414. .icache_bsize = 128,
  415. .dcache_bsize = 128,
  416. .machine_check = machine_check_generic,
  417. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  418. .oprofile_type = PPC_OPROFILE_POWER4,
  419. .platform = "power6",
  420. },
  421. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  422. .pvr_mask = 0xffffffff,
  423. .pvr_value = 0x0f000003,
  424. .cpu_name = "POWER7 (architected)",
  425. .cpu_features = CPU_FTRS_POWER7,
  426. .cpu_user_features = COMMON_USER_POWER7,
  427. .mmu_features = MMU_FTR_HPTE_TABLE |
  428. MMU_FTR_TLBIE_206,
  429. .icache_bsize = 128,
  430. .dcache_bsize = 128,
  431. .machine_check = machine_check_generic,
  432. .oprofile_type = PPC_OPROFILE_POWER4,
  433. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  434. .platform = "power7",
  435. },
  436. { /* Power7 */
  437. .pvr_mask = 0xffff0000,
  438. .pvr_value = 0x003f0000,
  439. .cpu_name = "POWER7 (raw)",
  440. .cpu_features = CPU_FTRS_POWER7,
  441. .cpu_user_features = COMMON_USER_POWER7,
  442. .mmu_features = MMU_FTR_HPTE_TABLE |
  443. MMU_FTR_TLBIE_206,
  444. .icache_bsize = 128,
  445. .dcache_bsize = 128,
  446. .num_pmcs = 6,
  447. .pmc_type = PPC_PMC_IBM,
  448. .cpu_setup = __setup_cpu_power7,
  449. .cpu_restore = __restore_cpu_power7,
  450. .oprofile_cpu_type = "ppc64/power7",
  451. .oprofile_type = PPC_OPROFILE_POWER4,
  452. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  453. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  454. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  455. POWER6_MMCRA_OTHER,
  456. .platform = "power7",
  457. },
  458. { /* Cell Broadband Engine */
  459. .pvr_mask = 0xffff0000,
  460. .pvr_value = 0x00700000,
  461. .cpu_name = "Cell Broadband Engine",
  462. .cpu_features = CPU_FTRS_CELL,
  463. .cpu_user_features = COMMON_USER_PPC64 |
  464. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  465. PPC_FEATURE_SMT,
  466. .mmu_features = MMU_FTR_HPTE_TABLE,
  467. .icache_bsize = 128,
  468. .dcache_bsize = 128,
  469. .num_pmcs = 4,
  470. .pmc_type = PPC_PMC_IBM,
  471. .oprofile_cpu_type = "ppc64/cell-be",
  472. .oprofile_type = PPC_OPROFILE_CELL,
  473. .machine_check = machine_check_generic,
  474. .platform = "ppc-cell-be",
  475. },
  476. { /* PA Semi PA6T */
  477. .pvr_mask = 0x7fff0000,
  478. .pvr_value = 0x00900000,
  479. .cpu_name = "PA6T",
  480. .cpu_features = CPU_FTRS_PA6T,
  481. .cpu_user_features = COMMON_USER_PA6T,
  482. .mmu_features = MMU_FTR_HPTE_TABLE,
  483. .icache_bsize = 64,
  484. .dcache_bsize = 64,
  485. .num_pmcs = 6,
  486. .pmc_type = PPC_PMC_PA6T,
  487. .cpu_setup = __setup_cpu_pa6t,
  488. .cpu_restore = __restore_cpu_pa6t,
  489. .oprofile_cpu_type = "ppc64/pa6t",
  490. .oprofile_type = PPC_OPROFILE_PA6T,
  491. .machine_check = machine_check_generic,
  492. .platform = "pa6t",
  493. },
  494. { /* default match */
  495. .pvr_mask = 0x00000000,
  496. .pvr_value = 0x00000000,
  497. .cpu_name = "POWER4 (compatible)",
  498. .cpu_features = CPU_FTRS_COMPATIBLE,
  499. .cpu_user_features = COMMON_USER_PPC64,
  500. .mmu_features = MMU_FTR_HPTE_TABLE,
  501. .icache_bsize = 128,
  502. .dcache_bsize = 128,
  503. .num_pmcs = 6,
  504. .pmc_type = PPC_PMC_IBM,
  505. .machine_check = machine_check_generic,
  506. .platform = "power4",
  507. }
  508. #endif /* CONFIG_PPC_BOOK3S_64 */
  509. #ifdef CONFIG_PPC32
  510. #if CLASSIC_PPC
  511. { /* 601 */
  512. .pvr_mask = 0xffff0000,
  513. .pvr_value = 0x00010000,
  514. .cpu_name = "601",
  515. .cpu_features = CPU_FTRS_PPC601,
  516. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  517. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  518. .mmu_features = MMU_FTR_HPTE_TABLE,
  519. .icache_bsize = 32,
  520. .dcache_bsize = 32,
  521. .machine_check = machine_check_generic,
  522. .platform = "ppc601",
  523. },
  524. { /* 603 */
  525. .pvr_mask = 0xffff0000,
  526. .pvr_value = 0x00030000,
  527. .cpu_name = "603",
  528. .cpu_features = CPU_FTRS_603,
  529. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  530. .mmu_features = 0,
  531. .icache_bsize = 32,
  532. .dcache_bsize = 32,
  533. .cpu_setup = __setup_cpu_603,
  534. .machine_check = machine_check_generic,
  535. .platform = "ppc603",
  536. },
  537. { /* 603e */
  538. .pvr_mask = 0xffff0000,
  539. .pvr_value = 0x00060000,
  540. .cpu_name = "603e",
  541. .cpu_features = CPU_FTRS_603,
  542. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  543. .mmu_features = 0,
  544. .icache_bsize = 32,
  545. .dcache_bsize = 32,
  546. .cpu_setup = __setup_cpu_603,
  547. .machine_check = machine_check_generic,
  548. .platform = "ppc603",
  549. },
  550. { /* 603ev */
  551. .pvr_mask = 0xffff0000,
  552. .pvr_value = 0x00070000,
  553. .cpu_name = "603ev",
  554. .cpu_features = CPU_FTRS_603,
  555. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  556. .mmu_features = 0,
  557. .icache_bsize = 32,
  558. .dcache_bsize = 32,
  559. .cpu_setup = __setup_cpu_603,
  560. .machine_check = machine_check_generic,
  561. .platform = "ppc603",
  562. },
  563. { /* 604 */
  564. .pvr_mask = 0xffff0000,
  565. .pvr_value = 0x00040000,
  566. .cpu_name = "604",
  567. .cpu_features = CPU_FTRS_604,
  568. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  569. .mmu_features = MMU_FTR_HPTE_TABLE,
  570. .icache_bsize = 32,
  571. .dcache_bsize = 32,
  572. .num_pmcs = 2,
  573. .cpu_setup = __setup_cpu_604,
  574. .machine_check = machine_check_generic,
  575. .platform = "ppc604",
  576. },
  577. { /* 604e */
  578. .pvr_mask = 0xfffff000,
  579. .pvr_value = 0x00090000,
  580. .cpu_name = "604e",
  581. .cpu_features = CPU_FTRS_604,
  582. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  583. .mmu_features = MMU_FTR_HPTE_TABLE,
  584. .icache_bsize = 32,
  585. .dcache_bsize = 32,
  586. .num_pmcs = 4,
  587. .cpu_setup = __setup_cpu_604,
  588. .machine_check = machine_check_generic,
  589. .platform = "ppc604",
  590. },
  591. { /* 604r */
  592. .pvr_mask = 0xffff0000,
  593. .pvr_value = 0x00090000,
  594. .cpu_name = "604r",
  595. .cpu_features = CPU_FTRS_604,
  596. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  597. .mmu_features = MMU_FTR_HPTE_TABLE,
  598. .icache_bsize = 32,
  599. .dcache_bsize = 32,
  600. .num_pmcs = 4,
  601. .cpu_setup = __setup_cpu_604,
  602. .machine_check = machine_check_generic,
  603. .platform = "ppc604",
  604. },
  605. { /* 604ev */
  606. .pvr_mask = 0xffff0000,
  607. .pvr_value = 0x000a0000,
  608. .cpu_name = "604ev",
  609. .cpu_features = CPU_FTRS_604,
  610. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  611. .mmu_features = MMU_FTR_HPTE_TABLE,
  612. .icache_bsize = 32,
  613. .dcache_bsize = 32,
  614. .num_pmcs = 4,
  615. .cpu_setup = __setup_cpu_604,
  616. .machine_check = machine_check_generic,
  617. .platform = "ppc604",
  618. },
  619. { /* 740/750 (0x4202, don't support TAU ?) */
  620. .pvr_mask = 0xffffffff,
  621. .pvr_value = 0x00084202,
  622. .cpu_name = "740/750",
  623. .cpu_features = CPU_FTRS_740_NOTAU,
  624. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  625. .mmu_features = MMU_FTR_HPTE_TABLE,
  626. .icache_bsize = 32,
  627. .dcache_bsize = 32,
  628. .num_pmcs = 4,
  629. .cpu_setup = __setup_cpu_750,
  630. .machine_check = machine_check_generic,
  631. .platform = "ppc750",
  632. },
  633. { /* 750CX (80100 and 8010x?) */
  634. .pvr_mask = 0xfffffff0,
  635. .pvr_value = 0x00080100,
  636. .cpu_name = "750CX",
  637. .cpu_features = CPU_FTRS_750,
  638. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  639. .mmu_features = MMU_FTR_HPTE_TABLE,
  640. .icache_bsize = 32,
  641. .dcache_bsize = 32,
  642. .num_pmcs = 4,
  643. .cpu_setup = __setup_cpu_750cx,
  644. .machine_check = machine_check_generic,
  645. .platform = "ppc750",
  646. },
  647. { /* 750CX (82201 and 82202) */
  648. .pvr_mask = 0xfffffff0,
  649. .pvr_value = 0x00082200,
  650. .cpu_name = "750CX",
  651. .cpu_features = CPU_FTRS_750,
  652. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  653. .mmu_features = MMU_FTR_HPTE_TABLE,
  654. .icache_bsize = 32,
  655. .dcache_bsize = 32,
  656. .num_pmcs = 4,
  657. .pmc_type = PPC_PMC_IBM,
  658. .cpu_setup = __setup_cpu_750cx,
  659. .machine_check = machine_check_generic,
  660. .platform = "ppc750",
  661. },
  662. { /* 750CXe (82214) */
  663. .pvr_mask = 0xfffffff0,
  664. .pvr_value = 0x00082210,
  665. .cpu_name = "750CXe",
  666. .cpu_features = CPU_FTRS_750,
  667. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  668. .mmu_features = MMU_FTR_HPTE_TABLE,
  669. .icache_bsize = 32,
  670. .dcache_bsize = 32,
  671. .num_pmcs = 4,
  672. .pmc_type = PPC_PMC_IBM,
  673. .cpu_setup = __setup_cpu_750cx,
  674. .machine_check = machine_check_generic,
  675. .platform = "ppc750",
  676. },
  677. { /* 750CXe "Gekko" (83214) */
  678. .pvr_mask = 0xffffffff,
  679. .pvr_value = 0x00083214,
  680. .cpu_name = "750CXe",
  681. .cpu_features = CPU_FTRS_750,
  682. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  683. .mmu_features = MMU_FTR_HPTE_TABLE,
  684. .icache_bsize = 32,
  685. .dcache_bsize = 32,
  686. .num_pmcs = 4,
  687. .pmc_type = PPC_PMC_IBM,
  688. .cpu_setup = __setup_cpu_750cx,
  689. .machine_check = machine_check_generic,
  690. .platform = "ppc750",
  691. },
  692. { /* 750CL */
  693. .pvr_mask = 0xfffff0f0,
  694. .pvr_value = 0x00087010,
  695. .cpu_name = "750CL",
  696. .cpu_features = CPU_FTRS_750CL,
  697. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  698. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  699. .icache_bsize = 32,
  700. .dcache_bsize = 32,
  701. .num_pmcs = 4,
  702. .pmc_type = PPC_PMC_IBM,
  703. .cpu_setup = __setup_cpu_750,
  704. .machine_check = machine_check_generic,
  705. .platform = "ppc750",
  706. },
  707. { /* 745/755 */
  708. .pvr_mask = 0xfffff000,
  709. .pvr_value = 0x00083000,
  710. .cpu_name = "745/755",
  711. .cpu_features = CPU_FTRS_750,
  712. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  713. .mmu_features = MMU_FTR_HPTE_TABLE,
  714. .icache_bsize = 32,
  715. .dcache_bsize = 32,
  716. .num_pmcs = 4,
  717. .pmc_type = PPC_PMC_IBM,
  718. .cpu_setup = __setup_cpu_750,
  719. .machine_check = machine_check_generic,
  720. .platform = "ppc750",
  721. },
  722. { /* 750FX rev 1.x */
  723. .pvr_mask = 0xffffff00,
  724. .pvr_value = 0x70000100,
  725. .cpu_name = "750FX",
  726. .cpu_features = CPU_FTRS_750FX1,
  727. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  728. .mmu_features = MMU_FTR_HPTE_TABLE,
  729. .icache_bsize = 32,
  730. .dcache_bsize = 32,
  731. .num_pmcs = 4,
  732. .pmc_type = PPC_PMC_IBM,
  733. .cpu_setup = __setup_cpu_750,
  734. .machine_check = machine_check_generic,
  735. .platform = "ppc750",
  736. .oprofile_cpu_type = "ppc/750",
  737. .oprofile_type = PPC_OPROFILE_G4,
  738. },
  739. { /* 750FX rev 2.0 must disable HID0[DPM] */
  740. .pvr_mask = 0xffffffff,
  741. .pvr_value = 0x70000200,
  742. .cpu_name = "750FX",
  743. .cpu_features = CPU_FTRS_750FX2,
  744. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  745. .mmu_features = MMU_FTR_HPTE_TABLE,
  746. .icache_bsize = 32,
  747. .dcache_bsize = 32,
  748. .num_pmcs = 4,
  749. .pmc_type = PPC_PMC_IBM,
  750. .cpu_setup = __setup_cpu_750,
  751. .machine_check = machine_check_generic,
  752. .platform = "ppc750",
  753. .oprofile_cpu_type = "ppc/750",
  754. .oprofile_type = PPC_OPROFILE_G4,
  755. },
  756. { /* 750FX (All revs except 2.0) */
  757. .pvr_mask = 0xffff0000,
  758. .pvr_value = 0x70000000,
  759. .cpu_name = "750FX",
  760. .cpu_features = CPU_FTRS_750FX,
  761. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  762. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  763. .icache_bsize = 32,
  764. .dcache_bsize = 32,
  765. .num_pmcs = 4,
  766. .pmc_type = PPC_PMC_IBM,
  767. .cpu_setup = __setup_cpu_750fx,
  768. .machine_check = machine_check_generic,
  769. .platform = "ppc750",
  770. .oprofile_cpu_type = "ppc/750",
  771. .oprofile_type = PPC_OPROFILE_G4,
  772. },
  773. { /* 750GX */
  774. .pvr_mask = 0xffff0000,
  775. .pvr_value = 0x70020000,
  776. .cpu_name = "750GX",
  777. .cpu_features = CPU_FTRS_750GX,
  778. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  779. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  780. .icache_bsize = 32,
  781. .dcache_bsize = 32,
  782. .num_pmcs = 4,
  783. .pmc_type = PPC_PMC_IBM,
  784. .cpu_setup = __setup_cpu_750fx,
  785. .machine_check = machine_check_generic,
  786. .platform = "ppc750",
  787. .oprofile_cpu_type = "ppc/750",
  788. .oprofile_type = PPC_OPROFILE_G4,
  789. },
  790. { /* 740/750 (L2CR bit need fixup for 740) */
  791. .pvr_mask = 0xffff0000,
  792. .pvr_value = 0x00080000,
  793. .cpu_name = "740/750",
  794. .cpu_features = CPU_FTRS_740,
  795. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  796. .mmu_features = MMU_FTR_HPTE_TABLE,
  797. .icache_bsize = 32,
  798. .dcache_bsize = 32,
  799. .num_pmcs = 4,
  800. .pmc_type = PPC_PMC_IBM,
  801. .cpu_setup = __setup_cpu_750,
  802. .machine_check = machine_check_generic,
  803. .platform = "ppc750",
  804. },
  805. { /* 7400 rev 1.1 ? (no TAU) */
  806. .pvr_mask = 0xffffffff,
  807. .pvr_value = 0x000c1101,
  808. .cpu_name = "7400 (1.1)",
  809. .cpu_features = CPU_FTRS_7400_NOTAU,
  810. .cpu_user_features = COMMON_USER |
  811. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  812. .mmu_features = MMU_FTR_HPTE_TABLE,
  813. .icache_bsize = 32,
  814. .dcache_bsize = 32,
  815. .num_pmcs = 4,
  816. .pmc_type = PPC_PMC_G4,
  817. .cpu_setup = __setup_cpu_7400,
  818. .machine_check = machine_check_generic,
  819. .platform = "ppc7400",
  820. },
  821. { /* 7400 */
  822. .pvr_mask = 0xffff0000,
  823. .pvr_value = 0x000c0000,
  824. .cpu_name = "7400",
  825. .cpu_features = CPU_FTRS_7400,
  826. .cpu_user_features = COMMON_USER |
  827. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  828. .mmu_features = MMU_FTR_HPTE_TABLE,
  829. .icache_bsize = 32,
  830. .dcache_bsize = 32,
  831. .num_pmcs = 4,
  832. .pmc_type = PPC_PMC_G4,
  833. .cpu_setup = __setup_cpu_7400,
  834. .machine_check = machine_check_generic,
  835. .platform = "ppc7400",
  836. },
  837. { /* 7410 */
  838. .pvr_mask = 0xffff0000,
  839. .pvr_value = 0x800c0000,
  840. .cpu_name = "7410",
  841. .cpu_features = CPU_FTRS_7400,
  842. .cpu_user_features = COMMON_USER |
  843. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  844. .mmu_features = MMU_FTR_HPTE_TABLE,
  845. .icache_bsize = 32,
  846. .dcache_bsize = 32,
  847. .num_pmcs = 4,
  848. .pmc_type = PPC_PMC_G4,
  849. .cpu_setup = __setup_cpu_7410,
  850. .machine_check = machine_check_generic,
  851. .platform = "ppc7400",
  852. },
  853. { /* 7450 2.0 - no doze/nap */
  854. .pvr_mask = 0xffffffff,
  855. .pvr_value = 0x80000200,
  856. .cpu_name = "7450",
  857. .cpu_features = CPU_FTRS_7450_20,
  858. .cpu_user_features = COMMON_USER |
  859. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  860. .mmu_features = MMU_FTR_HPTE_TABLE,
  861. .icache_bsize = 32,
  862. .dcache_bsize = 32,
  863. .num_pmcs = 6,
  864. .pmc_type = PPC_PMC_G4,
  865. .cpu_setup = __setup_cpu_745x,
  866. .oprofile_cpu_type = "ppc/7450",
  867. .oprofile_type = PPC_OPROFILE_G4,
  868. .machine_check = machine_check_generic,
  869. .platform = "ppc7450",
  870. },
  871. { /* 7450 2.1 */
  872. .pvr_mask = 0xffffffff,
  873. .pvr_value = 0x80000201,
  874. .cpu_name = "7450",
  875. .cpu_features = CPU_FTRS_7450_21,
  876. .cpu_user_features = COMMON_USER |
  877. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  878. .mmu_features = MMU_FTR_HPTE_TABLE,
  879. .icache_bsize = 32,
  880. .dcache_bsize = 32,
  881. .num_pmcs = 6,
  882. .pmc_type = PPC_PMC_G4,
  883. .cpu_setup = __setup_cpu_745x,
  884. .oprofile_cpu_type = "ppc/7450",
  885. .oprofile_type = PPC_OPROFILE_G4,
  886. .machine_check = machine_check_generic,
  887. .platform = "ppc7450",
  888. },
  889. { /* 7450 2.3 and newer */
  890. .pvr_mask = 0xffff0000,
  891. .pvr_value = 0x80000000,
  892. .cpu_name = "7450",
  893. .cpu_features = CPU_FTRS_7450_23,
  894. .cpu_user_features = COMMON_USER |
  895. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  896. .mmu_features = MMU_FTR_HPTE_TABLE,
  897. .icache_bsize = 32,
  898. .dcache_bsize = 32,
  899. .num_pmcs = 6,
  900. .pmc_type = PPC_PMC_G4,
  901. .cpu_setup = __setup_cpu_745x,
  902. .oprofile_cpu_type = "ppc/7450",
  903. .oprofile_type = PPC_OPROFILE_G4,
  904. .machine_check = machine_check_generic,
  905. .platform = "ppc7450",
  906. },
  907. { /* 7455 rev 1.x */
  908. .pvr_mask = 0xffffff00,
  909. .pvr_value = 0x80010100,
  910. .cpu_name = "7455",
  911. .cpu_features = CPU_FTRS_7455_1,
  912. .cpu_user_features = COMMON_USER |
  913. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  914. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  915. .icache_bsize = 32,
  916. .dcache_bsize = 32,
  917. .num_pmcs = 6,
  918. .pmc_type = PPC_PMC_G4,
  919. .cpu_setup = __setup_cpu_745x,
  920. .oprofile_cpu_type = "ppc/7450",
  921. .oprofile_type = PPC_OPROFILE_G4,
  922. .machine_check = machine_check_generic,
  923. .platform = "ppc7450",
  924. },
  925. { /* 7455 rev 2.0 */
  926. .pvr_mask = 0xffffffff,
  927. .pvr_value = 0x80010200,
  928. .cpu_name = "7455",
  929. .cpu_features = CPU_FTRS_7455_20,
  930. .cpu_user_features = COMMON_USER |
  931. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  932. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  933. .icache_bsize = 32,
  934. .dcache_bsize = 32,
  935. .num_pmcs = 6,
  936. .pmc_type = PPC_PMC_G4,
  937. .cpu_setup = __setup_cpu_745x,
  938. .oprofile_cpu_type = "ppc/7450",
  939. .oprofile_type = PPC_OPROFILE_G4,
  940. .machine_check = machine_check_generic,
  941. .platform = "ppc7450",
  942. },
  943. { /* 7455 others */
  944. .pvr_mask = 0xffff0000,
  945. .pvr_value = 0x80010000,
  946. .cpu_name = "7455",
  947. .cpu_features = CPU_FTRS_7455,
  948. .cpu_user_features = COMMON_USER |
  949. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  950. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  951. .icache_bsize = 32,
  952. .dcache_bsize = 32,
  953. .num_pmcs = 6,
  954. .pmc_type = PPC_PMC_G4,
  955. .cpu_setup = __setup_cpu_745x,
  956. .oprofile_cpu_type = "ppc/7450",
  957. .oprofile_type = PPC_OPROFILE_G4,
  958. .machine_check = machine_check_generic,
  959. .platform = "ppc7450",
  960. },
  961. { /* 7447/7457 Rev 1.0 */
  962. .pvr_mask = 0xffffffff,
  963. .pvr_value = 0x80020100,
  964. .cpu_name = "7447/7457",
  965. .cpu_features = CPU_FTRS_7447_10,
  966. .cpu_user_features = COMMON_USER |
  967. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  968. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  969. .icache_bsize = 32,
  970. .dcache_bsize = 32,
  971. .num_pmcs = 6,
  972. .pmc_type = PPC_PMC_G4,
  973. .cpu_setup = __setup_cpu_745x,
  974. .oprofile_cpu_type = "ppc/7450",
  975. .oprofile_type = PPC_OPROFILE_G4,
  976. .machine_check = machine_check_generic,
  977. .platform = "ppc7450",
  978. },
  979. { /* 7447/7457 Rev 1.1 */
  980. .pvr_mask = 0xffffffff,
  981. .pvr_value = 0x80020101,
  982. .cpu_name = "7447/7457",
  983. .cpu_features = CPU_FTRS_7447_10,
  984. .cpu_user_features = COMMON_USER |
  985. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  986. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  987. .icache_bsize = 32,
  988. .dcache_bsize = 32,
  989. .num_pmcs = 6,
  990. .pmc_type = PPC_PMC_G4,
  991. .cpu_setup = __setup_cpu_745x,
  992. .oprofile_cpu_type = "ppc/7450",
  993. .oprofile_type = PPC_OPROFILE_G4,
  994. .machine_check = machine_check_generic,
  995. .platform = "ppc7450",
  996. },
  997. { /* 7447/7457 Rev 1.2 and later */
  998. .pvr_mask = 0xffff0000,
  999. .pvr_value = 0x80020000,
  1000. .cpu_name = "7447/7457",
  1001. .cpu_features = CPU_FTRS_7447,
  1002. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1003. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1004. .icache_bsize = 32,
  1005. .dcache_bsize = 32,
  1006. .num_pmcs = 6,
  1007. .pmc_type = PPC_PMC_G4,
  1008. .cpu_setup = __setup_cpu_745x,
  1009. .oprofile_cpu_type = "ppc/7450",
  1010. .oprofile_type = PPC_OPROFILE_G4,
  1011. .machine_check = machine_check_generic,
  1012. .platform = "ppc7450",
  1013. },
  1014. { /* 7447A */
  1015. .pvr_mask = 0xffff0000,
  1016. .pvr_value = 0x80030000,
  1017. .cpu_name = "7447A",
  1018. .cpu_features = CPU_FTRS_7447A,
  1019. .cpu_user_features = COMMON_USER |
  1020. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1021. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1022. .icache_bsize = 32,
  1023. .dcache_bsize = 32,
  1024. .num_pmcs = 6,
  1025. .pmc_type = PPC_PMC_G4,
  1026. .cpu_setup = __setup_cpu_745x,
  1027. .oprofile_cpu_type = "ppc/7450",
  1028. .oprofile_type = PPC_OPROFILE_G4,
  1029. .machine_check = machine_check_generic,
  1030. .platform = "ppc7450",
  1031. },
  1032. { /* 7448 */
  1033. .pvr_mask = 0xffff0000,
  1034. .pvr_value = 0x80040000,
  1035. .cpu_name = "7448",
  1036. .cpu_features = CPU_FTRS_7448,
  1037. .cpu_user_features = COMMON_USER |
  1038. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1039. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1040. .icache_bsize = 32,
  1041. .dcache_bsize = 32,
  1042. .num_pmcs = 6,
  1043. .pmc_type = PPC_PMC_G4,
  1044. .cpu_setup = __setup_cpu_745x,
  1045. .oprofile_cpu_type = "ppc/7450",
  1046. .oprofile_type = PPC_OPROFILE_G4,
  1047. .machine_check = machine_check_generic,
  1048. .platform = "ppc7450",
  1049. },
  1050. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1051. .pvr_mask = 0x7fff0000,
  1052. .pvr_value = 0x00810000,
  1053. .cpu_name = "82xx",
  1054. .cpu_features = CPU_FTRS_82XX,
  1055. .cpu_user_features = COMMON_USER,
  1056. .mmu_features = 0,
  1057. .icache_bsize = 32,
  1058. .dcache_bsize = 32,
  1059. .cpu_setup = __setup_cpu_603,
  1060. .machine_check = machine_check_generic,
  1061. .platform = "ppc603",
  1062. },
  1063. { /* All G2_LE (603e core, plus some) have the same pvr */
  1064. .pvr_mask = 0x7fff0000,
  1065. .pvr_value = 0x00820000,
  1066. .cpu_name = "G2_LE",
  1067. .cpu_features = CPU_FTRS_G2_LE,
  1068. .cpu_user_features = COMMON_USER,
  1069. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1070. .icache_bsize = 32,
  1071. .dcache_bsize = 32,
  1072. .cpu_setup = __setup_cpu_603,
  1073. .machine_check = machine_check_generic,
  1074. .platform = "ppc603",
  1075. },
  1076. { /* e300c1 (a 603e core, plus some) on 83xx */
  1077. .pvr_mask = 0x7fff0000,
  1078. .pvr_value = 0x00830000,
  1079. .cpu_name = "e300c1",
  1080. .cpu_features = CPU_FTRS_E300,
  1081. .cpu_user_features = COMMON_USER,
  1082. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1083. .icache_bsize = 32,
  1084. .dcache_bsize = 32,
  1085. .cpu_setup = __setup_cpu_603,
  1086. .machine_check = machine_check_generic,
  1087. .platform = "ppc603",
  1088. },
  1089. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1090. .pvr_mask = 0x7fff0000,
  1091. .pvr_value = 0x00840000,
  1092. .cpu_name = "e300c2",
  1093. .cpu_features = CPU_FTRS_E300C2,
  1094. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1095. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1096. MMU_FTR_NEED_DTLB_SW_LRU,
  1097. .icache_bsize = 32,
  1098. .dcache_bsize = 32,
  1099. .cpu_setup = __setup_cpu_603,
  1100. .machine_check = machine_check_generic,
  1101. .platform = "ppc603",
  1102. },
  1103. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1104. .pvr_mask = 0x7fff0000,
  1105. .pvr_value = 0x00850000,
  1106. .cpu_name = "e300c3",
  1107. .cpu_features = CPU_FTRS_E300,
  1108. .cpu_user_features = COMMON_USER,
  1109. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1110. MMU_FTR_NEED_DTLB_SW_LRU,
  1111. .icache_bsize = 32,
  1112. .dcache_bsize = 32,
  1113. .cpu_setup = __setup_cpu_603,
  1114. .num_pmcs = 4,
  1115. .oprofile_cpu_type = "ppc/e300",
  1116. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1117. .platform = "ppc603",
  1118. },
  1119. { /* e300c4 (e300c1, plus one IU) */
  1120. .pvr_mask = 0x7fff0000,
  1121. .pvr_value = 0x00860000,
  1122. .cpu_name = "e300c4",
  1123. .cpu_features = CPU_FTRS_E300,
  1124. .cpu_user_features = COMMON_USER,
  1125. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1126. MMU_FTR_NEED_DTLB_SW_LRU,
  1127. .icache_bsize = 32,
  1128. .dcache_bsize = 32,
  1129. .cpu_setup = __setup_cpu_603,
  1130. .machine_check = machine_check_generic,
  1131. .num_pmcs = 4,
  1132. .oprofile_cpu_type = "ppc/e300",
  1133. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1134. .platform = "ppc603",
  1135. },
  1136. { /* default match, we assume split I/D cache & TB (non-601)... */
  1137. .pvr_mask = 0x00000000,
  1138. .pvr_value = 0x00000000,
  1139. .cpu_name = "(generic PPC)",
  1140. .cpu_features = CPU_FTRS_CLASSIC32,
  1141. .cpu_user_features = COMMON_USER,
  1142. .mmu_features = MMU_FTR_HPTE_TABLE,
  1143. .icache_bsize = 32,
  1144. .dcache_bsize = 32,
  1145. .machine_check = machine_check_generic,
  1146. .platform = "ppc603",
  1147. },
  1148. #endif /* CLASSIC_PPC */
  1149. #ifdef CONFIG_8xx
  1150. { /* 8xx */
  1151. .pvr_mask = 0xffff0000,
  1152. .pvr_value = 0x00500000,
  1153. .cpu_name = "8xx",
  1154. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1155. * if the 8xx code is there.... */
  1156. .cpu_features = CPU_FTRS_8XX,
  1157. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1158. .mmu_features = MMU_FTR_TYPE_8xx,
  1159. .icache_bsize = 16,
  1160. .dcache_bsize = 16,
  1161. .platform = "ppc823",
  1162. },
  1163. #endif /* CONFIG_8xx */
  1164. #ifdef CONFIG_40x
  1165. { /* 403GC */
  1166. .pvr_mask = 0xffffff00,
  1167. .pvr_value = 0x00200200,
  1168. .cpu_name = "403GC",
  1169. .cpu_features = CPU_FTRS_40X,
  1170. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1171. .mmu_features = MMU_FTR_TYPE_40x,
  1172. .icache_bsize = 16,
  1173. .dcache_bsize = 16,
  1174. .machine_check = machine_check_4xx,
  1175. .platform = "ppc403",
  1176. },
  1177. { /* 403GCX */
  1178. .pvr_mask = 0xffffff00,
  1179. .pvr_value = 0x00201400,
  1180. .cpu_name = "403GCX",
  1181. .cpu_features = CPU_FTRS_40X,
  1182. .cpu_user_features = PPC_FEATURE_32 |
  1183. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1184. .mmu_features = MMU_FTR_TYPE_40x,
  1185. .icache_bsize = 16,
  1186. .dcache_bsize = 16,
  1187. .machine_check = machine_check_4xx,
  1188. .platform = "ppc403",
  1189. },
  1190. { /* 403G ?? */
  1191. .pvr_mask = 0xffff0000,
  1192. .pvr_value = 0x00200000,
  1193. .cpu_name = "403G ??",
  1194. .cpu_features = CPU_FTRS_40X,
  1195. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1196. .mmu_features = MMU_FTR_TYPE_40x,
  1197. .icache_bsize = 16,
  1198. .dcache_bsize = 16,
  1199. .machine_check = machine_check_4xx,
  1200. .platform = "ppc403",
  1201. },
  1202. { /* 405GP */
  1203. .pvr_mask = 0xffff0000,
  1204. .pvr_value = 0x40110000,
  1205. .cpu_name = "405GP",
  1206. .cpu_features = CPU_FTRS_40X,
  1207. .cpu_user_features = PPC_FEATURE_32 |
  1208. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1209. .mmu_features = MMU_FTR_TYPE_40x,
  1210. .icache_bsize = 32,
  1211. .dcache_bsize = 32,
  1212. .machine_check = machine_check_4xx,
  1213. .platform = "ppc405",
  1214. },
  1215. { /* STB 03xxx */
  1216. .pvr_mask = 0xffff0000,
  1217. .pvr_value = 0x40130000,
  1218. .cpu_name = "STB03xxx",
  1219. .cpu_features = CPU_FTRS_40X,
  1220. .cpu_user_features = PPC_FEATURE_32 |
  1221. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1222. .mmu_features = MMU_FTR_TYPE_40x,
  1223. .icache_bsize = 32,
  1224. .dcache_bsize = 32,
  1225. .machine_check = machine_check_4xx,
  1226. .platform = "ppc405",
  1227. },
  1228. { /* STB 04xxx */
  1229. .pvr_mask = 0xffff0000,
  1230. .pvr_value = 0x41810000,
  1231. .cpu_name = "STB04xxx",
  1232. .cpu_features = CPU_FTRS_40X,
  1233. .cpu_user_features = PPC_FEATURE_32 |
  1234. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1235. .mmu_features = MMU_FTR_TYPE_40x,
  1236. .icache_bsize = 32,
  1237. .dcache_bsize = 32,
  1238. .machine_check = machine_check_4xx,
  1239. .platform = "ppc405",
  1240. },
  1241. { /* NP405L */
  1242. .pvr_mask = 0xffff0000,
  1243. .pvr_value = 0x41610000,
  1244. .cpu_name = "NP405L",
  1245. .cpu_features = CPU_FTRS_40X,
  1246. .cpu_user_features = PPC_FEATURE_32 |
  1247. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1248. .mmu_features = MMU_FTR_TYPE_40x,
  1249. .icache_bsize = 32,
  1250. .dcache_bsize = 32,
  1251. .machine_check = machine_check_4xx,
  1252. .platform = "ppc405",
  1253. },
  1254. { /* NP4GS3 */
  1255. .pvr_mask = 0xffff0000,
  1256. .pvr_value = 0x40B10000,
  1257. .cpu_name = "NP4GS3",
  1258. .cpu_features = CPU_FTRS_40X,
  1259. .cpu_user_features = PPC_FEATURE_32 |
  1260. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1261. .mmu_features = MMU_FTR_TYPE_40x,
  1262. .icache_bsize = 32,
  1263. .dcache_bsize = 32,
  1264. .machine_check = machine_check_4xx,
  1265. .platform = "ppc405",
  1266. },
  1267. { /* NP405H */
  1268. .pvr_mask = 0xffff0000,
  1269. .pvr_value = 0x41410000,
  1270. .cpu_name = "NP405H",
  1271. .cpu_features = CPU_FTRS_40X,
  1272. .cpu_user_features = PPC_FEATURE_32 |
  1273. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1274. .mmu_features = MMU_FTR_TYPE_40x,
  1275. .icache_bsize = 32,
  1276. .dcache_bsize = 32,
  1277. .machine_check = machine_check_4xx,
  1278. .platform = "ppc405",
  1279. },
  1280. { /* 405GPr */
  1281. .pvr_mask = 0xffff0000,
  1282. .pvr_value = 0x50910000,
  1283. .cpu_name = "405GPr",
  1284. .cpu_features = CPU_FTRS_40X,
  1285. .cpu_user_features = PPC_FEATURE_32 |
  1286. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1287. .mmu_features = MMU_FTR_TYPE_40x,
  1288. .icache_bsize = 32,
  1289. .dcache_bsize = 32,
  1290. .machine_check = machine_check_4xx,
  1291. .platform = "ppc405",
  1292. },
  1293. { /* STBx25xx */
  1294. .pvr_mask = 0xffff0000,
  1295. .pvr_value = 0x51510000,
  1296. .cpu_name = "STBx25xx",
  1297. .cpu_features = CPU_FTRS_40X,
  1298. .cpu_user_features = PPC_FEATURE_32 |
  1299. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1300. .mmu_features = MMU_FTR_TYPE_40x,
  1301. .icache_bsize = 32,
  1302. .dcache_bsize = 32,
  1303. .machine_check = machine_check_4xx,
  1304. .platform = "ppc405",
  1305. },
  1306. { /* 405LP */
  1307. .pvr_mask = 0xffff0000,
  1308. .pvr_value = 0x41F10000,
  1309. .cpu_name = "405LP",
  1310. .cpu_features = CPU_FTRS_40X,
  1311. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1312. .mmu_features = MMU_FTR_TYPE_40x,
  1313. .icache_bsize = 32,
  1314. .dcache_bsize = 32,
  1315. .machine_check = machine_check_4xx,
  1316. .platform = "ppc405",
  1317. },
  1318. { /* Xilinx Virtex-II Pro */
  1319. .pvr_mask = 0xfffff000,
  1320. .pvr_value = 0x20010000,
  1321. .cpu_name = "Virtex-II Pro",
  1322. .cpu_features = CPU_FTRS_40X,
  1323. .cpu_user_features = PPC_FEATURE_32 |
  1324. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1325. .mmu_features = MMU_FTR_TYPE_40x,
  1326. .icache_bsize = 32,
  1327. .dcache_bsize = 32,
  1328. .machine_check = machine_check_4xx,
  1329. .platform = "ppc405",
  1330. },
  1331. { /* Xilinx Virtex-4 FX */
  1332. .pvr_mask = 0xfffff000,
  1333. .pvr_value = 0x20011000,
  1334. .cpu_name = "Virtex-4 FX",
  1335. .cpu_features = CPU_FTRS_40X,
  1336. .cpu_user_features = PPC_FEATURE_32 |
  1337. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1338. .mmu_features = MMU_FTR_TYPE_40x,
  1339. .icache_bsize = 32,
  1340. .dcache_bsize = 32,
  1341. .machine_check = machine_check_4xx,
  1342. .platform = "ppc405",
  1343. },
  1344. { /* 405EP */
  1345. .pvr_mask = 0xffff0000,
  1346. .pvr_value = 0x51210000,
  1347. .cpu_name = "405EP",
  1348. .cpu_features = CPU_FTRS_40X,
  1349. .cpu_user_features = PPC_FEATURE_32 |
  1350. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1351. .mmu_features = MMU_FTR_TYPE_40x,
  1352. .icache_bsize = 32,
  1353. .dcache_bsize = 32,
  1354. .machine_check = machine_check_4xx,
  1355. .platform = "ppc405",
  1356. },
  1357. { /* 405EX */
  1358. .pvr_mask = 0xffff0004,
  1359. .pvr_value = 0x12910004,
  1360. .cpu_name = "405EX",
  1361. .cpu_features = CPU_FTRS_40X,
  1362. .cpu_user_features = PPC_FEATURE_32 |
  1363. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1364. .mmu_features = MMU_FTR_TYPE_40x,
  1365. .icache_bsize = 32,
  1366. .dcache_bsize = 32,
  1367. .machine_check = machine_check_4xx,
  1368. .platform = "ppc405",
  1369. },
  1370. { /* 405EXr */
  1371. .pvr_mask = 0xffff0004,
  1372. .pvr_value = 0x12910000,
  1373. .cpu_name = "405EXr",
  1374. .cpu_features = CPU_FTRS_40X,
  1375. .cpu_user_features = PPC_FEATURE_32 |
  1376. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1377. .mmu_features = MMU_FTR_TYPE_40x,
  1378. .icache_bsize = 32,
  1379. .dcache_bsize = 32,
  1380. .machine_check = machine_check_4xx,
  1381. .platform = "ppc405",
  1382. },
  1383. {
  1384. /* 405EZ */
  1385. .pvr_mask = 0xffff0000,
  1386. .pvr_value = 0x41510000,
  1387. .cpu_name = "405EZ",
  1388. .cpu_features = CPU_FTRS_40X,
  1389. .cpu_user_features = PPC_FEATURE_32 |
  1390. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1391. .mmu_features = MMU_FTR_TYPE_40x,
  1392. .icache_bsize = 32,
  1393. .dcache_bsize = 32,
  1394. .machine_check = machine_check_4xx,
  1395. .platform = "ppc405",
  1396. },
  1397. { /* default match */
  1398. .pvr_mask = 0x00000000,
  1399. .pvr_value = 0x00000000,
  1400. .cpu_name = "(generic 40x PPC)",
  1401. .cpu_features = CPU_FTRS_40X,
  1402. .cpu_user_features = PPC_FEATURE_32 |
  1403. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1404. .mmu_features = MMU_FTR_TYPE_40x,
  1405. .icache_bsize = 32,
  1406. .dcache_bsize = 32,
  1407. .machine_check = machine_check_4xx,
  1408. .platform = "ppc405",
  1409. }
  1410. #endif /* CONFIG_40x */
  1411. #ifdef CONFIG_44x
  1412. {
  1413. .pvr_mask = 0xf0000fff,
  1414. .pvr_value = 0x40000850,
  1415. .cpu_name = "440GR Rev. A",
  1416. .cpu_features = CPU_FTRS_44X,
  1417. .cpu_user_features = COMMON_USER_BOOKE,
  1418. .mmu_features = MMU_FTR_TYPE_44x,
  1419. .icache_bsize = 32,
  1420. .dcache_bsize = 32,
  1421. .machine_check = machine_check_4xx,
  1422. .platform = "ppc440",
  1423. },
  1424. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1425. .pvr_mask = 0xf0000fff,
  1426. .pvr_value = 0x40000858,
  1427. .cpu_name = "440EP Rev. A",
  1428. .cpu_features = CPU_FTRS_44X,
  1429. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1430. .mmu_features = MMU_FTR_TYPE_44x,
  1431. .icache_bsize = 32,
  1432. .dcache_bsize = 32,
  1433. .cpu_setup = __setup_cpu_440ep,
  1434. .machine_check = machine_check_4xx,
  1435. .platform = "ppc440",
  1436. },
  1437. {
  1438. .pvr_mask = 0xf0000fff,
  1439. .pvr_value = 0x400008d3,
  1440. .cpu_name = "440GR Rev. B",
  1441. .cpu_features = CPU_FTRS_44X,
  1442. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1443. .mmu_features = MMU_FTR_TYPE_44x,
  1444. .icache_bsize = 32,
  1445. .dcache_bsize = 32,
  1446. .machine_check = machine_check_4xx,
  1447. .platform = "ppc440",
  1448. },
  1449. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1450. .pvr_mask = 0xf0000ff7,
  1451. .pvr_value = 0x400008d4,
  1452. .cpu_name = "440EP Rev. C",
  1453. .cpu_features = CPU_FTRS_44X,
  1454. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1455. .mmu_features = MMU_FTR_TYPE_44x,
  1456. .icache_bsize = 32,
  1457. .dcache_bsize = 32,
  1458. .cpu_setup = __setup_cpu_440ep,
  1459. .machine_check = machine_check_4xx,
  1460. .platform = "ppc440",
  1461. },
  1462. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1463. .pvr_mask = 0xf0000fff,
  1464. .pvr_value = 0x400008db,
  1465. .cpu_name = "440EP Rev. B",
  1466. .cpu_features = CPU_FTRS_44X,
  1467. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1468. .mmu_features = MMU_FTR_TYPE_44x,
  1469. .icache_bsize = 32,
  1470. .dcache_bsize = 32,
  1471. .cpu_setup = __setup_cpu_440ep,
  1472. .machine_check = machine_check_4xx,
  1473. .platform = "ppc440",
  1474. },
  1475. { /* 440GRX */
  1476. .pvr_mask = 0xf0000ffb,
  1477. .pvr_value = 0x200008D0,
  1478. .cpu_name = "440GRX",
  1479. .cpu_features = CPU_FTRS_44X,
  1480. .cpu_user_features = COMMON_USER_BOOKE,
  1481. .mmu_features = MMU_FTR_TYPE_44x,
  1482. .icache_bsize = 32,
  1483. .dcache_bsize = 32,
  1484. .cpu_setup = __setup_cpu_440grx,
  1485. .machine_check = machine_check_440A,
  1486. .platform = "ppc440",
  1487. },
  1488. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1489. .pvr_mask = 0xf0000ffb,
  1490. .pvr_value = 0x200008D8,
  1491. .cpu_name = "440EPX",
  1492. .cpu_features = CPU_FTRS_44X,
  1493. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1494. .mmu_features = MMU_FTR_TYPE_44x,
  1495. .icache_bsize = 32,
  1496. .dcache_bsize = 32,
  1497. .cpu_setup = __setup_cpu_440epx,
  1498. .machine_check = machine_check_440A,
  1499. .platform = "ppc440",
  1500. },
  1501. { /* 440GP Rev. B */
  1502. .pvr_mask = 0xf0000fff,
  1503. .pvr_value = 0x40000440,
  1504. .cpu_name = "440GP Rev. B",
  1505. .cpu_features = CPU_FTRS_44X,
  1506. .cpu_user_features = COMMON_USER_BOOKE,
  1507. .mmu_features = MMU_FTR_TYPE_44x,
  1508. .icache_bsize = 32,
  1509. .dcache_bsize = 32,
  1510. .machine_check = machine_check_4xx,
  1511. .platform = "ppc440gp",
  1512. },
  1513. { /* 440GP Rev. C */
  1514. .pvr_mask = 0xf0000fff,
  1515. .pvr_value = 0x40000481,
  1516. .cpu_name = "440GP Rev. C",
  1517. .cpu_features = CPU_FTRS_44X,
  1518. .cpu_user_features = COMMON_USER_BOOKE,
  1519. .mmu_features = MMU_FTR_TYPE_44x,
  1520. .icache_bsize = 32,
  1521. .dcache_bsize = 32,
  1522. .machine_check = machine_check_4xx,
  1523. .platform = "ppc440gp",
  1524. },
  1525. { /* 440GX Rev. A */
  1526. .pvr_mask = 0xf0000fff,
  1527. .pvr_value = 0x50000850,
  1528. .cpu_name = "440GX Rev. A",
  1529. .cpu_features = CPU_FTRS_44X,
  1530. .cpu_user_features = COMMON_USER_BOOKE,
  1531. .mmu_features = MMU_FTR_TYPE_44x,
  1532. .icache_bsize = 32,
  1533. .dcache_bsize = 32,
  1534. .cpu_setup = __setup_cpu_440gx,
  1535. .machine_check = machine_check_440A,
  1536. .platform = "ppc440",
  1537. },
  1538. { /* 440GX Rev. B */
  1539. .pvr_mask = 0xf0000fff,
  1540. .pvr_value = 0x50000851,
  1541. .cpu_name = "440GX Rev. B",
  1542. .cpu_features = CPU_FTRS_44X,
  1543. .cpu_user_features = COMMON_USER_BOOKE,
  1544. .mmu_features = MMU_FTR_TYPE_44x,
  1545. .icache_bsize = 32,
  1546. .dcache_bsize = 32,
  1547. .cpu_setup = __setup_cpu_440gx,
  1548. .machine_check = machine_check_440A,
  1549. .platform = "ppc440",
  1550. },
  1551. { /* 440GX Rev. C */
  1552. .pvr_mask = 0xf0000fff,
  1553. .pvr_value = 0x50000892,
  1554. .cpu_name = "440GX Rev. C",
  1555. .cpu_features = CPU_FTRS_44X,
  1556. .cpu_user_features = COMMON_USER_BOOKE,
  1557. .mmu_features = MMU_FTR_TYPE_44x,
  1558. .icache_bsize = 32,
  1559. .dcache_bsize = 32,
  1560. .cpu_setup = __setup_cpu_440gx,
  1561. .machine_check = machine_check_440A,
  1562. .platform = "ppc440",
  1563. },
  1564. { /* 440GX Rev. F */
  1565. .pvr_mask = 0xf0000fff,
  1566. .pvr_value = 0x50000894,
  1567. .cpu_name = "440GX Rev. F",
  1568. .cpu_features = CPU_FTRS_44X,
  1569. .cpu_user_features = COMMON_USER_BOOKE,
  1570. .mmu_features = MMU_FTR_TYPE_44x,
  1571. .icache_bsize = 32,
  1572. .dcache_bsize = 32,
  1573. .cpu_setup = __setup_cpu_440gx,
  1574. .machine_check = machine_check_440A,
  1575. .platform = "ppc440",
  1576. },
  1577. { /* 440SP Rev. A */
  1578. .pvr_mask = 0xfff00fff,
  1579. .pvr_value = 0x53200891,
  1580. .cpu_name = "440SP Rev. A",
  1581. .cpu_features = CPU_FTRS_44X,
  1582. .cpu_user_features = COMMON_USER_BOOKE,
  1583. .mmu_features = MMU_FTR_TYPE_44x,
  1584. .icache_bsize = 32,
  1585. .dcache_bsize = 32,
  1586. .machine_check = machine_check_4xx,
  1587. .platform = "ppc440",
  1588. },
  1589. { /* 440SPe Rev. A */
  1590. .pvr_mask = 0xfff00fff,
  1591. .pvr_value = 0x53400890,
  1592. .cpu_name = "440SPe Rev. A",
  1593. .cpu_features = CPU_FTRS_44X,
  1594. .cpu_user_features = COMMON_USER_BOOKE,
  1595. .mmu_features = MMU_FTR_TYPE_44x,
  1596. .icache_bsize = 32,
  1597. .dcache_bsize = 32,
  1598. .cpu_setup = __setup_cpu_440spe,
  1599. .machine_check = machine_check_440A,
  1600. .platform = "ppc440",
  1601. },
  1602. { /* 440SPe Rev. B */
  1603. .pvr_mask = 0xfff00fff,
  1604. .pvr_value = 0x53400891,
  1605. .cpu_name = "440SPe Rev. B",
  1606. .cpu_features = CPU_FTRS_44X,
  1607. .cpu_user_features = COMMON_USER_BOOKE,
  1608. .mmu_features = MMU_FTR_TYPE_44x,
  1609. .icache_bsize = 32,
  1610. .dcache_bsize = 32,
  1611. .cpu_setup = __setup_cpu_440spe,
  1612. .machine_check = machine_check_440A,
  1613. .platform = "ppc440",
  1614. },
  1615. { /* 440 in Xilinx Virtex-5 FXT */
  1616. .pvr_mask = 0xfffffff0,
  1617. .pvr_value = 0x7ff21910,
  1618. .cpu_name = "440 in Virtex-5 FXT",
  1619. .cpu_features = CPU_FTRS_44X,
  1620. .cpu_user_features = COMMON_USER_BOOKE,
  1621. .mmu_features = MMU_FTR_TYPE_44x,
  1622. .icache_bsize = 32,
  1623. .dcache_bsize = 32,
  1624. .cpu_setup = __setup_cpu_440x5,
  1625. .machine_check = machine_check_440A,
  1626. .platform = "ppc440",
  1627. },
  1628. { /* 460EX */
  1629. .pvr_mask = 0xffff0006,
  1630. .pvr_value = 0x13020002,
  1631. .cpu_name = "460EX",
  1632. .cpu_features = CPU_FTRS_440x6,
  1633. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1634. .mmu_features = MMU_FTR_TYPE_44x,
  1635. .icache_bsize = 32,
  1636. .dcache_bsize = 32,
  1637. .cpu_setup = __setup_cpu_460ex,
  1638. .machine_check = machine_check_440A,
  1639. .platform = "ppc440",
  1640. },
  1641. { /* 460EX Rev B */
  1642. .pvr_mask = 0xffff0007,
  1643. .pvr_value = 0x13020004,
  1644. .cpu_name = "460EX Rev. B",
  1645. .cpu_features = CPU_FTRS_440x6,
  1646. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1647. .mmu_features = MMU_FTR_TYPE_44x,
  1648. .icache_bsize = 32,
  1649. .dcache_bsize = 32,
  1650. .cpu_setup = __setup_cpu_460ex,
  1651. .machine_check = machine_check_440A,
  1652. .platform = "ppc440",
  1653. },
  1654. { /* 460GT */
  1655. .pvr_mask = 0xffff0006,
  1656. .pvr_value = 0x13020000,
  1657. .cpu_name = "460GT",
  1658. .cpu_features = CPU_FTRS_440x6,
  1659. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1660. .mmu_features = MMU_FTR_TYPE_44x,
  1661. .icache_bsize = 32,
  1662. .dcache_bsize = 32,
  1663. .cpu_setup = __setup_cpu_460gt,
  1664. .machine_check = machine_check_440A,
  1665. .platform = "ppc440",
  1666. },
  1667. { /* 460GT Rev B */
  1668. .pvr_mask = 0xffff0007,
  1669. .pvr_value = 0x13020005,
  1670. .cpu_name = "460GT Rev. B",
  1671. .cpu_features = CPU_FTRS_440x6,
  1672. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1673. .mmu_features = MMU_FTR_TYPE_44x,
  1674. .icache_bsize = 32,
  1675. .dcache_bsize = 32,
  1676. .cpu_setup = __setup_cpu_460gt,
  1677. .machine_check = machine_check_440A,
  1678. .platform = "ppc440",
  1679. },
  1680. { /* 460SX */
  1681. .pvr_mask = 0xffffff00,
  1682. .pvr_value = 0x13541800,
  1683. .cpu_name = "460SX",
  1684. .cpu_features = CPU_FTRS_44X,
  1685. .cpu_user_features = COMMON_USER_BOOKE,
  1686. .mmu_features = MMU_FTR_TYPE_44x,
  1687. .icache_bsize = 32,
  1688. .dcache_bsize = 32,
  1689. .cpu_setup = __setup_cpu_460sx,
  1690. .machine_check = machine_check_440A,
  1691. .platform = "ppc440",
  1692. },
  1693. { /* default match */
  1694. .pvr_mask = 0x00000000,
  1695. .pvr_value = 0x00000000,
  1696. .cpu_name = "(generic 44x PPC)",
  1697. .cpu_features = CPU_FTRS_44X,
  1698. .cpu_user_features = COMMON_USER_BOOKE,
  1699. .mmu_features = MMU_FTR_TYPE_44x,
  1700. .icache_bsize = 32,
  1701. .dcache_bsize = 32,
  1702. .machine_check = machine_check_4xx,
  1703. .platform = "ppc440",
  1704. }
  1705. #endif /* CONFIG_44x */
  1706. #ifdef CONFIG_E200
  1707. { /* e200z5 */
  1708. .pvr_mask = 0xfff00000,
  1709. .pvr_value = 0x81000000,
  1710. .cpu_name = "e200z5",
  1711. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1712. .cpu_features = CPU_FTRS_E200,
  1713. .cpu_user_features = COMMON_USER_BOOKE |
  1714. PPC_FEATURE_HAS_EFP_SINGLE |
  1715. PPC_FEATURE_UNIFIED_CACHE,
  1716. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1717. .dcache_bsize = 32,
  1718. .machine_check = machine_check_e200,
  1719. .platform = "ppc5554",
  1720. },
  1721. { /* e200z6 */
  1722. .pvr_mask = 0xfff00000,
  1723. .pvr_value = 0x81100000,
  1724. .cpu_name = "e200z6",
  1725. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1726. .cpu_features = CPU_FTRS_E200,
  1727. .cpu_user_features = COMMON_USER_BOOKE |
  1728. PPC_FEATURE_HAS_SPE_COMP |
  1729. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1730. PPC_FEATURE_UNIFIED_CACHE,
  1731. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1732. .dcache_bsize = 32,
  1733. .machine_check = machine_check_e200,
  1734. .platform = "ppc5554",
  1735. },
  1736. { /* default match */
  1737. .pvr_mask = 0x00000000,
  1738. .pvr_value = 0x00000000,
  1739. .cpu_name = "(generic E200 PPC)",
  1740. .cpu_features = CPU_FTRS_E200,
  1741. .cpu_user_features = COMMON_USER_BOOKE |
  1742. PPC_FEATURE_HAS_EFP_SINGLE |
  1743. PPC_FEATURE_UNIFIED_CACHE,
  1744. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1745. .dcache_bsize = 32,
  1746. .cpu_setup = __setup_cpu_e200,
  1747. .machine_check = machine_check_e200,
  1748. .platform = "ppc5554",
  1749. }
  1750. #endif /* CONFIG_E200 */
  1751. #ifdef CONFIG_E500
  1752. { /* e500 */
  1753. .pvr_mask = 0xffff0000,
  1754. .pvr_value = 0x80200000,
  1755. .cpu_name = "e500",
  1756. .cpu_features = CPU_FTRS_E500,
  1757. .cpu_user_features = COMMON_USER_BOOKE |
  1758. PPC_FEATURE_HAS_SPE_COMP |
  1759. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  1760. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1761. .icache_bsize = 32,
  1762. .dcache_bsize = 32,
  1763. .num_pmcs = 4,
  1764. .oprofile_cpu_type = "ppc/e500",
  1765. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1766. .cpu_setup = __setup_cpu_e500v1,
  1767. .machine_check = machine_check_e500,
  1768. .platform = "ppc8540",
  1769. },
  1770. { /* e500v2 */
  1771. .pvr_mask = 0xffff0000,
  1772. .pvr_value = 0x80210000,
  1773. .cpu_name = "e500v2",
  1774. .cpu_features = CPU_FTRS_E500_2,
  1775. .cpu_user_features = COMMON_USER_BOOKE |
  1776. PPC_FEATURE_HAS_SPE_COMP |
  1777. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1778. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  1779. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  1780. .icache_bsize = 32,
  1781. .dcache_bsize = 32,
  1782. .num_pmcs = 4,
  1783. .oprofile_cpu_type = "ppc/e500",
  1784. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1785. .cpu_setup = __setup_cpu_e500v2,
  1786. .machine_check = machine_check_e500,
  1787. .platform = "ppc8548",
  1788. },
  1789. { /* e500mc */
  1790. .pvr_mask = 0xffff0000,
  1791. .pvr_value = 0x80230000,
  1792. .cpu_name = "e500mc",
  1793. .cpu_features = CPU_FTRS_E500MC,
  1794. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1795. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  1796. MMU_FTR_USE_TLBILX,
  1797. .icache_bsize = 64,
  1798. .dcache_bsize = 64,
  1799. .num_pmcs = 4,
  1800. .oprofile_cpu_type = "ppc/e500", /* xxx - galak, e500mc? */
  1801. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1802. .cpu_setup = __setup_cpu_e500mc,
  1803. .machine_check = machine_check_e500,
  1804. .platform = "ppce500mc",
  1805. },
  1806. { /* default match */
  1807. .pvr_mask = 0x00000000,
  1808. .pvr_value = 0x00000000,
  1809. .cpu_name = "(generic E500 PPC)",
  1810. .cpu_features = CPU_FTRS_E500,
  1811. .cpu_user_features = COMMON_USER_BOOKE |
  1812. PPC_FEATURE_HAS_SPE_COMP |
  1813. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  1814. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1815. .icache_bsize = 32,
  1816. .dcache_bsize = 32,
  1817. .machine_check = machine_check_e500,
  1818. .platform = "powerpc",
  1819. }
  1820. #endif /* CONFIG_E500 */
  1821. #endif /* CONFIG_PPC32 */
  1822. #ifdef CONFIG_PPC_BOOK3E_64
  1823. { /* This is a default entry to get going, to be replaced by
  1824. * a real one at some stage
  1825. */
  1826. #define CPU_FTRS_BASE_BOOK3E (CPU_FTR_USE_TB | \
  1827. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_SMT | \
  1828. CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
  1829. .pvr_mask = 0x00000000,
  1830. .pvr_value = 0x00000000,
  1831. .cpu_name = "Book3E",
  1832. .cpu_features = CPU_FTRS_BASE_BOOK3E,
  1833. .cpu_user_features = COMMON_USER_PPC64,
  1834. .mmu_features = MMU_FTR_TYPE_3E | MMU_FTR_USE_TLBILX |
  1835. MMU_FTR_USE_TLBIVAX_BCAST |
  1836. MMU_FTR_LOCK_BCAST_INVAL,
  1837. .icache_bsize = 64,
  1838. .dcache_bsize = 64,
  1839. .num_pmcs = 0,
  1840. .machine_check = machine_check_generic,
  1841. .platform = "power6",
  1842. },
  1843. #endif
  1844. };
  1845. static struct cpu_spec the_cpu_spec;
  1846. static void __init setup_cpu_spec(unsigned long offset, struct cpu_spec *s)
  1847. {
  1848. struct cpu_spec *t = &the_cpu_spec;
  1849. struct cpu_spec old;
  1850. t = PTRRELOC(t);
  1851. old = *t;
  1852. /* Copy everything, then do fixups */
  1853. *t = *s;
  1854. /*
  1855. * If we are overriding a previous value derived from the real
  1856. * PVR with a new value obtained using a logical PVR value,
  1857. * don't modify the performance monitor fields.
  1858. */
  1859. if (old.num_pmcs && !s->num_pmcs) {
  1860. t->num_pmcs = old.num_pmcs;
  1861. t->pmc_type = old.pmc_type;
  1862. t->oprofile_type = old.oprofile_type;
  1863. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  1864. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  1865. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  1866. /*
  1867. * If we have passed through this logic once before and
  1868. * have pulled the default case because the real PVR was
  1869. * not found inside cpu_specs[], then we are possibly
  1870. * running in compatibility mode. In that case, let the
  1871. * oprofiler know which set of compatibility counters to
  1872. * pull from by making sure the oprofile_cpu_type string
  1873. * is set to that of compatibility mode. If the
  1874. * oprofile_cpu_type already has a value, then we are
  1875. * possibly overriding a real PVR with a logical one,
  1876. * and, in that case, keep the current value for
  1877. * oprofile_cpu_type.
  1878. */
  1879. if (old.oprofile_cpu_type != NULL) {
  1880. t->oprofile_cpu_type = old.oprofile_cpu_type;
  1881. t->oprofile_type = old.oprofile_type;
  1882. }
  1883. }
  1884. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  1885. /*
  1886. * Set the base platform string once; assumes
  1887. * we're called with real pvr first.
  1888. */
  1889. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  1890. *PTRRELOC(&powerpc_base_platform) = t->platform;
  1891. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  1892. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  1893. * that processor. I will consolidate that at a later time, for now,
  1894. * just use #ifdef. We also don't need to PTRRELOC the function
  1895. * pointer on ppc64 and booke as we are running at 0 in real mode
  1896. * on ppc64 and reloc_offset is always 0 on booke.
  1897. */
  1898. if (s->cpu_setup) {
  1899. s->cpu_setup(offset, s);
  1900. }
  1901. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  1902. }
  1903. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  1904. {
  1905. struct cpu_spec *s = cpu_specs;
  1906. int i;
  1907. s = PTRRELOC(s);
  1908. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  1909. if ((pvr & s->pvr_mask) == s->pvr_value) {
  1910. setup_cpu_spec(offset, s);
  1911. return s;
  1912. }
  1913. }
  1914. BUG();
  1915. return NULL;
  1916. }