regs-clock.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /* arch/arm/plat-s5pc1xx/include/plat/regs-clock.h
  2. *
  3. * Copyright 2009 Samsung Electronics Co.
  4. * Byungho Min <bhmin@samsung.com>
  5. *
  6. * S5PC1XX clock register definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __PLAT_REGS_CLOCK_H
  13. #define __PLAT_REGS_CLOCK_H __FILE__
  14. #define S5PC1XX_CLKREG(x) (S5PC1XX_VA_CLK + (x))
  15. #define S5PC1XX_APLL_LOCK S5PC1XX_CLKREG(0x00)
  16. #define S5PC1XX_MPLL_LOCK S5PC1XX_CLKREG(0x04)
  17. #define S5PC1XX_EPLL_LOCK S5PC1XX_CLKREG(0x08)
  18. #define S5PC100_HPLL_LOCK S5PC1XX_CLKREG(0x0C)
  19. #define S5PC1XX_APLL_CON S5PC1XX_CLKREG(0x100)
  20. #define S5PC1XX_MPLL_CON S5PC1XX_CLKREG(0x104)
  21. #define S5PC1XX_EPLL_CON S5PC1XX_CLKREG(0x108)
  22. #define S5PC100_HPLL_CON S5PC1XX_CLKREG(0x10C)
  23. #define S5PC1XX_CLK_SRC0 S5PC1XX_CLKREG(0x200)
  24. #define S5PC1XX_CLK_SRC1 S5PC1XX_CLKREG(0x204)
  25. #define S5PC1XX_CLK_SRC2 S5PC1XX_CLKREG(0x208)
  26. #define S5PC1XX_CLK_SRC3 S5PC1XX_CLKREG(0x20C)
  27. #define S5PC1XX_CLK_DIV0 S5PC1XX_CLKREG(0x300)
  28. #define S5PC1XX_CLK_DIV1 S5PC1XX_CLKREG(0x304)
  29. #define S5PC1XX_CLK_DIV2 S5PC1XX_CLKREG(0x308)
  30. #define S5PC1XX_CLK_DIV3 S5PC1XX_CLKREG(0x30C)
  31. #define S5PC1XX_CLK_DIV4 S5PC1XX_CLKREG(0x310)
  32. #define S5PC100_CLK_OUT S5PC1XX_CLKREG(0x400)
  33. #define S5PC100_CLKGATE_D00 S5PC1XX_CLKREG(0x500)
  34. #define S5PC100_CLKGATE_D01 S5PC1XX_CLKREG(0x504)
  35. #define S5PC100_CLKGATE_D02 S5PC1XX_CLKREG(0x508)
  36. #define S5PC100_CLKGATE_D10 S5PC1XX_CLKREG(0x520)
  37. #define S5PC100_CLKGATE_D11 S5PC1XX_CLKREG(0x524)
  38. #define S5PC100_CLKGATE_D12 S5PC1XX_CLKREG(0x528)
  39. #define S5PC100_CLKGATE_D13 S5PC1XX_CLKREG(0x52C)
  40. #define S5PC100_CLKGATE_D14 S5PC1XX_CLKREG(0x530)
  41. #define S5PC100_CLKGATE_D15 S5PC1XX_CLKREG(0x534)
  42. #define S5PC100_CLKGATE_D20 S5PC1XX_CLKREG(0x540)
  43. #define S5PC100_SCLKGATE0 S5PC1XX_CLKREG(0x560)
  44. #define S5PC100_SCLKGATE1 S5PC1XX_CLKREG(0x564)
  45. #define S5PC100_OTHERS S5PC1XX_CLKREG(0x8200)
  46. #define S5PC1XX_EPLL_EN (1<<31)
  47. #define S5PC1XX_EPLL_MASK 0xffffffff
  48. #define S5PC1XX_EPLLVAL(_m, _p, _s) ((_m) << 16 | ((_p) << 8) | ((_s)))
  49. /* CLKSRC0 */
  50. #define S5PC1XX_CLKSRC0_APLL_MASK (0x1<<0)
  51. #define S5PC1XX_CLKSRC0_APLL_SHIFT (0)
  52. #define S5PC1XX_CLKSRC0_MPLL_MASK (0x1<<4)
  53. #define S5PC1XX_CLKSRC0_MPLL_SHIFT (4)
  54. #define S5PC1XX_CLKSRC0_EPLL_MASK (0x1<<8)
  55. #define S5PC1XX_CLKSRC0_EPLL_SHIFT (8)
  56. #define S5PC100_CLKSRC0_HPLL_MASK (0x1<<12)
  57. #define S5PC100_CLKSRC0_HPLL_SHIFT (12)
  58. #define S5PC100_CLKSRC0_AMMUX_MASK (0x1<<16)
  59. #define S5PC100_CLKSRC0_AMMUX_SHIFT (16)
  60. #define S5PC100_CLKSRC0_HREF_MASK (0x1<<20)
  61. #define S5PC100_CLKSRC0_HREF_SHIFT (20)
  62. #define S5PC1XX_CLKSRC0_ONENAND_MASK (0x1<<24)
  63. #define S5PC1XX_CLKSRC0_ONENAND_SHIFT (24)
  64. /* CLKSRC1 */
  65. #define S5PC100_CLKSRC1_UART_MASK (0x1<<0)
  66. #define S5PC100_CLKSRC1_UART_SHIFT (0)
  67. #define S5PC100_CLKSRC1_SPI0_MASK (0x3<<4)
  68. #define S5PC100_CLKSRC1_SPI0_SHIFT (4)
  69. #define S5PC100_CLKSRC1_SPI1_MASK (0x3<<8)
  70. #define S5PC100_CLKSRC1_SPI1_SHIFT (8)
  71. #define S5PC100_CLKSRC1_SPI2_MASK (0x3<<12)
  72. #define S5PC100_CLKSRC1_SPI2_SHIFT (12)
  73. #define S5PC100_CLKSRC1_IRDA_MASK (0x3<<16)
  74. #define S5PC100_CLKSRC1_IRDA_SHIFT (16)
  75. #define S5PC100_CLKSRC1_UHOST_MASK (0x3<<20)
  76. #define S5PC100_CLKSRC1_UHOST_SHIFT (20)
  77. #define S5PC100_CLKSRC1_CLK48M_MASK (0x1<<24)
  78. #define S5PC100_CLKSRC1_CLK48M_SHIFT (24)
  79. /* CLKSRC2 */
  80. #define S5PC100_CLKSRC2_MMC0_MASK (0x3<<0)
  81. #define S5PC100_CLKSRC2_MMC0_SHIFT (0)
  82. #define S5PC100_CLKSRC2_MMC1_MASK (0x3<<4)
  83. #define S5PC100_CLKSRC2_MMC1_SHIFT (4)
  84. #define S5PC100_CLKSRC2_MMC2_MASK (0x3<<8)
  85. #define S5PC100_CLKSRC2_MMC2_SHIFT (8)
  86. #define S5PC100_CLKSRC2_LCD_MASK (0x3<<12)
  87. #define S5PC100_CLKSRC2_LCD_SHIFT (12)
  88. #define S5PC100_CLKSRC2_FIMC0_MASK (0x3<<16)
  89. #define S5PC100_CLKSRC2_FIMC0_SHIFT (16)
  90. #define S5PC100_CLKSRC2_FIMC1_MASK (0x3<<20)
  91. #define S5PC100_CLKSRC2_FIMC1_SHIFT (20)
  92. #define S5PC100_CLKSRC2_FIMC2_MASK (0x3<<24)
  93. #define S5PC100_CLKSRC2_FIMC2_SHIFT (24)
  94. #define S5PC100_CLKSRC2_MIXER_MASK (0x3<<28)
  95. #define S5PC100_CLKSRC2_MIXER_SHIFT (28)
  96. /* CLKSRC3 */
  97. #define S5PC100_CLKSRC3_PWI_MASK (0x3<<0)
  98. #define S5PC100_CLKSRC3_PWI_SHIFT (0)
  99. #define S5PC100_CLKSRC3_HCLKD2_MASK (0x1<<4)
  100. #define S5PC100_CLKSRC3_HCLKD2_SHIFT (4)
  101. #define S5PC100_CLKSRC3_I2SD2_MASK (0x3<<8)
  102. #define S5PC100_CLKSRC3_I2SD2_SHIFT (8)
  103. #define S5PC100_CLKSRC3_AUDIO0_MASK (0x7<<12)
  104. #define S5PC100_CLKSRC3_AUDIO0_SHIFT (12)
  105. #define S5PC100_CLKSRC3_AUDIO1_MASK (0x7<<16)
  106. #define S5PC100_CLKSRC3_AUDIO1_SHIFT (16)
  107. #define S5PC100_CLKSRC3_AUDIO2_MASK (0x7<<20)
  108. #define S5PC100_CLKSRC3_AUDIO2_SHIFT (20)
  109. #define S5PC100_CLKSRC3_SPDIF_MASK (0x3<<24)
  110. #define S5PC100_CLKSRC3_SPDIF_SHIFT (24)
  111. /* CLKDIV0 */
  112. #define S5PC1XX_CLKDIV0_APLL_MASK (0x1<<0)
  113. #define S5PC1XX_CLKDIV0_APLL_SHIFT (0)
  114. #define S5PC100_CLKDIV0_ARM_MASK (0x7<<4)
  115. #define S5PC100_CLKDIV0_ARM_SHIFT (4)
  116. #define S5PC100_CLKDIV0_D0_MASK (0x7<<8)
  117. #define S5PC100_CLKDIV0_D0_SHIFT (8)
  118. #define S5PC100_CLKDIV0_PCLKD0_MASK (0x7<<12)
  119. #define S5PC100_CLKDIV0_PCLKD0_SHIFT (12)
  120. #define S5PC100_CLKDIV0_SECSS_MASK (0x7<<16)
  121. #define S5PC100_CLKDIV0_SECSS_SHIFT (16)
  122. /* CLKDIV1 */
  123. #define S5PC100_CLKDIV1_AM_MASK (0x7<<0)
  124. #define S5PC100_CLKDIV1_AM_SHIFT (0)
  125. #define S5PC100_CLKDIV1_MPLL_MASK (0x3<<4)
  126. #define S5PC100_CLKDIV1_MPLL_SHIFT (4)
  127. #define S5PC100_CLKDIV1_MPLL2_MASK (0x1<<8)
  128. #define S5PC100_CLKDIV1_MPLL2_SHIFT (8)
  129. #define S5PC100_CLKDIV1_D1_MASK (0x7<<12)
  130. #define S5PC100_CLKDIV1_D1_SHIFT (12)
  131. #define S5PC100_CLKDIV1_PCLKD1_MASK (0x7<<16)
  132. #define S5PC100_CLKDIV1_PCLKD1_SHIFT (16)
  133. #define S5PC100_CLKDIV1_ONENAND_MASK (0x3<<20)
  134. #define S5PC100_CLKDIV1_ONENAND_SHIFT (20)
  135. #define S5PC100_CLKDIV1_CAM_MASK (0x1F<<24)
  136. #define S5PC100_CLKDIV1_CAM_SHIFT (24)
  137. /* CLKDIV2 */
  138. #define S5PC100_CLKDIV2_UART_MASK (0x7<<0)
  139. #define S5PC100_CLKDIV2_UART_SHIFT (0)
  140. #define S5PC100_CLKDIV2_SPI0_MASK (0xf<<4)
  141. #define S5PC100_CLKDIV2_SPI0_SHIFT (4)
  142. #define S5PC100_CLKDIV2_SPI1_MASK (0xf<<8)
  143. #define S5PC100_CLKDIV2_SPI1_SHIFT (8)
  144. #define S5PC100_CLKDIV2_SPI2_MASK (0xf<<12)
  145. #define S5PC100_CLKDIV2_SPI2_SHIFT (12)
  146. #define S5PC100_CLKDIV2_IRDA_MASK (0xf<<16)
  147. #define S5PC100_CLKDIV2_IRDA_SHIFT (16)
  148. #define S5PC100_CLKDIV2_UHOST_MASK (0xf<<20)
  149. #define S5PC100_CLKDIV2_UHOST_SHIFT (20)
  150. /* CLKDIV3 */
  151. #define S5PC100_CLKDIV3_MMC0_MASK (0xf<<0)
  152. #define S5PC100_CLKDIV3_MMC0_SHIFT (0)
  153. #define S5PC100_CLKDIV3_MMC1_MASK (0xf<<4)
  154. #define S5PC100_CLKDIV3_MMC1_SHIFT (4)
  155. #define S5PC100_CLKDIV3_MMC2_MASK (0xf<<8)
  156. #define S5PC100_CLKDIV3_MMC2_SHIFT (8)
  157. #define S5PC100_CLKDIV3_LCD_MASK (0xf<<12)
  158. #define S5PC100_CLKDIV3_LCD_SHIFT (12)
  159. #define S5PC100_CLKDIV3_FIMC0_MASK (0xf<<16)
  160. #define S5PC100_CLKDIV3_FIMC0_SHIFT (16)
  161. #define S5PC100_CLKDIV3_FIMC1_MASK (0xf<<20)
  162. #define S5PC100_CLKDIV3_FIMC1_SHIFT (20)
  163. #define S5PC100_CLKDIV3_FIMC2_MASK (0xf<<24)
  164. #define S5PC100_CLKDIV3_FIMC2_SHIFT (24)
  165. #define S5PC100_CLKDIV3_HDMI_MASK (0xf<<28)
  166. #define S5PC100_CLKDIV3_HDMI_SHIFT (28)
  167. /* CLKDIV4 */
  168. #define S5PC100_CLKDIV4_PWI_MASK (0x7<<0)
  169. #define S5PC100_CLKDIV4_PWI_SHIFT (0)
  170. #define S5PC100_CLKDIV4_HCLKD2_MASK (0x7<<4)
  171. #define S5PC100_CLKDIV4_HCLKD2_SHIFT (4)
  172. #define S5PC100_CLKDIV4_I2SD2_MASK (0xf<<8)
  173. #define S5PC100_CLKDIV4_I2SD2_SHIFT (8)
  174. #define S5PC100_CLKDIV4_AUDIO0_MASK (0xf<<12)
  175. #define S5PC100_CLKDIV4_AUDIO0_SHIFT (12)
  176. #define S5PC100_CLKDIV4_AUDIO1_MASK (0xf<<16)
  177. #define S5PC100_CLKDIV4_AUDIO1_SHIFT (16)
  178. #define S5PC100_CLKDIV4_AUDIO2_MASK (0xf<<20)
  179. #define S5PC100_CLKDIV4_AUDIO2_SHIFT (20)
  180. /* HCLKD0/PCLKD0 Clock Gate 0 Registers */
  181. #define S5PC100_CLKGATE_D00_INTC (1<<0)
  182. #define S5PC100_CLKGATE_D00_TZIC (1<<1)
  183. #define S5PC100_CLKGATE_D00_CFCON (1<<2)
  184. #define S5PC100_CLKGATE_D00_MDMA (1<<3)
  185. #define S5PC100_CLKGATE_D00_G2D (1<<4)
  186. #define S5PC100_CLKGATE_D00_SECSS (1<<5)
  187. #define S5PC100_CLKGATE_D00_CSSYS (1<<6)
  188. /* HCLKD0/PCLKD0 Clock Gate 1 Registers */
  189. #define S5PC100_CLKGATE_D01_DMC (1<<0)
  190. #define S5PC100_CLKGATE_D01_SROMC (1<<1)
  191. #define S5PC100_CLKGATE_D01_ONENAND (1<<2)
  192. #define S5PC100_CLKGATE_D01_NFCON (1<<3)
  193. #define S5PC100_CLKGATE_D01_INTMEM (1<<4)
  194. #define S5PC100_CLKGATE_D01_EBI (1<<5)
  195. /* PCLKD0 Clock Gate 2 Registers */
  196. #define S5PC100_CLKGATE_D02_SECKEY (1<<1)
  197. #define S5PC100_CLKGATE_D02_SDM (1<<2)
  198. /* HCLKD1/PCLKD1 Clock Gate 0 Registers */
  199. #define S5PC100_CLKGATE_D10_PDMA0 (1<<0)
  200. #define S5PC100_CLKGATE_D10_PDMA1 (1<<1)
  201. #define S5PC100_CLKGATE_D10_USBHOST (1<<2)
  202. #define S5PC100_CLKGATE_D10_USBOTG (1<<3)
  203. #define S5PC100_CLKGATE_D10_MODEMIF (1<<4)
  204. #define S5PC100_CLKGATE_D10_HSMMC0 (1<<5)
  205. #define S5PC100_CLKGATE_D10_HSMMC1 (1<<6)
  206. #define S5PC100_CLKGATE_D10_HSMMC2 (1<<7)
  207. /* HCLKD1/PCLKD1 Clock Gate 1 Registers */
  208. #define S5PC100_CLKGATE_D11_LCD (1<<0)
  209. #define S5PC100_CLKGATE_D11_ROTATOR (1<<1)
  210. #define S5PC100_CLKGATE_D11_FIMC0 (1<<2)
  211. #define S5PC100_CLKGATE_D11_FIMC1 (1<<3)
  212. #define S5PC100_CLKGATE_D11_FIMC2 (1<<4)
  213. #define S5PC100_CLKGATE_D11_JPEG (1<<5)
  214. #define S5PC100_CLKGATE_D11_DSI (1<<6)
  215. #define S5PC100_CLKGATE_D11_CSI (1<<7)
  216. #define S5PC100_CLKGATE_D11_G3D (1<<8)
  217. /* HCLKD1/PCLKD1 Clock Gate 2 Registers */
  218. #define S5PC100_CLKGATE_D12_TV (1<<0)
  219. #define S5PC100_CLKGATE_D12_VP (1<<1)
  220. #define S5PC100_CLKGATE_D12_MIXER (1<<2)
  221. #define S5PC100_CLKGATE_D12_HDMI (1<<3)
  222. #define S5PC100_CLKGATE_D12_MFC (1<<4)
  223. /* HCLKD1/PCLKD1 Clock Gate 3 Registers */
  224. #define S5PC100_CLKGATE_D13_CHIPID (1<<0)
  225. #define S5PC100_CLKGATE_D13_GPIO (1<<1)
  226. #define S5PC100_CLKGATE_D13_APC (1<<2)
  227. #define S5PC100_CLKGATE_D13_IEC (1<<3)
  228. #define S5PC100_CLKGATE_D13_PWM (1<<6)
  229. #define S5PC100_CLKGATE_D13_SYSTIMER (1<<7)
  230. #define S5PC100_CLKGATE_D13_WDT (1<<8)
  231. #define S5PC100_CLKGATE_D13_RTC (1<<9)
  232. /* HCLKD1/PCLKD1 Clock Gate 4 Registers */
  233. #define S5PC100_CLKGATE_D14_UART0 (1<<0)
  234. #define S5PC100_CLKGATE_D14_UART1 (1<<1)
  235. #define S5PC100_CLKGATE_D14_UART2 (1<<2)
  236. #define S5PC100_CLKGATE_D14_UART3 (1<<3)
  237. #define S5PC100_CLKGATE_D14_IIC (1<<4)
  238. #define S5PC100_CLKGATE_D14_HDMI_IIC (1<<5)
  239. #define S5PC100_CLKGATE_D14_SPI0 (1<<6)
  240. #define S5PC100_CLKGATE_D14_SPI1 (1<<7)
  241. #define S5PC100_CLKGATE_D14_SPI2 (1<<8)
  242. #define S5PC100_CLKGATE_D14_IRDA (1<<9)
  243. #define S5PC100_CLKGATE_D14_CCAN0 (1<<10)
  244. #define S5PC100_CLKGATE_D14_CCAN1 (1<<11)
  245. #define S5PC100_CLKGATE_D14_HSITX (1<<12)
  246. #define S5PC100_CLKGATE_D14_HSIRX (1<<13)
  247. /* HCLKD1/PCLKD1 Clock Gate 5 Registers */
  248. #define S5PC100_CLKGATE_D15_IIS0 (1<<0)
  249. #define S5PC100_CLKGATE_D15_IIS1 (1<<1)
  250. #define S5PC100_CLKGATE_D15_IIS2 (1<<2)
  251. #define S5PC100_CLKGATE_D15_AC97 (1<<3)
  252. #define S5PC100_CLKGATE_D15_PCM0 (1<<4)
  253. #define S5PC100_CLKGATE_D15_PCM1 (1<<5)
  254. #define S5PC100_CLKGATE_D15_SPDIF (1<<6)
  255. #define S5PC100_CLKGATE_D15_TSADC (1<<7)
  256. #define S5PC100_CLKGATE_D15_KEYIF (1<<8)
  257. #define S5PC100_CLKGATE_D15_CG (1<<9)
  258. /* HCLKD2 Clock Gate 0 Registers */
  259. #define S5PC100_CLKGATE_D20_HCLKD2 (1<<0)
  260. #define S5PC100_CLKGATE_D20_I2SD2 (1<<1)
  261. /* Special Clock Gate 0 Registers */
  262. #define S5PC1XX_CLKGATE_SCLK0_HPM (1<<0)
  263. #define S5PC1XX_CLKGATE_SCLK0_PWI (1<<1)
  264. #define S5PC100_CLKGATE_SCLK0_ONENAND (1<<2)
  265. #define S5PC100_CLKGATE_SCLK0_UART (1<<3)
  266. #define S5PC100_CLKGATE_SCLK0_SPI0 (1<<4)
  267. #define S5PC100_CLKGATE_SCLK0_SPI1 (1<<5)
  268. #define S5PC100_CLKGATE_SCLK0_SPI2 (1<<6)
  269. #define S5PC100_CLKGATE_SCLK0_SPI0_48 (1<<7)
  270. #define S5PC100_CLKGATE_SCLK0_SPI1_48 (1<<8)
  271. #define S5PC100_CLKGATE_SCLK0_SPI2_48 (1<<9)
  272. #define S5PC100_CLKGATE_SCLK0_IRDA (1<<10)
  273. #define S5PC100_CLKGATE_SCLK0_USBHOST (1<<11)
  274. #define S5PC100_CLKGATE_SCLK0_MMC0 (1<<12)
  275. #define S5PC100_CLKGATE_SCLK0_MMC1 (1<<13)
  276. #define S5PC100_CLKGATE_SCLK0_MMC2 (1<<14)
  277. #define S5PC100_CLKGATE_SCLK0_MMC0_48 (1<<15)
  278. #define S5PC100_CLKGATE_SCLK0_MMC1_48 (1<<16)
  279. #define S5PC100_CLKGATE_SCLK0_MMC2_48 (1<<17)
  280. /* Special Clock Gate 1 Registers */
  281. #define S5PC100_CLKGATE_SCLK1_LCD (1<<0)
  282. #define S5PC100_CLKGATE_SCLK1_FIMC0 (1<<1)
  283. #define S5PC100_CLKGATE_SCLK1_FIMC1 (1<<2)
  284. #define S5PC100_CLKGATE_SCLK1_FIMC2 (1<<3)
  285. #define S5PC100_CLKGATE_SCLK1_TV54 (1<<4)
  286. #define S5PC100_CLKGATE_SCLK1_VDAC54 (1<<5)
  287. #define S5PC100_CLKGATE_SCLK1_MIXER (1<<6)
  288. #define S5PC100_CLKGATE_SCLK1_HDMI (1<<7)
  289. #define S5PC100_CLKGATE_SCLK1_AUDIO0 (1<<8)
  290. #define S5PC100_CLKGATE_SCLK1_AUDIO1 (1<<9)
  291. #define S5PC100_CLKGATE_SCLK1_AUDIO2 (1<<10)
  292. #define S5PC100_CLKGATE_SCLK1_SPDIF (1<<11)
  293. #define S5PC100_CLKGATE_SCLK1_CAM (1<<12)
  294. /* register for power management */
  295. #define S5PC100_PWR_CFG S5PC1XX_CLKREG(0x8000)
  296. #define S5PC100_EINT_WAKEUP_MASK S5PC1XX_CLKREG(0x8004)
  297. #define S5PC100_NORMAL_CFG S5PC1XX_CLKREG(0x8010)
  298. #define S5PC100_STOP_CFG S5PC1XX_CLKREG(0x8014)
  299. #define S5PC100_SLEEP_CFG S5PC1XX_CLKREG(0x8018)
  300. #define S5PC100_STOP_MEM_CFG S5PC1XX_CLKREG(0x801C)
  301. #define S5PC100_OSC_FREQ S5PC1XX_CLKREG(0x8100)
  302. #define S5PC100_OSC_STABLE S5PC1XX_CLKREG(0x8104)
  303. #define S5PC100_PWR_STABLE S5PC1XX_CLKREG(0x8108)
  304. #define S5PC100_MTC_STABLE S5PC1XX_CLKREG(0x8110)
  305. #define S5PC100_CLAMP_STABLE S5PC1XX_CLKREG(0x8114)
  306. #define S5PC100_OTHERS S5PC1XX_CLKREG(0x8200)
  307. #define S5PC100_RST_STAT S5PC1XX_CLKREG(0x8300)
  308. #define S5PC100_WAKEUP_STAT S5PC1XX_CLKREG(0x8304)
  309. #define S5PC100_BLK_PWR_STAT S5PC1XX_CLKREG(0x8308)
  310. #define S5PC100_INFORM0 S5PC1XX_CLKREG(0x8400)
  311. #define S5PC100_INFORM1 S5PC1XX_CLKREG(0x8404)
  312. #define S5PC100_INFORM2 S5PC1XX_CLKREG(0x8408)
  313. #define S5PC100_INFORM3 S5PC1XX_CLKREG(0x840C)
  314. #define S5PC100_INFORM4 S5PC1XX_CLKREG(0x8410)
  315. #define S5PC100_INFORM5 S5PC1XX_CLKREG(0x8414)
  316. #define S5PC100_INFORM6 S5PC1XX_CLKREG(0x8418)
  317. #define S5PC100_INFORM7 S5PC1XX_CLKREG(0x841C)
  318. #define S5PC100_DCGIDX_MAP0 S5PC1XX_CLKREG(0x8500)
  319. #define S5PC100_DCGIDX_MAP1 S5PC1XX_CLKREG(0x8504)
  320. #define S5PC100_DCGIDX_MAP2 S5PC1XX_CLKREG(0x8508)
  321. #define S5PC100_DCGPERF_MAP0 S5PC1XX_CLKREG(0x850C)
  322. #define S5PC100_DCGPERF_MAP1 S5PC1XX_CLKREG(0x8510)
  323. #define S5PC100_DVCIDX_MAP S5PC1XX_CLKREG(0x8514)
  324. #define S5PC100_FREQ_CPU S5PC1XX_CLKREG(0x8518)
  325. #define S5PC100_FREQ_DPM S5PC1XX_CLKREG(0x851C)
  326. #define S5PC100_DVSEMCLK_EN S5PC1XX_CLKREG(0x8520)
  327. #define S5PC100_APLL_CON_L8 S5PC1XX_CLKREG(0x8600)
  328. #define S5PC100_APLL_CON_L7 S5PC1XX_CLKREG(0x8604)
  329. #define S5PC100_APLL_CON_L6 S5PC1XX_CLKREG(0x8608)
  330. #define S5PC100_APLL_CON_L5 S5PC1XX_CLKREG(0x860C)
  331. #define S5PC100_APLL_CON_L4 S5PC1XX_CLKREG(0x8610)
  332. #define S5PC100_APLL_CON_L3 S5PC1XX_CLKREG(0x8614)
  333. #define S5PC100_APLL_CON_L2 S5PC1XX_CLKREG(0x8618)
  334. #define S5PC100_APLL_CON_L1 S5PC1XX_CLKREG(0x861C)
  335. #define S5PC100_IEM_CONTROL S5PC1XX_CLKREG(0x8620)
  336. #define S5PC100_CLKDIV_IEM_L8 S5PC1XX_CLKREG(0x8700)
  337. #define S5PC100_CLKDIV_IEM_L7 S5PC1XX_CLKREG(0x8704)
  338. #define S5PC100_CLKDIV_IEM_L6 S5PC1XX_CLKREG(0x8708)
  339. #define S5PC100_CLKDIV_IEM_L5 S5PC1XX_CLKREG(0x870C)
  340. #define S5PC100_CLKDIV_IEM_L4 S5PC1XX_CLKREG(0x8710)
  341. #define S5PC100_CLKDIV_IEM_L3 S5PC1XX_CLKREG(0x8714)
  342. #define S5PC100_CLKDIV_IEM_L2 S5PC1XX_CLKREG(0x8718)
  343. #define S5PC100_CLKDIV_IEM_L1 S5PC1XX_CLKREG(0x871C)
  344. #define S5PC100_IEM_HPMCLK_DIV S5PC1XX_CLKREG(0x8724)
  345. #define S5PC100_SWRESET S5PC1XX_CLKREG(0x100000)
  346. #define S5PC100_OND_SWRESET S5PC1XX_CLKREG(0x100008)
  347. #define S5PC100_GEN_CTRL S5PC1XX_CLKREG(0x100100)
  348. #define S5PC100_GEN_STATUS S5PC1XX_CLKREG(0x100104)
  349. #define S5PC100_MEM_SYS_CFG S5PC1XX_CLKREG(0x100200)
  350. #define S5PC100_CAM_MUX_SEL S5PC1XX_CLKREG(0x100300)
  351. #define S5PC100_MIXER_OUT_SEL S5PC1XX_CLKREG(0x100304)
  352. #define S5PC100_LPMP_MODE_SEL S5PC1XX_CLKREG(0x100308)
  353. #define S5PC100_MIPI_PHY_CON0 S5PC1XX_CLKREG(0x100400)
  354. #define S5PC100_MIPI_PHY_CON1 S5PC1XX_CLKREG(0x100414)
  355. #define S5PC100_HDMI_PHY_CON0 S5PC1XX_CLKREG(0x100420)
  356. #define S5PC100_CFG_WFI_CLEAN (~(3<<5))
  357. #define S5PC100_CFG_WFI_IDLE (1<<5)
  358. #define S5PC100_CFG_WFI_STOP (2<<5)
  359. #define S5PC100_CFG_WFI_SLEEP (3<<5)
  360. #define S5PC100_OTHER_SYS_INT 24
  361. #define S5PC100_OTHER_STA_TYPE 23
  362. #define STA_TYPE_EXPON 0
  363. #define STA_TYPE_SFR 1
  364. #define S5PC100_PWR_STA_EXP_SCALE 0
  365. #define S5PC100_PWR_STA_CNT 4
  366. #define S5PC100_PWR_STABLE_COUNT 85500
  367. #define S5PC100_SLEEP_CFG_OSC_EN 0
  368. /* OTHERS Resgister */
  369. #define S5PC100_OTHERS_USB_SIG_MASK (1 << 16)
  370. #define S5PC100_OTHERS_MIPI_DPHY_EN (1 << 28)
  371. /* MIPI D-PHY Control Register 0 */
  372. #define S5PC100_MIPI_PHY_CON0_M_RESETN (1 << 1)
  373. #define S5PC100_MIPI_PHY_CON0_S_RESETN (1 << 0)
  374. #endif /* _PLAT_REGS_CLOCK_H */