cache-v7.S 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * linux/arch/arm/mm/cache-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2005 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv7 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include "proc-macros.S"
  17. /*
  18. * v7_flush_dcache_all()
  19. *
  20. * Flush the whole D-cache.
  21. *
  22. * Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
  23. *
  24. * - mm - mm_struct describing address space
  25. */
  26. ENTRY(v7_flush_dcache_all)
  27. dmb @ ensure ordering with previous memory accesses
  28. mrc p15, 1, r0, c0, c0, 1 @ read clidr
  29. ands r3, r0, #0x7000000 @ extract loc from clidr
  30. mov r3, r3, lsr #23 @ left align loc bit field
  31. beq finished @ if loc is 0, then no need to clean
  32. mov r10, #0 @ start clean at cache level 0
  33. loop1:
  34. add r2, r10, r10, lsr #1 @ work out 3x current cache level
  35. mov r1, r0, lsr r2 @ extract cache type bits from clidr
  36. and r1, r1, #7 @ mask of the bits for current cache only
  37. cmp r1, #2 @ see what cache we have at this level
  38. blt skip @ skip if no cache, or just i-cache
  39. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  40. isb @ isb to sych the new cssr&csidr
  41. mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
  42. and r2, r1, #7 @ extract the length of the cache lines
  43. add r2, r2, #4 @ add 4 (line length offset)
  44. ldr r4, =0x3ff
  45. ands r4, r4, r1, lsr #3 @ find maximum number on the way size
  46. clz r5, r4 @ find bit position of way size increment
  47. ldr r7, =0x7fff
  48. ands r7, r7, r1, lsr #13 @ extract max number of the index size
  49. loop2:
  50. mov r9, r4 @ create working copy of max way size
  51. loop3:
  52. ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
  53. THUMB( lsl r6, r9, r5 )
  54. THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
  55. ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
  56. THUMB( lsl r6, r7, r2 )
  57. THUMB( orr r11, r11, r6 ) @ factor index number into r11
  58. mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
  59. subs r9, r9, #1 @ decrement the way
  60. bge loop3
  61. subs r7, r7, #1 @ decrement the index
  62. bge loop2
  63. skip:
  64. add r10, r10, #2 @ increment cache number
  65. cmp r3, r10
  66. bgt loop1
  67. finished:
  68. mov r10, #0 @ swith back to cache level 0
  69. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  70. dsb
  71. isb
  72. mov pc, lr
  73. ENDPROC(v7_flush_dcache_all)
  74. /*
  75. * v7_flush_cache_all()
  76. *
  77. * Flush the entire cache system.
  78. * The data cache flush is now achieved using atomic clean / invalidates
  79. * working outwards from L1 cache. This is done using Set/Way based cache
  80. * maintainance instructions.
  81. * The instruction cache can still be invalidated back to the point of
  82. * unification in a single instruction.
  83. *
  84. */
  85. ENTRY(v7_flush_kern_cache_all)
  86. ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
  87. THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
  88. bl v7_flush_dcache_all
  89. mov r0, #0
  90. mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
  91. ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
  92. THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
  93. mov pc, lr
  94. ENDPROC(v7_flush_kern_cache_all)
  95. /*
  96. * v7_flush_cache_all()
  97. *
  98. * Flush all TLB entries in a particular address space
  99. *
  100. * - mm - mm_struct describing address space
  101. */
  102. ENTRY(v7_flush_user_cache_all)
  103. /*FALLTHROUGH*/
  104. /*
  105. * v7_flush_cache_range(start, end, flags)
  106. *
  107. * Flush a range of TLB entries in the specified address space.
  108. *
  109. * - start - start address (may not be aligned)
  110. * - end - end address (exclusive, may not be aligned)
  111. * - flags - vm_area_struct flags describing address space
  112. *
  113. * It is assumed that:
  114. * - we have a VIPT cache.
  115. */
  116. ENTRY(v7_flush_user_cache_range)
  117. mov pc, lr
  118. ENDPROC(v7_flush_user_cache_all)
  119. ENDPROC(v7_flush_user_cache_range)
  120. /*
  121. * v7_coherent_kern_range(start,end)
  122. *
  123. * Ensure that the I and D caches are coherent within specified
  124. * region. This is typically used when code has been written to
  125. * a memory region, and will be executed.
  126. *
  127. * - start - virtual start address of region
  128. * - end - virtual end address of region
  129. *
  130. * It is assumed that:
  131. * - the Icache does not read data from the write buffer
  132. */
  133. ENTRY(v7_coherent_kern_range)
  134. /* FALLTHROUGH */
  135. /*
  136. * v7_coherent_user_range(start,end)
  137. *
  138. * Ensure that the I and D caches are coherent within specified
  139. * region. This is typically used when code has been written to
  140. * a memory region, and will be executed.
  141. *
  142. * - start - virtual start address of region
  143. * - end - virtual end address of region
  144. *
  145. * It is assumed that:
  146. * - the Icache does not read data from the write buffer
  147. */
  148. ENTRY(v7_coherent_user_range)
  149. dcache_line_size r2, r3
  150. sub r3, r2, #1
  151. bic r0, r0, r3
  152. 1: mcr p15, 0, r0, c7, c11, 1 @ clean D line to the point of unification
  153. dsb
  154. mcr p15, 0, r0, c7, c5, 1 @ invalidate I line
  155. add r0, r0, r2
  156. cmp r0, r1
  157. blo 1b
  158. mov r0, #0
  159. mcr p15, 0, r0, c7, c5, 6 @ invalidate BTB
  160. dsb
  161. isb
  162. mov pc, lr
  163. ENDPROC(v7_coherent_kern_range)
  164. ENDPROC(v7_coherent_user_range)
  165. /*
  166. * v7_flush_kern_dcache_page(kaddr)
  167. *
  168. * Ensure that the data held in the page kaddr is written back
  169. * to the page in question.
  170. *
  171. * - kaddr - kernel address (guaranteed to be page aligned)
  172. */
  173. ENTRY(v7_flush_kern_dcache_page)
  174. dcache_line_size r2, r3
  175. add r1, r0, #PAGE_SZ
  176. 1:
  177. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
  178. add r0, r0, r2
  179. cmp r0, r1
  180. blo 1b
  181. dsb
  182. mov pc, lr
  183. ENDPROC(v7_flush_kern_dcache_page)
  184. /*
  185. * v7_dma_inv_range(start,end)
  186. *
  187. * Invalidate the data cache within the specified region; we will
  188. * be performing a DMA operation in this region and we want to
  189. * purge old data in the cache.
  190. *
  191. * - start - virtual start address of region
  192. * - end - virtual end address of region
  193. */
  194. ENTRY(v7_dma_inv_range)
  195. dcache_line_size r2, r3
  196. sub r3, r2, #1
  197. tst r0, r3
  198. bic r0, r0, r3
  199. mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  200. tst r1, r3
  201. bic r1, r1, r3
  202. mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
  203. 1:
  204. mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
  205. add r0, r0, r2
  206. cmp r0, r1
  207. blo 1b
  208. dsb
  209. mov pc, lr
  210. ENDPROC(v7_dma_inv_range)
  211. /*
  212. * v7_dma_clean_range(start,end)
  213. * - start - virtual start address of region
  214. * - end - virtual end address of region
  215. */
  216. ENTRY(v7_dma_clean_range)
  217. dcache_line_size r2, r3
  218. sub r3, r2, #1
  219. bic r0, r0, r3
  220. 1:
  221. mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
  222. add r0, r0, r2
  223. cmp r0, r1
  224. blo 1b
  225. dsb
  226. mov pc, lr
  227. ENDPROC(v7_dma_clean_range)
  228. /*
  229. * v7_dma_flush_range(start,end)
  230. * - start - virtual start address of region
  231. * - end - virtual end address of region
  232. */
  233. ENTRY(v7_dma_flush_range)
  234. dcache_line_size r2, r3
  235. sub r3, r2, #1
  236. bic r0, r0, r3
  237. 1:
  238. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  239. add r0, r0, r2
  240. cmp r0, r1
  241. blo 1b
  242. dsb
  243. mov pc, lr
  244. ENDPROC(v7_dma_flush_range)
  245. __INITDATA
  246. .type v7_cache_fns, #object
  247. ENTRY(v7_cache_fns)
  248. .long v7_flush_kern_cache_all
  249. .long v7_flush_user_cache_all
  250. .long v7_flush_user_cache_range
  251. .long v7_coherent_kern_range
  252. .long v7_coherent_user_range
  253. .long v7_flush_kern_dcache_page
  254. .long v7_dma_inv_range
  255. .long v7_dma_clean_range
  256. .long v7_dma_flush_range
  257. .size v7_cache_fns, . - v7_cache_fns