board-dm365-evm.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * TI DaVinci DM365 EVM board support
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/i2c.h>
  20. #include <linux/io.h>
  21. #include <linux/clk.h>
  22. #include <linux/i2c/at24.h>
  23. #include <linux/leds.h>
  24. #include <linux/mtd/mtd.h>
  25. #include <linux/mtd/partitions.h>
  26. #include <linux/mtd/nand.h>
  27. #include <asm/setup.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/map.h>
  31. #include <mach/mux.h>
  32. #include <mach/hardware.h>
  33. #include <mach/dm365.h>
  34. #include <mach/psc.h>
  35. #include <mach/common.h>
  36. #include <mach/i2c.h>
  37. #include <mach/serial.h>
  38. #include <mach/common.h>
  39. #include <mach/mmc.h>
  40. #include <mach/nand.h>
  41. static inline int have_imager(void)
  42. {
  43. /* REVISIT when it's supported, trigger via Kconfig */
  44. return 0;
  45. }
  46. static inline int have_tvp7002(void)
  47. {
  48. /* REVISIT when it's supported, trigger via Kconfig */
  49. return 0;
  50. }
  51. #define DM365_ASYNC_EMIF_CONTROL_BASE 0x01d10000
  52. #define DM365_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
  53. #define DM365_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
  54. #define DM365_EVM_PHY_MASK (0x2)
  55. #define DM365_EVM_MDIO_FREQUENCY (2200000) /* PHY bus frequency */
  56. /*
  57. * A MAX-II CPLD is used for various board control functions.
  58. */
  59. #define CPLD_OFFSET(a13a8,a2a1) (((a13a8) << 10) + ((a2a1) << 3))
  60. #define CPLD_VERSION CPLD_OFFSET(0,0) /* r/o */
  61. #define CPLD_TEST CPLD_OFFSET(0,1)
  62. #define CPLD_LEDS CPLD_OFFSET(0,2)
  63. #define CPLD_MUX CPLD_OFFSET(0,3)
  64. #define CPLD_SWITCH CPLD_OFFSET(1,0) /* r/o */
  65. #define CPLD_POWER CPLD_OFFSET(1,1)
  66. #define CPLD_VIDEO CPLD_OFFSET(1,2)
  67. #define CPLD_CARDSTAT CPLD_OFFSET(1,3) /* r/o */
  68. #define CPLD_DILC_OUT CPLD_OFFSET(2,0)
  69. #define CPLD_DILC_IN CPLD_OFFSET(2,1) /* r/o */
  70. #define CPLD_IMG_DIR0 CPLD_OFFSET(2,2)
  71. #define CPLD_IMG_MUX0 CPLD_OFFSET(2,3)
  72. #define CPLD_IMG_MUX1 CPLD_OFFSET(3,0)
  73. #define CPLD_IMG_DIR1 CPLD_OFFSET(3,1)
  74. #define CPLD_IMG_MUX2 CPLD_OFFSET(3,2)
  75. #define CPLD_IMG_MUX3 CPLD_OFFSET(3,3)
  76. #define CPLD_IMG_DIR2 CPLD_OFFSET(4,0)
  77. #define CPLD_IMG_MUX4 CPLD_OFFSET(4,1)
  78. #define CPLD_IMG_MUX5 CPLD_OFFSET(4,2)
  79. #define CPLD_RESETS CPLD_OFFSET(4,3)
  80. #define CPLD_CCD_DIR1 CPLD_OFFSET(0x3e,0)
  81. #define CPLD_CCD_IO1 CPLD_OFFSET(0x3e,1)
  82. #define CPLD_CCD_DIR2 CPLD_OFFSET(0x3e,2)
  83. #define CPLD_CCD_IO2 CPLD_OFFSET(0x3e,3)
  84. #define CPLD_CCD_DIR3 CPLD_OFFSET(0x3f,0)
  85. #define CPLD_CCD_IO3 CPLD_OFFSET(0x3f,1)
  86. static void __iomem *cpld;
  87. /* NOTE: this is geared for the standard config, with a socketed
  88. * 2 GByte Micron NAND (MT29F16G08FAA) using 128KB sectors. If you
  89. * swap chips with a different block size, partitioning will
  90. * need to be changed. This NAND chip MT29F16G08FAA is the default
  91. * NAND shipped with the Spectrum Digital DM365 EVM
  92. */
  93. #define NAND_BLOCK_SIZE SZ_128K
  94. static struct mtd_partition davinci_nand_partitions[] = {
  95. {
  96. /* UBL (a few copies) plus U-Boot */
  97. .name = "bootloader",
  98. .offset = 0,
  99. .size = 28 * NAND_BLOCK_SIZE,
  100. .mask_flags = MTD_WRITEABLE, /* force read-only */
  101. }, {
  102. /* U-Boot environment */
  103. .name = "params",
  104. .offset = MTDPART_OFS_APPEND,
  105. .size = 2 * NAND_BLOCK_SIZE,
  106. .mask_flags = 0,
  107. }, {
  108. .name = "kernel",
  109. .offset = MTDPART_OFS_APPEND,
  110. .size = SZ_4M,
  111. .mask_flags = 0,
  112. }, {
  113. .name = "filesystem1",
  114. .offset = MTDPART_OFS_APPEND,
  115. .size = SZ_512M,
  116. .mask_flags = 0,
  117. }, {
  118. .name = "filesystem2",
  119. .offset = MTDPART_OFS_APPEND,
  120. .size = MTDPART_SIZ_FULL,
  121. .mask_flags = 0,
  122. }
  123. /* two blocks with bad block table (and mirror) at the end */
  124. };
  125. static struct davinci_nand_pdata davinci_nand_data = {
  126. .mask_chipsel = BIT(14),
  127. .parts = davinci_nand_partitions,
  128. .nr_parts = ARRAY_SIZE(davinci_nand_partitions),
  129. .ecc_mode = NAND_ECC_HW,
  130. .options = NAND_USE_FLASH_BBT,
  131. };
  132. static struct resource davinci_nand_resources[] = {
  133. {
  134. .start = DM365_ASYNC_EMIF_DATA_CE0_BASE,
  135. .end = DM365_ASYNC_EMIF_DATA_CE0_BASE + SZ_32M - 1,
  136. .flags = IORESOURCE_MEM,
  137. }, {
  138. .start = DM365_ASYNC_EMIF_CONTROL_BASE,
  139. .end = DM365_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  140. .flags = IORESOURCE_MEM,
  141. },
  142. };
  143. static struct platform_device davinci_nand_device = {
  144. .name = "davinci_nand",
  145. .id = 0,
  146. .num_resources = ARRAY_SIZE(davinci_nand_resources),
  147. .resource = davinci_nand_resources,
  148. .dev = {
  149. .platform_data = &davinci_nand_data,
  150. },
  151. };
  152. static struct at24_platform_data eeprom_info = {
  153. .byte_len = (256*1024) / 8,
  154. .page_size = 64,
  155. .flags = AT24_FLAG_ADDR16,
  156. .setup = davinci_get_mac_addr,
  157. .context = (void *)0x7f00,
  158. };
  159. static struct i2c_board_info i2c_info[] = {
  160. {
  161. I2C_BOARD_INFO("24c256", 0x50),
  162. .platform_data = &eeprom_info,
  163. },
  164. };
  165. static struct davinci_i2c_platform_data i2c_pdata = {
  166. .bus_freq = 400 /* kHz */,
  167. .bus_delay = 0 /* usec */,
  168. };
  169. static int cpld_mmc_get_cd(int module)
  170. {
  171. if (!cpld)
  172. return -ENXIO;
  173. /* low == card present */
  174. return !(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 4 : 0));
  175. }
  176. static int cpld_mmc_get_ro(int module)
  177. {
  178. if (!cpld)
  179. return -ENXIO;
  180. /* high == card's write protect switch active */
  181. return !!(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 5 : 1));
  182. }
  183. static struct davinci_mmc_config dm365evm_mmc_config = {
  184. .get_cd = cpld_mmc_get_cd,
  185. .get_ro = cpld_mmc_get_ro,
  186. .wires = 4,
  187. .max_freq = 50000000,
  188. .caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED,
  189. .version = MMC_CTLR_VERSION_2,
  190. };
  191. static void dm365evm_emac_configure(void)
  192. {
  193. /*
  194. * EMAC pins are multiplexed with GPIO and UART
  195. * Further details are available at the DM365 ARM
  196. * Subsystem Users Guide(sprufg5.pdf) pages 125 - 127
  197. */
  198. davinci_cfg_reg(DM365_EMAC_TX_EN);
  199. davinci_cfg_reg(DM365_EMAC_TX_CLK);
  200. davinci_cfg_reg(DM365_EMAC_COL);
  201. davinci_cfg_reg(DM365_EMAC_TXD3);
  202. davinci_cfg_reg(DM365_EMAC_TXD2);
  203. davinci_cfg_reg(DM365_EMAC_TXD1);
  204. davinci_cfg_reg(DM365_EMAC_TXD0);
  205. davinci_cfg_reg(DM365_EMAC_RXD3);
  206. davinci_cfg_reg(DM365_EMAC_RXD2);
  207. davinci_cfg_reg(DM365_EMAC_RXD1);
  208. davinci_cfg_reg(DM365_EMAC_RXD0);
  209. davinci_cfg_reg(DM365_EMAC_RX_CLK);
  210. davinci_cfg_reg(DM365_EMAC_RX_DV);
  211. davinci_cfg_reg(DM365_EMAC_RX_ER);
  212. davinci_cfg_reg(DM365_EMAC_CRS);
  213. davinci_cfg_reg(DM365_EMAC_MDIO);
  214. davinci_cfg_reg(DM365_EMAC_MDCLK);
  215. /*
  216. * EMAC interrupts are multiplexed with GPIO interrupts
  217. * Details are available at the DM365 ARM
  218. * Subsystem Users Guide(sprufg5.pdf) pages 133 - 134
  219. */
  220. davinci_cfg_reg(DM365_INT_EMAC_RXTHRESH);
  221. davinci_cfg_reg(DM365_INT_EMAC_RXPULSE);
  222. davinci_cfg_reg(DM365_INT_EMAC_TXPULSE);
  223. davinci_cfg_reg(DM365_INT_EMAC_MISCPULSE);
  224. }
  225. static void dm365evm_mmc_configure(void)
  226. {
  227. /*
  228. * MMC/SD pins are multiplexed with GPIO and EMIF
  229. * Further details are available at the DM365 ARM
  230. * Subsystem Users Guide(sprufg5.pdf) pages 118, 128 - 131
  231. */
  232. davinci_cfg_reg(DM365_SD1_CLK);
  233. davinci_cfg_reg(DM365_SD1_CMD);
  234. davinci_cfg_reg(DM365_SD1_DATA3);
  235. davinci_cfg_reg(DM365_SD1_DATA2);
  236. davinci_cfg_reg(DM365_SD1_DATA1);
  237. davinci_cfg_reg(DM365_SD1_DATA0);
  238. }
  239. static void __init evm_init_i2c(void)
  240. {
  241. davinci_init_i2c(&i2c_pdata);
  242. i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
  243. }
  244. static struct platform_device *dm365_evm_nand_devices[] __initdata = {
  245. &davinci_nand_device,
  246. };
  247. static inline int have_leds(void)
  248. {
  249. #ifdef CONFIG_LEDS_CLASS
  250. return 1;
  251. #else
  252. return 0;
  253. #endif
  254. }
  255. struct cpld_led {
  256. struct led_classdev cdev;
  257. u8 mask;
  258. };
  259. static const struct {
  260. const char *name;
  261. const char *trigger;
  262. } cpld_leds[] = {
  263. { "dm365evm::ds2", },
  264. { "dm365evm::ds3", },
  265. { "dm365evm::ds4", },
  266. { "dm365evm::ds5", },
  267. { "dm365evm::ds6", "nand-disk", },
  268. { "dm365evm::ds7", "mmc1", },
  269. { "dm365evm::ds8", "mmc0", },
  270. { "dm365evm::ds9", "heartbeat", },
  271. };
  272. static void cpld_led_set(struct led_classdev *cdev, enum led_brightness b)
  273. {
  274. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  275. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  276. if (b != LED_OFF)
  277. reg &= ~led->mask;
  278. else
  279. reg |= led->mask;
  280. __raw_writeb(reg, cpld + CPLD_LEDS);
  281. }
  282. static enum led_brightness cpld_led_get(struct led_classdev *cdev)
  283. {
  284. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  285. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  286. return (reg & led->mask) ? LED_OFF : LED_FULL;
  287. }
  288. static int __init cpld_leds_init(void)
  289. {
  290. int i;
  291. if (!have_leds() || !cpld)
  292. return 0;
  293. /* setup LEDs */
  294. __raw_writeb(0xff, cpld + CPLD_LEDS);
  295. for (i = 0; i < ARRAY_SIZE(cpld_leds); i++) {
  296. struct cpld_led *led;
  297. led = kzalloc(sizeof(*led), GFP_KERNEL);
  298. if (!led)
  299. break;
  300. led->cdev.name = cpld_leds[i].name;
  301. led->cdev.brightness_set = cpld_led_set;
  302. led->cdev.brightness_get = cpld_led_get;
  303. led->cdev.default_trigger = cpld_leds[i].trigger;
  304. led->mask = BIT(i);
  305. if (led_classdev_register(NULL, &led->cdev) < 0) {
  306. kfree(led);
  307. break;
  308. }
  309. }
  310. return 0;
  311. }
  312. /* run after subsys_initcall() for LEDs */
  313. fs_initcall(cpld_leds_init);
  314. static void __init evm_init_cpld(void)
  315. {
  316. u8 mux, resets;
  317. const char *label;
  318. struct clk *aemif_clk;
  319. /* Make sure we can configure the CPLD through CS1. Then
  320. * leave it on for later access to MMC and LED registers.
  321. */
  322. aemif_clk = clk_get(NULL, "aemif");
  323. if (IS_ERR(aemif_clk))
  324. return;
  325. clk_enable(aemif_clk);
  326. if (request_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE,
  327. "cpld") == NULL)
  328. goto fail;
  329. cpld = ioremap(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE);
  330. if (!cpld) {
  331. release_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE,
  332. SECTION_SIZE);
  333. fail:
  334. pr_err("ERROR: can't map CPLD\n");
  335. clk_disable(aemif_clk);
  336. return;
  337. }
  338. /* External muxing for some signals */
  339. mux = 0;
  340. /* Read SW5 to set up NAND + keypad _or_ OneNAND (sync read).
  341. * NOTE: SW4 bus width setting must match!
  342. */
  343. if ((__raw_readb(cpld + CPLD_SWITCH) & BIT(5)) == 0) {
  344. /* external keypad mux */
  345. mux |= BIT(7);
  346. platform_add_devices(dm365_evm_nand_devices,
  347. ARRAY_SIZE(dm365_evm_nand_devices));
  348. } else {
  349. /* no OneNAND support yet */
  350. }
  351. /* Leave external chips in reset when unused. */
  352. resets = BIT(3) | BIT(2) | BIT(1) | BIT(0);
  353. /* Static video input config with SN74CBT16214 1-of-3 mux:
  354. * - port b1 == tvp7002 (mux lowbits == 1 or 6)
  355. * - port b2 == imager (mux lowbits == 2 or 7)
  356. * - port b3 == tvp5146 (mux lowbits == 5)
  357. *
  358. * Runtime switching could work too, with limitations.
  359. */
  360. if (have_imager()) {
  361. label = "HD imager";
  362. mux |= 1;
  363. /* externally mux MMC1/ENET/AIC33 to imager */
  364. mux |= BIT(6) | BIT(5) | BIT(3);
  365. } else {
  366. struct davinci_soc_info *soc_info = &davinci_soc_info;
  367. /* we can use MMC1 ... */
  368. dm365evm_mmc_configure();
  369. davinci_setup_mmc(1, &dm365evm_mmc_config);
  370. /* ... and ENET ... */
  371. dm365evm_emac_configure();
  372. soc_info->emac_pdata->phy_mask = DM365_EVM_PHY_MASK;
  373. soc_info->emac_pdata->mdio_max_freq = DM365_EVM_MDIO_FREQUENCY;
  374. resets &= ~BIT(3);
  375. /* ... and AIC33 */
  376. resets &= ~BIT(1);
  377. if (have_tvp7002()) {
  378. mux |= 2;
  379. resets &= ~BIT(2);
  380. label = "tvp7002 HD";
  381. } else {
  382. /* default to tvp5146 */
  383. mux |= 5;
  384. resets &= ~BIT(0);
  385. label = "tvp5146 SD";
  386. }
  387. }
  388. __raw_writeb(mux, cpld + CPLD_MUX);
  389. __raw_writeb(resets, cpld + CPLD_RESETS);
  390. pr_info("EVM: %s video input\n", label);
  391. /* REVISIT export switches: NTSC/PAL (SW5.6), EXTRA1 (SW5.2), etc */
  392. }
  393. static struct davinci_uart_config uart_config __initdata = {
  394. .enabled_uarts = (1 << 0),
  395. };
  396. static void __init dm365_evm_map_io(void)
  397. {
  398. dm365_init();
  399. }
  400. static __init void dm365_evm_init(void)
  401. {
  402. evm_init_i2c();
  403. davinci_serial_init(&uart_config);
  404. dm365evm_emac_configure();
  405. dm365evm_mmc_configure();
  406. davinci_setup_mmc(0, &dm365evm_mmc_config);
  407. /* maybe setup mmc1/etc ... _after_ mmc0 */
  408. evm_init_cpld();
  409. }
  410. static __init void dm365_evm_irq_init(void)
  411. {
  412. davinci_irq_init();
  413. }
  414. MACHINE_START(DAVINCI_DM365_EVM, "DaVinci DM365 EVM")
  415. .phys_io = IO_PHYS,
  416. .io_pg_offst = (__IO_ADDRESS(IO_PHYS) >> 18) & 0xfffc,
  417. .boot_params = (0x80000100),
  418. .map_io = dm365_evm_map_io,
  419. .init_irq = dm365_evm_irq_init,
  420. .timer = &davinci_timer,
  421. .init_machine = dm365_evm_init,
  422. MACHINE_END