qib_file_ops.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329
  1. /*
  2. * Copyright (c) 2012 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/pci.h>
  35. #include <linux/poll.h>
  36. #include <linux/cdev.h>
  37. #include <linux/swap.h>
  38. #include <linux/vmalloc.h>
  39. #include <linux/highmem.h>
  40. #include <linux/io.h>
  41. #include <linux/aio.h>
  42. #include <linux/jiffies.h>
  43. #include <asm/pgtable.h>
  44. #include <linux/delay.h>
  45. #include <linux/export.h>
  46. #include "qib.h"
  47. #include "qib_common.h"
  48. #include "qib_user_sdma.h"
  49. #undef pr_fmt
  50. #define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
  51. static int qib_open(struct inode *, struct file *);
  52. static int qib_close(struct inode *, struct file *);
  53. static ssize_t qib_write(struct file *, const char __user *, size_t, loff_t *);
  54. static ssize_t qib_aio_write(struct kiocb *, const struct iovec *,
  55. unsigned long, loff_t);
  56. static unsigned int qib_poll(struct file *, struct poll_table_struct *);
  57. static int qib_mmapf(struct file *, struct vm_area_struct *);
  58. static const struct file_operations qib_file_ops = {
  59. .owner = THIS_MODULE,
  60. .write = qib_write,
  61. .aio_write = qib_aio_write,
  62. .open = qib_open,
  63. .release = qib_close,
  64. .poll = qib_poll,
  65. .mmap = qib_mmapf,
  66. .llseek = noop_llseek,
  67. };
  68. /*
  69. * Convert kernel virtual addresses to physical addresses so they don't
  70. * potentially conflict with the chip addresses used as mmap offsets.
  71. * It doesn't really matter what mmap offset we use as long as we can
  72. * interpret it correctly.
  73. */
  74. static u64 cvt_kvaddr(void *p)
  75. {
  76. struct page *page;
  77. u64 paddr = 0;
  78. page = vmalloc_to_page(p);
  79. if (page)
  80. paddr = page_to_pfn(page) << PAGE_SHIFT;
  81. return paddr;
  82. }
  83. static int qib_get_base_info(struct file *fp, void __user *ubase,
  84. size_t ubase_size)
  85. {
  86. struct qib_ctxtdata *rcd = ctxt_fp(fp);
  87. int ret = 0;
  88. struct qib_base_info *kinfo = NULL;
  89. struct qib_devdata *dd = rcd->dd;
  90. struct qib_pportdata *ppd = rcd->ppd;
  91. unsigned subctxt_cnt;
  92. int shared, master;
  93. size_t sz;
  94. subctxt_cnt = rcd->subctxt_cnt;
  95. if (!subctxt_cnt) {
  96. shared = 0;
  97. master = 0;
  98. subctxt_cnt = 1;
  99. } else {
  100. shared = 1;
  101. master = !subctxt_fp(fp);
  102. }
  103. sz = sizeof(*kinfo);
  104. /* If context sharing is not requested, allow the old size structure */
  105. if (!shared)
  106. sz -= 7 * sizeof(u64);
  107. if (ubase_size < sz) {
  108. ret = -EINVAL;
  109. goto bail;
  110. }
  111. kinfo = kzalloc(sizeof(*kinfo), GFP_KERNEL);
  112. if (kinfo == NULL) {
  113. ret = -ENOMEM;
  114. goto bail;
  115. }
  116. ret = dd->f_get_base_info(rcd, kinfo);
  117. if (ret < 0)
  118. goto bail;
  119. kinfo->spi_rcvhdr_cnt = dd->rcvhdrcnt;
  120. kinfo->spi_rcvhdrent_size = dd->rcvhdrentsize;
  121. kinfo->spi_tidegrcnt = rcd->rcvegrcnt;
  122. kinfo->spi_rcv_egrbufsize = dd->rcvegrbufsize;
  123. /*
  124. * have to mmap whole thing
  125. */
  126. kinfo->spi_rcv_egrbuftotlen =
  127. rcd->rcvegrbuf_chunks * rcd->rcvegrbuf_size;
  128. kinfo->spi_rcv_egrperchunk = rcd->rcvegrbufs_perchunk;
  129. kinfo->spi_rcv_egrchunksize = kinfo->spi_rcv_egrbuftotlen /
  130. rcd->rcvegrbuf_chunks;
  131. kinfo->spi_tidcnt = dd->rcvtidcnt / subctxt_cnt;
  132. if (master)
  133. kinfo->spi_tidcnt += dd->rcvtidcnt % subctxt_cnt;
  134. /*
  135. * for this use, may be cfgctxts summed over all chips that
  136. * are are configured and present
  137. */
  138. kinfo->spi_nctxts = dd->cfgctxts;
  139. /* unit (chip/board) our context is on */
  140. kinfo->spi_unit = dd->unit;
  141. kinfo->spi_port = ppd->port;
  142. /* for now, only a single page */
  143. kinfo->spi_tid_maxsize = PAGE_SIZE;
  144. /*
  145. * Doing this per context, and based on the skip value, etc. This has
  146. * to be the actual buffer size, since the protocol code treats it
  147. * as an array.
  148. *
  149. * These have to be set to user addresses in the user code via mmap.
  150. * These values are used on return to user code for the mmap target
  151. * addresses only. For 32 bit, same 44 bit address problem, so use
  152. * the physical address, not virtual. Before 2.6.11, using the
  153. * page_address() macro worked, but in 2.6.11, even that returns the
  154. * full 64 bit address (upper bits all 1's). So far, using the
  155. * physical addresses (or chip offsets, for chip mapping) works, but
  156. * no doubt some future kernel release will change that, and we'll be
  157. * on to yet another method of dealing with this.
  158. * Normally only one of rcvhdr_tailaddr or rhf_offset is useful
  159. * since the chips with non-zero rhf_offset don't normally
  160. * enable tail register updates to host memory, but for testing,
  161. * both can be enabled and used.
  162. */
  163. kinfo->spi_rcvhdr_base = (u64) rcd->rcvhdrq_phys;
  164. kinfo->spi_rcvhdr_tailaddr = (u64) rcd->rcvhdrqtailaddr_phys;
  165. kinfo->spi_rhf_offset = dd->rhf_offset;
  166. kinfo->spi_rcv_egrbufs = (u64) rcd->rcvegr_phys;
  167. kinfo->spi_pioavailaddr = (u64) dd->pioavailregs_phys;
  168. /* setup per-unit (not port) status area for user programs */
  169. kinfo->spi_status = (u64) kinfo->spi_pioavailaddr +
  170. (char *) ppd->statusp -
  171. (char *) dd->pioavailregs_dma;
  172. kinfo->spi_uregbase = (u64) dd->uregbase + dd->ureg_align * rcd->ctxt;
  173. if (!shared) {
  174. kinfo->spi_piocnt = rcd->piocnt;
  175. kinfo->spi_piobufbase = (u64) rcd->piobufs;
  176. kinfo->spi_sendbuf_status = cvt_kvaddr(rcd->user_event_mask);
  177. } else if (master) {
  178. kinfo->spi_piocnt = (rcd->piocnt / subctxt_cnt) +
  179. (rcd->piocnt % subctxt_cnt);
  180. /* Master's PIO buffers are after all the slave's */
  181. kinfo->spi_piobufbase = (u64) rcd->piobufs +
  182. dd->palign *
  183. (rcd->piocnt - kinfo->spi_piocnt);
  184. } else {
  185. unsigned slave = subctxt_fp(fp) - 1;
  186. kinfo->spi_piocnt = rcd->piocnt / subctxt_cnt;
  187. kinfo->spi_piobufbase = (u64) rcd->piobufs +
  188. dd->palign * kinfo->spi_piocnt * slave;
  189. }
  190. if (shared) {
  191. kinfo->spi_sendbuf_status =
  192. cvt_kvaddr(&rcd->user_event_mask[subctxt_fp(fp)]);
  193. /* only spi_subctxt_* fields should be set in this block! */
  194. kinfo->spi_subctxt_uregbase = cvt_kvaddr(rcd->subctxt_uregbase);
  195. kinfo->spi_subctxt_rcvegrbuf =
  196. cvt_kvaddr(rcd->subctxt_rcvegrbuf);
  197. kinfo->spi_subctxt_rcvhdr_base =
  198. cvt_kvaddr(rcd->subctxt_rcvhdr_base);
  199. }
  200. /*
  201. * All user buffers are 2KB buffers. If we ever support
  202. * giving 4KB buffers to user processes, this will need some
  203. * work. Can't use piobufbase directly, because it has
  204. * both 2K and 4K buffer base values.
  205. */
  206. kinfo->spi_pioindex = (kinfo->spi_piobufbase - dd->pio2k_bufbase) /
  207. dd->palign;
  208. kinfo->spi_pioalign = dd->palign;
  209. kinfo->spi_qpair = QIB_KD_QP;
  210. /*
  211. * user mode PIO buffers are always 2KB, even when 4KB can
  212. * be received, and sent via the kernel; this is ibmaxlen
  213. * for 2K MTU.
  214. */
  215. kinfo->spi_piosize = dd->piosize2k - 2 * sizeof(u32);
  216. kinfo->spi_mtu = ppd->ibmaxlen; /* maxlen, not ibmtu */
  217. kinfo->spi_ctxt = rcd->ctxt;
  218. kinfo->spi_subctxt = subctxt_fp(fp);
  219. kinfo->spi_sw_version = QIB_KERN_SWVERSION;
  220. kinfo->spi_sw_version |= 1U << 31; /* QLogic-built, not kernel.org */
  221. kinfo->spi_hw_version = dd->revision;
  222. if (master)
  223. kinfo->spi_runtime_flags |= QIB_RUNTIME_MASTER;
  224. sz = (ubase_size < sizeof(*kinfo)) ? ubase_size : sizeof(*kinfo);
  225. if (copy_to_user(ubase, kinfo, sz))
  226. ret = -EFAULT;
  227. bail:
  228. kfree(kinfo);
  229. return ret;
  230. }
  231. /**
  232. * qib_tid_update - update a context TID
  233. * @rcd: the context
  234. * @fp: the qib device file
  235. * @ti: the TID information
  236. *
  237. * The new implementation as of Oct 2004 is that the driver assigns
  238. * the tid and returns it to the caller. To reduce search time, we
  239. * keep a cursor for each context, walking the shadow tid array to find
  240. * one that's not in use.
  241. *
  242. * For now, if we can't allocate the full list, we fail, although
  243. * in the long run, we'll allocate as many as we can, and the
  244. * caller will deal with that by trying the remaining pages later.
  245. * That means that when we fail, we have to mark the tids as not in
  246. * use again, in our shadow copy.
  247. *
  248. * It's up to the caller to free the tids when they are done.
  249. * We'll unlock the pages as they free them.
  250. *
  251. * Also, right now we are locking one page at a time, but since
  252. * the intended use of this routine is for a single group of
  253. * virtually contiguous pages, that should change to improve
  254. * performance.
  255. */
  256. static int qib_tid_update(struct qib_ctxtdata *rcd, struct file *fp,
  257. const struct qib_tid_info *ti)
  258. {
  259. int ret = 0, ntids;
  260. u32 tid, ctxttid, cnt, i, tidcnt, tidoff;
  261. u16 *tidlist;
  262. struct qib_devdata *dd = rcd->dd;
  263. u64 physaddr;
  264. unsigned long vaddr;
  265. u64 __iomem *tidbase;
  266. unsigned long tidmap[8];
  267. struct page **pagep = NULL;
  268. unsigned subctxt = subctxt_fp(fp);
  269. if (!dd->pageshadow) {
  270. ret = -ENOMEM;
  271. goto done;
  272. }
  273. cnt = ti->tidcnt;
  274. if (!cnt) {
  275. ret = -EFAULT;
  276. goto done;
  277. }
  278. ctxttid = rcd->ctxt * dd->rcvtidcnt;
  279. if (!rcd->subctxt_cnt) {
  280. tidcnt = dd->rcvtidcnt;
  281. tid = rcd->tidcursor;
  282. tidoff = 0;
  283. } else if (!subctxt) {
  284. tidcnt = (dd->rcvtidcnt / rcd->subctxt_cnt) +
  285. (dd->rcvtidcnt % rcd->subctxt_cnt);
  286. tidoff = dd->rcvtidcnt - tidcnt;
  287. ctxttid += tidoff;
  288. tid = tidcursor_fp(fp);
  289. } else {
  290. tidcnt = dd->rcvtidcnt / rcd->subctxt_cnt;
  291. tidoff = tidcnt * (subctxt - 1);
  292. ctxttid += tidoff;
  293. tid = tidcursor_fp(fp);
  294. }
  295. if (cnt > tidcnt) {
  296. /* make sure it all fits in tid_pg_list */
  297. qib_devinfo(dd->pcidev,
  298. "Process tried to allocate %u TIDs, only trying max (%u)\n",
  299. cnt, tidcnt);
  300. cnt = tidcnt;
  301. }
  302. pagep = (struct page **) rcd->tid_pg_list;
  303. tidlist = (u16 *) &pagep[dd->rcvtidcnt];
  304. pagep += tidoff;
  305. tidlist += tidoff;
  306. memset(tidmap, 0, sizeof(tidmap));
  307. /* before decrement; chip actual # */
  308. ntids = tidcnt;
  309. tidbase = (u64 __iomem *) (((char __iomem *) dd->kregbase) +
  310. dd->rcvtidbase +
  311. ctxttid * sizeof(*tidbase));
  312. /* virtual address of first page in transfer */
  313. vaddr = ti->tidvaddr;
  314. if (!access_ok(VERIFY_WRITE, (void __user *) vaddr,
  315. cnt * PAGE_SIZE)) {
  316. ret = -EFAULT;
  317. goto done;
  318. }
  319. ret = qib_get_user_pages(vaddr, cnt, pagep);
  320. if (ret) {
  321. /*
  322. * if (ret == -EBUSY)
  323. * We can't continue because the pagep array won't be
  324. * initialized. This should never happen,
  325. * unless perhaps the user has mpin'ed the pages
  326. * themselves.
  327. */
  328. qib_devinfo(dd->pcidev,
  329. "Failed to lock addr %p, %u pages: "
  330. "errno %d\n", (void *) vaddr, cnt, -ret);
  331. goto done;
  332. }
  333. for (i = 0; i < cnt; i++, vaddr += PAGE_SIZE) {
  334. for (; ntids--; tid++) {
  335. if (tid == tidcnt)
  336. tid = 0;
  337. if (!dd->pageshadow[ctxttid + tid])
  338. break;
  339. }
  340. if (ntids < 0) {
  341. /*
  342. * Oops, wrapped all the way through their TIDs,
  343. * and didn't have enough free; see comments at
  344. * start of routine
  345. */
  346. i--; /* last tidlist[i] not filled in */
  347. ret = -ENOMEM;
  348. break;
  349. }
  350. tidlist[i] = tid + tidoff;
  351. /* we "know" system pages and TID pages are same size */
  352. dd->pageshadow[ctxttid + tid] = pagep[i];
  353. dd->physshadow[ctxttid + tid] =
  354. qib_map_page(dd->pcidev, pagep[i], 0, PAGE_SIZE,
  355. PCI_DMA_FROMDEVICE);
  356. /*
  357. * don't need atomic or it's overhead
  358. */
  359. __set_bit(tid, tidmap);
  360. physaddr = dd->physshadow[ctxttid + tid];
  361. /* PERFORMANCE: below should almost certainly be cached */
  362. dd->f_put_tid(dd, &tidbase[tid],
  363. RCVHQ_RCV_TYPE_EXPECTED, physaddr);
  364. /*
  365. * don't check this tid in qib_ctxtshadow, since we
  366. * just filled it in; start with the next one.
  367. */
  368. tid++;
  369. }
  370. if (ret) {
  371. u32 limit;
  372. cleanup:
  373. /* jump here if copy out of updated info failed... */
  374. /* same code that's in qib_free_tid() */
  375. limit = sizeof(tidmap) * BITS_PER_BYTE;
  376. if (limit > tidcnt)
  377. /* just in case size changes in future */
  378. limit = tidcnt;
  379. tid = find_first_bit((const unsigned long *)tidmap, limit);
  380. for (; tid < limit; tid++) {
  381. if (!test_bit(tid, tidmap))
  382. continue;
  383. if (dd->pageshadow[ctxttid + tid]) {
  384. dma_addr_t phys;
  385. phys = dd->physshadow[ctxttid + tid];
  386. dd->physshadow[ctxttid + tid] = dd->tidinvalid;
  387. /* PERFORMANCE: below should almost certainly
  388. * be cached
  389. */
  390. dd->f_put_tid(dd, &tidbase[tid],
  391. RCVHQ_RCV_TYPE_EXPECTED,
  392. dd->tidinvalid);
  393. pci_unmap_page(dd->pcidev, phys, PAGE_SIZE,
  394. PCI_DMA_FROMDEVICE);
  395. dd->pageshadow[ctxttid + tid] = NULL;
  396. }
  397. }
  398. qib_release_user_pages(pagep, cnt);
  399. } else {
  400. /*
  401. * Copy the updated array, with qib_tid's filled in, back
  402. * to user. Since we did the copy in already, this "should
  403. * never fail" If it does, we have to clean up...
  404. */
  405. if (copy_to_user((void __user *)
  406. (unsigned long) ti->tidlist,
  407. tidlist, cnt * sizeof(*tidlist))) {
  408. ret = -EFAULT;
  409. goto cleanup;
  410. }
  411. if (copy_to_user((void __user *) (unsigned long) ti->tidmap,
  412. tidmap, sizeof tidmap)) {
  413. ret = -EFAULT;
  414. goto cleanup;
  415. }
  416. if (tid == tidcnt)
  417. tid = 0;
  418. if (!rcd->subctxt_cnt)
  419. rcd->tidcursor = tid;
  420. else
  421. tidcursor_fp(fp) = tid;
  422. }
  423. done:
  424. return ret;
  425. }
  426. /**
  427. * qib_tid_free - free a context TID
  428. * @rcd: the context
  429. * @subctxt: the subcontext
  430. * @ti: the TID info
  431. *
  432. * right now we are unlocking one page at a time, but since
  433. * the intended use of this routine is for a single group of
  434. * virtually contiguous pages, that should change to improve
  435. * performance. We check that the TID is in range for this context
  436. * but otherwise don't check validity; if user has an error and
  437. * frees the wrong tid, it's only their own data that can thereby
  438. * be corrupted. We do check that the TID was in use, for sanity
  439. * We always use our idea of the saved address, not the address that
  440. * they pass in to us.
  441. */
  442. static int qib_tid_free(struct qib_ctxtdata *rcd, unsigned subctxt,
  443. const struct qib_tid_info *ti)
  444. {
  445. int ret = 0;
  446. u32 tid, ctxttid, cnt, limit, tidcnt;
  447. struct qib_devdata *dd = rcd->dd;
  448. u64 __iomem *tidbase;
  449. unsigned long tidmap[8];
  450. if (!dd->pageshadow) {
  451. ret = -ENOMEM;
  452. goto done;
  453. }
  454. if (copy_from_user(tidmap, (void __user *)(unsigned long)ti->tidmap,
  455. sizeof tidmap)) {
  456. ret = -EFAULT;
  457. goto done;
  458. }
  459. ctxttid = rcd->ctxt * dd->rcvtidcnt;
  460. if (!rcd->subctxt_cnt)
  461. tidcnt = dd->rcvtidcnt;
  462. else if (!subctxt) {
  463. tidcnt = (dd->rcvtidcnt / rcd->subctxt_cnt) +
  464. (dd->rcvtidcnt % rcd->subctxt_cnt);
  465. ctxttid += dd->rcvtidcnt - tidcnt;
  466. } else {
  467. tidcnt = dd->rcvtidcnt / rcd->subctxt_cnt;
  468. ctxttid += tidcnt * (subctxt - 1);
  469. }
  470. tidbase = (u64 __iomem *) ((char __iomem *)(dd->kregbase) +
  471. dd->rcvtidbase +
  472. ctxttid * sizeof(*tidbase));
  473. limit = sizeof(tidmap) * BITS_PER_BYTE;
  474. if (limit > tidcnt)
  475. /* just in case size changes in future */
  476. limit = tidcnt;
  477. tid = find_first_bit(tidmap, limit);
  478. for (cnt = 0; tid < limit; tid++) {
  479. /*
  480. * small optimization; if we detect a run of 3 or so without
  481. * any set, use find_first_bit again. That's mainly to
  482. * accelerate the case where we wrapped, so we have some at
  483. * the beginning, and some at the end, and a big gap
  484. * in the middle.
  485. */
  486. if (!test_bit(tid, tidmap))
  487. continue;
  488. cnt++;
  489. if (dd->pageshadow[ctxttid + tid]) {
  490. struct page *p;
  491. dma_addr_t phys;
  492. p = dd->pageshadow[ctxttid + tid];
  493. dd->pageshadow[ctxttid + tid] = NULL;
  494. phys = dd->physshadow[ctxttid + tid];
  495. dd->physshadow[ctxttid + tid] = dd->tidinvalid;
  496. /* PERFORMANCE: below should almost certainly be
  497. * cached
  498. */
  499. dd->f_put_tid(dd, &tidbase[tid],
  500. RCVHQ_RCV_TYPE_EXPECTED, dd->tidinvalid);
  501. pci_unmap_page(dd->pcidev, phys, PAGE_SIZE,
  502. PCI_DMA_FROMDEVICE);
  503. qib_release_user_pages(&p, 1);
  504. }
  505. }
  506. done:
  507. return ret;
  508. }
  509. /**
  510. * qib_set_part_key - set a partition key
  511. * @rcd: the context
  512. * @key: the key
  513. *
  514. * We can have up to 4 active at a time (other than the default, which is
  515. * always allowed). This is somewhat tricky, since multiple contexts may set
  516. * the same key, so we reference count them, and clean up at exit. All 4
  517. * partition keys are packed into a single qlogic_ib register. It's an
  518. * error for a process to set the same pkey multiple times. We provide no
  519. * mechanism to de-allocate a pkey at this time, we may eventually need to
  520. * do that. I've used the atomic operations, and no locking, and only make
  521. * a single pass through what's available. This should be more than
  522. * adequate for some time. I'll think about spinlocks or the like if and as
  523. * it's necessary.
  524. */
  525. static int qib_set_part_key(struct qib_ctxtdata *rcd, u16 key)
  526. {
  527. struct qib_pportdata *ppd = rcd->ppd;
  528. int i, any = 0, pidx = -1;
  529. u16 lkey = key & 0x7FFF;
  530. int ret;
  531. if (lkey == (QIB_DEFAULT_P_KEY & 0x7FFF)) {
  532. /* nothing to do; this key always valid */
  533. ret = 0;
  534. goto bail;
  535. }
  536. if (!lkey) {
  537. ret = -EINVAL;
  538. goto bail;
  539. }
  540. /*
  541. * Set the full membership bit, because it has to be
  542. * set in the register or the packet, and it seems
  543. * cleaner to set in the register than to force all
  544. * callers to set it.
  545. */
  546. key |= 0x8000;
  547. for (i = 0; i < ARRAY_SIZE(rcd->pkeys); i++) {
  548. if (!rcd->pkeys[i] && pidx == -1)
  549. pidx = i;
  550. if (rcd->pkeys[i] == key) {
  551. ret = -EEXIST;
  552. goto bail;
  553. }
  554. }
  555. if (pidx == -1) {
  556. ret = -EBUSY;
  557. goto bail;
  558. }
  559. for (any = i = 0; i < ARRAY_SIZE(ppd->pkeys); i++) {
  560. if (!ppd->pkeys[i]) {
  561. any++;
  562. continue;
  563. }
  564. if (ppd->pkeys[i] == key) {
  565. atomic_t *pkrefs = &ppd->pkeyrefs[i];
  566. if (atomic_inc_return(pkrefs) > 1) {
  567. rcd->pkeys[pidx] = key;
  568. ret = 0;
  569. goto bail;
  570. } else {
  571. /*
  572. * lost race, decrement count, catch below
  573. */
  574. atomic_dec(pkrefs);
  575. any++;
  576. }
  577. }
  578. if ((ppd->pkeys[i] & 0x7FFF) == lkey) {
  579. /*
  580. * It makes no sense to have both the limited and
  581. * full membership PKEY set at the same time since
  582. * the unlimited one will disable the limited one.
  583. */
  584. ret = -EEXIST;
  585. goto bail;
  586. }
  587. }
  588. if (!any) {
  589. ret = -EBUSY;
  590. goto bail;
  591. }
  592. for (any = i = 0; i < ARRAY_SIZE(ppd->pkeys); i++) {
  593. if (!ppd->pkeys[i] &&
  594. atomic_inc_return(&ppd->pkeyrefs[i]) == 1) {
  595. rcd->pkeys[pidx] = key;
  596. ppd->pkeys[i] = key;
  597. (void) ppd->dd->f_set_ib_cfg(ppd, QIB_IB_CFG_PKEYS, 0);
  598. ret = 0;
  599. goto bail;
  600. }
  601. }
  602. ret = -EBUSY;
  603. bail:
  604. return ret;
  605. }
  606. /**
  607. * qib_manage_rcvq - manage a context's receive queue
  608. * @rcd: the context
  609. * @subctxt: the subcontext
  610. * @start_stop: action to carry out
  611. *
  612. * start_stop == 0 disables receive on the context, for use in queue
  613. * overflow conditions. start_stop==1 re-enables, to be used to
  614. * re-init the software copy of the head register
  615. */
  616. static int qib_manage_rcvq(struct qib_ctxtdata *rcd, unsigned subctxt,
  617. int start_stop)
  618. {
  619. struct qib_devdata *dd = rcd->dd;
  620. unsigned int rcvctrl_op;
  621. if (subctxt)
  622. goto bail;
  623. /* atomically clear receive enable ctxt. */
  624. if (start_stop) {
  625. /*
  626. * On enable, force in-memory copy of the tail register to
  627. * 0, so that protocol code doesn't have to worry about
  628. * whether or not the chip has yet updated the in-memory
  629. * copy or not on return from the system call. The chip
  630. * always resets it's tail register back to 0 on a
  631. * transition from disabled to enabled.
  632. */
  633. if (rcd->rcvhdrtail_kvaddr)
  634. qib_clear_rcvhdrtail(rcd);
  635. rcvctrl_op = QIB_RCVCTRL_CTXT_ENB;
  636. } else
  637. rcvctrl_op = QIB_RCVCTRL_CTXT_DIS;
  638. dd->f_rcvctrl(rcd->ppd, rcvctrl_op, rcd->ctxt);
  639. /* always; new head should be equal to new tail; see above */
  640. bail:
  641. return 0;
  642. }
  643. static void qib_clean_part_key(struct qib_ctxtdata *rcd,
  644. struct qib_devdata *dd)
  645. {
  646. int i, j, pchanged = 0;
  647. u64 oldpkey;
  648. struct qib_pportdata *ppd = rcd->ppd;
  649. /* for debugging only */
  650. oldpkey = (u64) ppd->pkeys[0] |
  651. ((u64) ppd->pkeys[1] << 16) |
  652. ((u64) ppd->pkeys[2] << 32) |
  653. ((u64) ppd->pkeys[3] << 48);
  654. for (i = 0; i < ARRAY_SIZE(rcd->pkeys); i++) {
  655. if (!rcd->pkeys[i])
  656. continue;
  657. for (j = 0; j < ARRAY_SIZE(ppd->pkeys); j++) {
  658. /* check for match independent of the global bit */
  659. if ((ppd->pkeys[j] & 0x7fff) !=
  660. (rcd->pkeys[i] & 0x7fff))
  661. continue;
  662. if (atomic_dec_and_test(&ppd->pkeyrefs[j])) {
  663. ppd->pkeys[j] = 0;
  664. pchanged++;
  665. }
  666. break;
  667. }
  668. rcd->pkeys[i] = 0;
  669. }
  670. if (pchanged)
  671. (void) ppd->dd->f_set_ib_cfg(ppd, QIB_IB_CFG_PKEYS, 0);
  672. }
  673. /* common code for the mappings on dma_alloc_coherent mem */
  674. static int qib_mmap_mem(struct vm_area_struct *vma, struct qib_ctxtdata *rcd,
  675. unsigned len, void *kvaddr, u32 write_ok, char *what)
  676. {
  677. struct qib_devdata *dd = rcd->dd;
  678. unsigned long pfn;
  679. int ret;
  680. if ((vma->vm_end - vma->vm_start) > len) {
  681. qib_devinfo(dd->pcidev,
  682. "FAIL on %s: len %lx > %x\n", what,
  683. vma->vm_end - vma->vm_start, len);
  684. ret = -EFAULT;
  685. goto bail;
  686. }
  687. /*
  688. * shared context user code requires rcvhdrq mapped r/w, others
  689. * only allowed readonly mapping.
  690. */
  691. if (!write_ok) {
  692. if (vma->vm_flags & VM_WRITE) {
  693. qib_devinfo(dd->pcidev,
  694. "%s must be mapped readonly\n", what);
  695. ret = -EPERM;
  696. goto bail;
  697. }
  698. /* don't allow them to later change with mprotect */
  699. vma->vm_flags &= ~VM_MAYWRITE;
  700. }
  701. pfn = virt_to_phys(kvaddr) >> PAGE_SHIFT;
  702. ret = remap_pfn_range(vma, vma->vm_start, pfn,
  703. len, vma->vm_page_prot);
  704. if (ret)
  705. qib_devinfo(dd->pcidev,
  706. "%s ctxt%u mmap of %lx, %x bytes failed: %d\n",
  707. what, rcd->ctxt, pfn, len, ret);
  708. bail:
  709. return ret;
  710. }
  711. static int mmap_ureg(struct vm_area_struct *vma, struct qib_devdata *dd,
  712. u64 ureg)
  713. {
  714. unsigned long phys;
  715. unsigned long sz;
  716. int ret;
  717. /*
  718. * This is real hardware, so use io_remap. This is the mechanism
  719. * for the user process to update the head registers for their ctxt
  720. * in the chip.
  721. */
  722. sz = dd->flags & QIB_HAS_HDRSUPP ? 2 * PAGE_SIZE : PAGE_SIZE;
  723. if ((vma->vm_end - vma->vm_start) > sz) {
  724. qib_devinfo(dd->pcidev,
  725. "FAIL mmap userreg: reqlen %lx > PAGE\n",
  726. vma->vm_end - vma->vm_start);
  727. ret = -EFAULT;
  728. } else {
  729. phys = dd->physaddr + ureg;
  730. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  731. vma->vm_flags |= VM_DONTCOPY | VM_DONTEXPAND;
  732. ret = io_remap_pfn_range(vma, vma->vm_start,
  733. phys >> PAGE_SHIFT,
  734. vma->vm_end - vma->vm_start,
  735. vma->vm_page_prot);
  736. }
  737. return ret;
  738. }
  739. static int mmap_piobufs(struct vm_area_struct *vma,
  740. struct qib_devdata *dd,
  741. struct qib_ctxtdata *rcd,
  742. unsigned piobufs, unsigned piocnt)
  743. {
  744. unsigned long phys;
  745. int ret;
  746. /*
  747. * When we map the PIO buffers in the chip, we want to map them as
  748. * writeonly, no read possible; unfortunately, x86 doesn't allow
  749. * for this in hardware, but we still prevent users from asking
  750. * for it.
  751. */
  752. if ((vma->vm_end - vma->vm_start) > (piocnt * dd->palign)) {
  753. qib_devinfo(dd->pcidev,
  754. "FAIL mmap piobufs: reqlen %lx > PAGE\n",
  755. vma->vm_end - vma->vm_start);
  756. ret = -EINVAL;
  757. goto bail;
  758. }
  759. phys = dd->physaddr + piobufs;
  760. #if defined(__powerpc__)
  761. /* There isn't a generic way to specify writethrough mappings */
  762. pgprot_val(vma->vm_page_prot) |= _PAGE_NO_CACHE;
  763. pgprot_val(vma->vm_page_prot) |= _PAGE_WRITETHRU;
  764. pgprot_val(vma->vm_page_prot) &= ~_PAGE_GUARDED;
  765. #endif
  766. /*
  767. * don't allow them to later change to readable with mprotect (for when
  768. * not initially mapped readable, as is normally the case)
  769. */
  770. vma->vm_flags &= ~VM_MAYREAD;
  771. vma->vm_flags |= VM_DONTCOPY | VM_DONTEXPAND;
  772. if (qib_wc_pat)
  773. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  774. ret = io_remap_pfn_range(vma, vma->vm_start, phys >> PAGE_SHIFT,
  775. vma->vm_end - vma->vm_start,
  776. vma->vm_page_prot);
  777. bail:
  778. return ret;
  779. }
  780. static int mmap_rcvegrbufs(struct vm_area_struct *vma,
  781. struct qib_ctxtdata *rcd)
  782. {
  783. struct qib_devdata *dd = rcd->dd;
  784. unsigned long start, size;
  785. size_t total_size, i;
  786. unsigned long pfn;
  787. int ret;
  788. size = rcd->rcvegrbuf_size;
  789. total_size = rcd->rcvegrbuf_chunks * size;
  790. if ((vma->vm_end - vma->vm_start) > total_size) {
  791. qib_devinfo(dd->pcidev,
  792. "FAIL on egr bufs: reqlen %lx > actual %lx\n",
  793. vma->vm_end - vma->vm_start,
  794. (unsigned long) total_size);
  795. ret = -EINVAL;
  796. goto bail;
  797. }
  798. if (vma->vm_flags & VM_WRITE) {
  799. qib_devinfo(dd->pcidev,
  800. "Can't map eager buffers as writable (flags=%lx)\n",
  801. vma->vm_flags);
  802. ret = -EPERM;
  803. goto bail;
  804. }
  805. /* don't allow them to later change to writeable with mprotect */
  806. vma->vm_flags &= ~VM_MAYWRITE;
  807. start = vma->vm_start;
  808. for (i = 0; i < rcd->rcvegrbuf_chunks; i++, start += size) {
  809. pfn = virt_to_phys(rcd->rcvegrbuf[i]) >> PAGE_SHIFT;
  810. ret = remap_pfn_range(vma, start, pfn, size,
  811. vma->vm_page_prot);
  812. if (ret < 0)
  813. goto bail;
  814. }
  815. ret = 0;
  816. bail:
  817. return ret;
  818. }
  819. /*
  820. * qib_file_vma_fault - handle a VMA page fault.
  821. */
  822. static int qib_file_vma_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  823. {
  824. struct page *page;
  825. page = vmalloc_to_page((void *)(vmf->pgoff << PAGE_SHIFT));
  826. if (!page)
  827. return VM_FAULT_SIGBUS;
  828. get_page(page);
  829. vmf->page = page;
  830. return 0;
  831. }
  832. static struct vm_operations_struct qib_file_vm_ops = {
  833. .fault = qib_file_vma_fault,
  834. };
  835. static int mmap_kvaddr(struct vm_area_struct *vma, u64 pgaddr,
  836. struct qib_ctxtdata *rcd, unsigned subctxt)
  837. {
  838. struct qib_devdata *dd = rcd->dd;
  839. unsigned subctxt_cnt;
  840. unsigned long len;
  841. void *addr;
  842. size_t size;
  843. int ret = 0;
  844. subctxt_cnt = rcd->subctxt_cnt;
  845. size = rcd->rcvegrbuf_chunks * rcd->rcvegrbuf_size;
  846. /*
  847. * Each process has all the subctxt uregbase, rcvhdrq, and
  848. * rcvegrbufs mmapped - as an array for all the processes,
  849. * and also separately for this process.
  850. */
  851. if (pgaddr == cvt_kvaddr(rcd->subctxt_uregbase)) {
  852. addr = rcd->subctxt_uregbase;
  853. size = PAGE_SIZE * subctxt_cnt;
  854. } else if (pgaddr == cvt_kvaddr(rcd->subctxt_rcvhdr_base)) {
  855. addr = rcd->subctxt_rcvhdr_base;
  856. size = rcd->rcvhdrq_size * subctxt_cnt;
  857. } else if (pgaddr == cvt_kvaddr(rcd->subctxt_rcvegrbuf)) {
  858. addr = rcd->subctxt_rcvegrbuf;
  859. size *= subctxt_cnt;
  860. } else if (pgaddr == cvt_kvaddr(rcd->subctxt_uregbase +
  861. PAGE_SIZE * subctxt)) {
  862. addr = rcd->subctxt_uregbase + PAGE_SIZE * subctxt;
  863. size = PAGE_SIZE;
  864. } else if (pgaddr == cvt_kvaddr(rcd->subctxt_rcvhdr_base +
  865. rcd->rcvhdrq_size * subctxt)) {
  866. addr = rcd->subctxt_rcvhdr_base +
  867. rcd->rcvhdrq_size * subctxt;
  868. size = rcd->rcvhdrq_size;
  869. } else if (pgaddr == cvt_kvaddr(&rcd->user_event_mask[subctxt])) {
  870. addr = rcd->user_event_mask;
  871. size = PAGE_SIZE;
  872. } else if (pgaddr == cvt_kvaddr(rcd->subctxt_rcvegrbuf +
  873. size * subctxt)) {
  874. addr = rcd->subctxt_rcvegrbuf + size * subctxt;
  875. /* rcvegrbufs are read-only on the slave */
  876. if (vma->vm_flags & VM_WRITE) {
  877. qib_devinfo(dd->pcidev,
  878. "Can't map eager buffers as "
  879. "writable (flags=%lx)\n", vma->vm_flags);
  880. ret = -EPERM;
  881. goto bail;
  882. }
  883. /*
  884. * Don't allow permission to later change to writeable
  885. * with mprotect.
  886. */
  887. vma->vm_flags &= ~VM_MAYWRITE;
  888. } else
  889. goto bail;
  890. len = vma->vm_end - vma->vm_start;
  891. if (len > size) {
  892. ret = -EINVAL;
  893. goto bail;
  894. }
  895. vma->vm_pgoff = (unsigned long) addr >> PAGE_SHIFT;
  896. vma->vm_ops = &qib_file_vm_ops;
  897. vma->vm_flags |= VM_DONTEXPAND | VM_DONTDUMP;
  898. ret = 1;
  899. bail:
  900. return ret;
  901. }
  902. /**
  903. * qib_mmapf - mmap various structures into user space
  904. * @fp: the file pointer
  905. * @vma: the VM area
  906. *
  907. * We use this to have a shared buffer between the kernel and the user code
  908. * for the rcvhdr queue, egr buffers, and the per-context user regs and pio
  909. * buffers in the chip. We have the open and close entries so we can bump
  910. * the ref count and keep the driver from being unloaded while still mapped.
  911. */
  912. static int qib_mmapf(struct file *fp, struct vm_area_struct *vma)
  913. {
  914. struct qib_ctxtdata *rcd;
  915. struct qib_devdata *dd;
  916. u64 pgaddr, ureg;
  917. unsigned piobufs, piocnt;
  918. int ret, match = 1;
  919. rcd = ctxt_fp(fp);
  920. if (!rcd || !(vma->vm_flags & VM_SHARED)) {
  921. ret = -EINVAL;
  922. goto bail;
  923. }
  924. dd = rcd->dd;
  925. /*
  926. * This is the qib_do_user_init() code, mapping the shared buffers
  927. * and per-context user registers into the user process. The address
  928. * referred to by vm_pgoff is the file offset passed via mmap().
  929. * For shared contexts, this is the kernel vmalloc() address of the
  930. * pages to share with the master.
  931. * For non-shared or master ctxts, this is a physical address.
  932. * We only do one mmap for each space mapped.
  933. */
  934. pgaddr = vma->vm_pgoff << PAGE_SHIFT;
  935. /*
  936. * Check for 0 in case one of the allocations failed, but user
  937. * called mmap anyway.
  938. */
  939. if (!pgaddr) {
  940. ret = -EINVAL;
  941. goto bail;
  942. }
  943. /*
  944. * Physical addresses must fit in 40 bits for our hardware.
  945. * Check for kernel virtual addresses first, anything else must
  946. * match a HW or memory address.
  947. */
  948. ret = mmap_kvaddr(vma, pgaddr, rcd, subctxt_fp(fp));
  949. if (ret) {
  950. if (ret > 0)
  951. ret = 0;
  952. goto bail;
  953. }
  954. ureg = dd->uregbase + dd->ureg_align * rcd->ctxt;
  955. if (!rcd->subctxt_cnt) {
  956. /* ctxt is not shared */
  957. piocnt = rcd->piocnt;
  958. piobufs = rcd->piobufs;
  959. } else if (!subctxt_fp(fp)) {
  960. /* caller is the master */
  961. piocnt = (rcd->piocnt / rcd->subctxt_cnt) +
  962. (rcd->piocnt % rcd->subctxt_cnt);
  963. piobufs = rcd->piobufs +
  964. dd->palign * (rcd->piocnt - piocnt);
  965. } else {
  966. unsigned slave = subctxt_fp(fp) - 1;
  967. /* caller is a slave */
  968. piocnt = rcd->piocnt / rcd->subctxt_cnt;
  969. piobufs = rcd->piobufs + dd->palign * piocnt * slave;
  970. }
  971. if (pgaddr == ureg)
  972. ret = mmap_ureg(vma, dd, ureg);
  973. else if (pgaddr == piobufs)
  974. ret = mmap_piobufs(vma, dd, rcd, piobufs, piocnt);
  975. else if (pgaddr == dd->pioavailregs_phys)
  976. /* in-memory copy of pioavail registers */
  977. ret = qib_mmap_mem(vma, rcd, PAGE_SIZE,
  978. (void *) dd->pioavailregs_dma, 0,
  979. "pioavail registers");
  980. else if (pgaddr == rcd->rcvegr_phys)
  981. ret = mmap_rcvegrbufs(vma, rcd);
  982. else if (pgaddr == (u64) rcd->rcvhdrq_phys)
  983. /*
  984. * The rcvhdrq itself; multiple pages, contiguous
  985. * from an i/o perspective. Shared contexts need
  986. * to map r/w, so we allow writing.
  987. */
  988. ret = qib_mmap_mem(vma, rcd, rcd->rcvhdrq_size,
  989. rcd->rcvhdrq, 1, "rcvhdrq");
  990. else if (pgaddr == (u64) rcd->rcvhdrqtailaddr_phys)
  991. /* in-memory copy of rcvhdrq tail register */
  992. ret = qib_mmap_mem(vma, rcd, PAGE_SIZE,
  993. rcd->rcvhdrtail_kvaddr, 0,
  994. "rcvhdrq tail");
  995. else
  996. match = 0;
  997. if (!match)
  998. ret = -EINVAL;
  999. vma->vm_private_data = NULL;
  1000. if (ret < 0)
  1001. qib_devinfo(dd->pcidev,
  1002. "mmap Failure %d: off %llx len %lx\n",
  1003. -ret, (unsigned long long)pgaddr,
  1004. vma->vm_end - vma->vm_start);
  1005. bail:
  1006. return ret;
  1007. }
  1008. static unsigned int qib_poll_urgent(struct qib_ctxtdata *rcd,
  1009. struct file *fp,
  1010. struct poll_table_struct *pt)
  1011. {
  1012. struct qib_devdata *dd = rcd->dd;
  1013. unsigned pollflag;
  1014. poll_wait(fp, &rcd->wait, pt);
  1015. spin_lock_irq(&dd->uctxt_lock);
  1016. if (rcd->urgent != rcd->urgent_poll) {
  1017. pollflag = POLLIN | POLLRDNORM;
  1018. rcd->urgent_poll = rcd->urgent;
  1019. } else {
  1020. pollflag = 0;
  1021. set_bit(QIB_CTXT_WAITING_URG, &rcd->flag);
  1022. }
  1023. spin_unlock_irq(&dd->uctxt_lock);
  1024. return pollflag;
  1025. }
  1026. static unsigned int qib_poll_next(struct qib_ctxtdata *rcd,
  1027. struct file *fp,
  1028. struct poll_table_struct *pt)
  1029. {
  1030. struct qib_devdata *dd = rcd->dd;
  1031. unsigned pollflag;
  1032. poll_wait(fp, &rcd->wait, pt);
  1033. spin_lock_irq(&dd->uctxt_lock);
  1034. if (dd->f_hdrqempty(rcd)) {
  1035. set_bit(QIB_CTXT_WAITING_RCV, &rcd->flag);
  1036. dd->f_rcvctrl(rcd->ppd, QIB_RCVCTRL_INTRAVAIL_ENB, rcd->ctxt);
  1037. pollflag = 0;
  1038. } else
  1039. pollflag = POLLIN | POLLRDNORM;
  1040. spin_unlock_irq(&dd->uctxt_lock);
  1041. return pollflag;
  1042. }
  1043. static unsigned int qib_poll(struct file *fp, struct poll_table_struct *pt)
  1044. {
  1045. struct qib_ctxtdata *rcd;
  1046. unsigned pollflag;
  1047. rcd = ctxt_fp(fp);
  1048. if (!rcd)
  1049. pollflag = POLLERR;
  1050. else if (rcd->poll_type == QIB_POLL_TYPE_URGENT)
  1051. pollflag = qib_poll_urgent(rcd, fp, pt);
  1052. else if (rcd->poll_type == QIB_POLL_TYPE_ANYRCV)
  1053. pollflag = qib_poll_next(rcd, fp, pt);
  1054. else /* invalid */
  1055. pollflag = POLLERR;
  1056. return pollflag;
  1057. }
  1058. /*
  1059. * Check that userland and driver are compatible for subcontexts.
  1060. */
  1061. static int qib_compatible_subctxts(int user_swmajor, int user_swminor)
  1062. {
  1063. /* this code is written long-hand for clarity */
  1064. if (QIB_USER_SWMAJOR != user_swmajor) {
  1065. /* no promise of compatibility if major mismatch */
  1066. return 0;
  1067. }
  1068. if (QIB_USER_SWMAJOR == 1) {
  1069. switch (QIB_USER_SWMINOR) {
  1070. case 0:
  1071. case 1:
  1072. case 2:
  1073. /* no subctxt implementation so cannot be compatible */
  1074. return 0;
  1075. case 3:
  1076. /* 3 is only compatible with itself */
  1077. return user_swminor == 3;
  1078. default:
  1079. /* >= 4 are compatible (or are expected to be) */
  1080. return user_swminor >= 4;
  1081. }
  1082. }
  1083. /* make no promises yet for future major versions */
  1084. return 0;
  1085. }
  1086. static int init_subctxts(struct qib_devdata *dd,
  1087. struct qib_ctxtdata *rcd,
  1088. const struct qib_user_info *uinfo)
  1089. {
  1090. int ret = 0;
  1091. unsigned num_subctxts;
  1092. size_t size;
  1093. /*
  1094. * If the user is requesting zero subctxts,
  1095. * skip the subctxt allocation.
  1096. */
  1097. if (uinfo->spu_subctxt_cnt <= 0)
  1098. goto bail;
  1099. num_subctxts = uinfo->spu_subctxt_cnt;
  1100. /* Check for subctxt compatibility */
  1101. if (!qib_compatible_subctxts(uinfo->spu_userversion >> 16,
  1102. uinfo->spu_userversion & 0xffff)) {
  1103. qib_devinfo(dd->pcidev,
  1104. "Mismatched user version (%d.%d) and driver "
  1105. "version (%d.%d) while context sharing. Ensure "
  1106. "that driver and library are from the same "
  1107. "release.\n",
  1108. (int) (uinfo->spu_userversion >> 16),
  1109. (int) (uinfo->spu_userversion & 0xffff),
  1110. QIB_USER_SWMAJOR, QIB_USER_SWMINOR);
  1111. goto bail;
  1112. }
  1113. if (num_subctxts > QLOGIC_IB_MAX_SUBCTXT) {
  1114. ret = -EINVAL;
  1115. goto bail;
  1116. }
  1117. rcd->subctxt_uregbase = vmalloc_user(PAGE_SIZE * num_subctxts);
  1118. if (!rcd->subctxt_uregbase) {
  1119. ret = -ENOMEM;
  1120. goto bail;
  1121. }
  1122. /* Note: rcd->rcvhdrq_size isn't initialized yet. */
  1123. size = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
  1124. sizeof(u32), PAGE_SIZE) * num_subctxts;
  1125. rcd->subctxt_rcvhdr_base = vmalloc_user(size);
  1126. if (!rcd->subctxt_rcvhdr_base) {
  1127. ret = -ENOMEM;
  1128. goto bail_ureg;
  1129. }
  1130. rcd->subctxt_rcvegrbuf = vmalloc_user(rcd->rcvegrbuf_chunks *
  1131. rcd->rcvegrbuf_size *
  1132. num_subctxts);
  1133. if (!rcd->subctxt_rcvegrbuf) {
  1134. ret = -ENOMEM;
  1135. goto bail_rhdr;
  1136. }
  1137. rcd->subctxt_cnt = uinfo->spu_subctxt_cnt;
  1138. rcd->subctxt_id = uinfo->spu_subctxt_id;
  1139. rcd->active_slaves = 1;
  1140. rcd->redirect_seq_cnt = 1;
  1141. set_bit(QIB_CTXT_MASTER_UNINIT, &rcd->flag);
  1142. goto bail;
  1143. bail_rhdr:
  1144. vfree(rcd->subctxt_rcvhdr_base);
  1145. bail_ureg:
  1146. vfree(rcd->subctxt_uregbase);
  1147. rcd->subctxt_uregbase = NULL;
  1148. bail:
  1149. return ret;
  1150. }
  1151. static int setup_ctxt(struct qib_pportdata *ppd, int ctxt,
  1152. struct file *fp, const struct qib_user_info *uinfo)
  1153. {
  1154. struct qib_devdata *dd = ppd->dd;
  1155. struct qib_ctxtdata *rcd;
  1156. void *ptmp = NULL;
  1157. int ret;
  1158. rcd = qib_create_ctxtdata(ppd, ctxt);
  1159. /*
  1160. * Allocate memory for use in qib_tid_update() at open to
  1161. * reduce cost of expected send setup per message segment
  1162. */
  1163. if (rcd)
  1164. ptmp = kmalloc(dd->rcvtidcnt * sizeof(u16) +
  1165. dd->rcvtidcnt * sizeof(struct page **),
  1166. GFP_KERNEL);
  1167. if (!rcd || !ptmp) {
  1168. qib_dev_err(dd,
  1169. "Unable to allocate ctxtdata memory, failing open\n");
  1170. ret = -ENOMEM;
  1171. goto bailerr;
  1172. }
  1173. rcd->userversion = uinfo->spu_userversion;
  1174. ret = init_subctxts(dd, rcd, uinfo);
  1175. if (ret)
  1176. goto bailerr;
  1177. rcd->tid_pg_list = ptmp;
  1178. rcd->pid = current->pid;
  1179. init_waitqueue_head(&dd->rcd[ctxt]->wait);
  1180. strlcpy(rcd->comm, current->comm, sizeof(rcd->comm));
  1181. ctxt_fp(fp) = rcd;
  1182. qib_stats.sps_ctxts++;
  1183. dd->freectxts--;
  1184. ret = 0;
  1185. goto bail;
  1186. bailerr:
  1187. dd->rcd[ctxt] = NULL;
  1188. kfree(rcd);
  1189. kfree(ptmp);
  1190. bail:
  1191. return ret;
  1192. }
  1193. static inline int usable(struct qib_pportdata *ppd)
  1194. {
  1195. struct qib_devdata *dd = ppd->dd;
  1196. return dd && (dd->flags & QIB_PRESENT) && dd->kregbase && ppd->lid &&
  1197. (ppd->lflags & QIBL_LINKACTIVE);
  1198. }
  1199. /*
  1200. * Select a context on the given device, either using a requested port
  1201. * or the port based on the context number.
  1202. */
  1203. static int choose_port_ctxt(struct file *fp, struct qib_devdata *dd, u32 port,
  1204. const struct qib_user_info *uinfo)
  1205. {
  1206. struct qib_pportdata *ppd = NULL;
  1207. int ret, ctxt;
  1208. if (port) {
  1209. if (!usable(dd->pport + port - 1)) {
  1210. ret = -ENETDOWN;
  1211. goto done;
  1212. } else
  1213. ppd = dd->pport + port - 1;
  1214. }
  1215. for (ctxt = dd->first_user_ctxt; ctxt < dd->cfgctxts && dd->rcd[ctxt];
  1216. ctxt++)
  1217. ;
  1218. if (ctxt == dd->cfgctxts) {
  1219. ret = -EBUSY;
  1220. goto done;
  1221. }
  1222. if (!ppd) {
  1223. u32 pidx = ctxt % dd->num_pports;
  1224. if (usable(dd->pport + pidx))
  1225. ppd = dd->pport + pidx;
  1226. else {
  1227. for (pidx = 0; pidx < dd->num_pports && !ppd;
  1228. pidx++)
  1229. if (usable(dd->pport + pidx))
  1230. ppd = dd->pport + pidx;
  1231. }
  1232. }
  1233. ret = ppd ? setup_ctxt(ppd, ctxt, fp, uinfo) : -ENETDOWN;
  1234. done:
  1235. return ret;
  1236. }
  1237. static int find_free_ctxt(int unit, struct file *fp,
  1238. const struct qib_user_info *uinfo)
  1239. {
  1240. struct qib_devdata *dd = qib_lookup(unit);
  1241. int ret;
  1242. if (!dd || (uinfo->spu_port && uinfo->spu_port > dd->num_pports))
  1243. ret = -ENODEV;
  1244. else
  1245. ret = choose_port_ctxt(fp, dd, uinfo->spu_port, uinfo);
  1246. return ret;
  1247. }
  1248. static int get_a_ctxt(struct file *fp, const struct qib_user_info *uinfo,
  1249. unsigned alg)
  1250. {
  1251. struct qib_devdata *udd = NULL;
  1252. int ret = 0, devmax, npresent, nup, ndev, dusable = 0, i;
  1253. u32 port = uinfo->spu_port, ctxt;
  1254. devmax = qib_count_units(&npresent, &nup);
  1255. if (!npresent) {
  1256. ret = -ENXIO;
  1257. goto done;
  1258. }
  1259. if (nup == 0) {
  1260. ret = -ENETDOWN;
  1261. goto done;
  1262. }
  1263. if (alg == QIB_PORT_ALG_ACROSS) {
  1264. unsigned inuse = ~0U;
  1265. /* find device (with ACTIVE ports) with fewest ctxts in use */
  1266. for (ndev = 0; ndev < devmax; ndev++) {
  1267. struct qib_devdata *dd = qib_lookup(ndev);
  1268. unsigned cused = 0, cfree = 0, pusable = 0;
  1269. if (!dd)
  1270. continue;
  1271. if (port && port <= dd->num_pports &&
  1272. usable(dd->pport + port - 1))
  1273. pusable = 1;
  1274. else
  1275. for (i = 0; i < dd->num_pports; i++)
  1276. if (usable(dd->pport + i))
  1277. pusable++;
  1278. if (!pusable)
  1279. continue;
  1280. for (ctxt = dd->first_user_ctxt; ctxt < dd->cfgctxts;
  1281. ctxt++)
  1282. if (dd->rcd[ctxt])
  1283. cused++;
  1284. else
  1285. cfree++;
  1286. if (pusable && cfree && cused < inuse) {
  1287. udd = dd;
  1288. inuse = cused;
  1289. }
  1290. }
  1291. if (udd) {
  1292. ret = choose_port_ctxt(fp, udd, port, uinfo);
  1293. goto done;
  1294. }
  1295. } else {
  1296. for (ndev = 0; ndev < devmax; ndev++) {
  1297. struct qib_devdata *dd = qib_lookup(ndev);
  1298. if (dd) {
  1299. ret = choose_port_ctxt(fp, dd, port, uinfo);
  1300. if (!ret)
  1301. goto done;
  1302. if (ret == -EBUSY)
  1303. dusable++;
  1304. }
  1305. }
  1306. }
  1307. ret = dusable ? -EBUSY : -ENETDOWN;
  1308. done:
  1309. return ret;
  1310. }
  1311. static int find_shared_ctxt(struct file *fp,
  1312. const struct qib_user_info *uinfo)
  1313. {
  1314. int devmax, ndev, i;
  1315. int ret = 0;
  1316. devmax = qib_count_units(NULL, NULL);
  1317. for (ndev = 0; ndev < devmax; ndev++) {
  1318. struct qib_devdata *dd = qib_lookup(ndev);
  1319. /* device portion of usable() */
  1320. if (!(dd && (dd->flags & QIB_PRESENT) && dd->kregbase))
  1321. continue;
  1322. for (i = dd->first_user_ctxt; i < dd->cfgctxts; i++) {
  1323. struct qib_ctxtdata *rcd = dd->rcd[i];
  1324. /* Skip ctxts which are not yet open */
  1325. if (!rcd || !rcd->cnt)
  1326. continue;
  1327. /* Skip ctxt if it doesn't match the requested one */
  1328. if (rcd->subctxt_id != uinfo->spu_subctxt_id)
  1329. continue;
  1330. /* Verify the sharing process matches the master */
  1331. if (rcd->subctxt_cnt != uinfo->spu_subctxt_cnt ||
  1332. rcd->userversion != uinfo->spu_userversion ||
  1333. rcd->cnt >= rcd->subctxt_cnt) {
  1334. ret = -EINVAL;
  1335. goto done;
  1336. }
  1337. ctxt_fp(fp) = rcd;
  1338. subctxt_fp(fp) = rcd->cnt++;
  1339. rcd->subpid[subctxt_fp(fp)] = current->pid;
  1340. tidcursor_fp(fp) = 0;
  1341. rcd->active_slaves |= 1 << subctxt_fp(fp);
  1342. ret = 1;
  1343. goto done;
  1344. }
  1345. }
  1346. done:
  1347. return ret;
  1348. }
  1349. static int qib_open(struct inode *in, struct file *fp)
  1350. {
  1351. /* The real work is performed later in qib_assign_ctxt() */
  1352. fp->private_data = kzalloc(sizeof(struct qib_filedata), GFP_KERNEL);
  1353. if (fp->private_data) /* no cpu affinity by default */
  1354. ((struct qib_filedata *)fp->private_data)->rec_cpu_num = -1;
  1355. return fp->private_data ? 0 : -ENOMEM;
  1356. }
  1357. /*
  1358. * Get ctxt early, so can set affinity prior to memory allocation.
  1359. */
  1360. static int qib_assign_ctxt(struct file *fp, const struct qib_user_info *uinfo)
  1361. {
  1362. int ret;
  1363. int i_minor;
  1364. unsigned swmajor, swminor, alg = QIB_PORT_ALG_ACROSS;
  1365. /* Check to be sure we haven't already initialized this file */
  1366. if (ctxt_fp(fp)) {
  1367. ret = -EINVAL;
  1368. goto done;
  1369. }
  1370. /* for now, if major version is different, bail */
  1371. swmajor = uinfo->spu_userversion >> 16;
  1372. if (swmajor != QIB_USER_SWMAJOR) {
  1373. ret = -ENODEV;
  1374. goto done;
  1375. }
  1376. swminor = uinfo->spu_userversion & 0xffff;
  1377. if (swminor >= 11 && uinfo->spu_port_alg < QIB_PORT_ALG_COUNT)
  1378. alg = uinfo->spu_port_alg;
  1379. mutex_lock(&qib_mutex);
  1380. if (qib_compatible_subctxts(swmajor, swminor) &&
  1381. uinfo->spu_subctxt_cnt) {
  1382. ret = find_shared_ctxt(fp, uinfo);
  1383. if (ret) {
  1384. if (ret > 0)
  1385. ret = 0;
  1386. goto done_chk_sdma;
  1387. }
  1388. }
  1389. i_minor = iminor(file_inode(fp)) - QIB_USER_MINOR_BASE;
  1390. if (i_minor)
  1391. ret = find_free_ctxt(i_minor - 1, fp, uinfo);
  1392. else
  1393. ret = get_a_ctxt(fp, uinfo, alg);
  1394. done_chk_sdma:
  1395. if (!ret) {
  1396. struct qib_filedata *fd = fp->private_data;
  1397. const struct qib_ctxtdata *rcd = fd->rcd;
  1398. const struct qib_devdata *dd = rcd->dd;
  1399. unsigned int weight;
  1400. if (dd->flags & QIB_HAS_SEND_DMA) {
  1401. fd->pq = qib_user_sdma_queue_create(&dd->pcidev->dev,
  1402. dd->unit,
  1403. rcd->ctxt,
  1404. fd->subctxt);
  1405. if (!fd->pq)
  1406. ret = -ENOMEM;
  1407. }
  1408. /*
  1409. * If process has NOT already set it's affinity, select and
  1410. * reserve a processor for it, as a rendezvous for all
  1411. * users of the driver. If they don't actually later
  1412. * set affinity to this cpu, or set it to some other cpu,
  1413. * it just means that sooner or later we don't recommend
  1414. * a cpu, and let the scheduler do it's best.
  1415. */
  1416. weight = cpumask_weight(tsk_cpus_allowed(current));
  1417. if (!ret && weight >= qib_cpulist_count) {
  1418. int cpu;
  1419. cpu = find_first_zero_bit(qib_cpulist,
  1420. qib_cpulist_count);
  1421. if (cpu != qib_cpulist_count) {
  1422. __set_bit(cpu, qib_cpulist);
  1423. fd->rec_cpu_num = cpu;
  1424. }
  1425. } else if (weight == 1 &&
  1426. test_bit(cpumask_first(tsk_cpus_allowed(current)),
  1427. qib_cpulist))
  1428. qib_devinfo(dd->pcidev,
  1429. "%s PID %u affinity set to cpu %d; already allocated\n",
  1430. current->comm, current->pid,
  1431. cpumask_first(tsk_cpus_allowed(current)));
  1432. }
  1433. mutex_unlock(&qib_mutex);
  1434. done:
  1435. return ret;
  1436. }
  1437. static int qib_do_user_init(struct file *fp,
  1438. const struct qib_user_info *uinfo)
  1439. {
  1440. int ret;
  1441. struct qib_ctxtdata *rcd = ctxt_fp(fp);
  1442. struct qib_devdata *dd;
  1443. unsigned uctxt;
  1444. /* Subctxts don't need to initialize anything since master did it. */
  1445. if (subctxt_fp(fp)) {
  1446. ret = wait_event_interruptible(rcd->wait,
  1447. !test_bit(QIB_CTXT_MASTER_UNINIT, &rcd->flag));
  1448. goto bail;
  1449. }
  1450. dd = rcd->dd;
  1451. /* some ctxts may get extra buffers, calculate that here */
  1452. uctxt = rcd->ctxt - dd->first_user_ctxt;
  1453. if (uctxt < dd->ctxts_extrabuf) {
  1454. rcd->piocnt = dd->pbufsctxt + 1;
  1455. rcd->pio_base = rcd->piocnt * uctxt;
  1456. } else {
  1457. rcd->piocnt = dd->pbufsctxt;
  1458. rcd->pio_base = rcd->piocnt * uctxt +
  1459. dd->ctxts_extrabuf;
  1460. }
  1461. /*
  1462. * All user buffers are 2KB buffers. If we ever support
  1463. * giving 4KB buffers to user processes, this will need some
  1464. * work. Can't use piobufbase directly, because it has
  1465. * both 2K and 4K buffer base values. So check and handle.
  1466. */
  1467. if ((rcd->pio_base + rcd->piocnt) > dd->piobcnt2k) {
  1468. if (rcd->pio_base >= dd->piobcnt2k) {
  1469. qib_dev_err(dd,
  1470. "%u:ctxt%u: no 2KB buffers available\n",
  1471. dd->unit, rcd->ctxt);
  1472. ret = -ENOBUFS;
  1473. goto bail;
  1474. }
  1475. rcd->piocnt = dd->piobcnt2k - rcd->pio_base;
  1476. qib_dev_err(dd, "Ctxt%u: would use 4KB bufs, using %u\n",
  1477. rcd->ctxt, rcd->piocnt);
  1478. }
  1479. rcd->piobufs = dd->pio2k_bufbase + rcd->pio_base * dd->palign;
  1480. qib_chg_pioavailkernel(dd, rcd->pio_base, rcd->piocnt,
  1481. TXCHK_CHG_TYPE_USER, rcd);
  1482. /*
  1483. * try to ensure that processes start up with consistent avail update
  1484. * for their own range, at least. If system very quiet, it might
  1485. * have the in-memory copy out of date at startup for this range of
  1486. * buffers, when a context gets re-used. Do after the chg_pioavail
  1487. * and before the rest of setup, so it's "almost certain" the dma
  1488. * will have occurred (can't 100% guarantee, but should be many
  1489. * decimals of 9s, with this ordering), given how much else happens
  1490. * after this.
  1491. */
  1492. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  1493. /*
  1494. * Now allocate the rcvhdr Q and eager TIDs; skip the TID
  1495. * array for time being. If rcd->ctxt > chip-supported,
  1496. * we need to do extra stuff here to handle by handling overflow
  1497. * through ctxt 0, someday
  1498. */
  1499. ret = qib_create_rcvhdrq(dd, rcd);
  1500. if (!ret)
  1501. ret = qib_setup_eagerbufs(rcd);
  1502. if (ret)
  1503. goto bail_pio;
  1504. rcd->tidcursor = 0; /* start at beginning after open */
  1505. /* initialize poll variables... */
  1506. rcd->urgent = 0;
  1507. rcd->urgent_poll = 0;
  1508. /*
  1509. * Now enable the ctxt for receive.
  1510. * For chips that are set to DMA the tail register to memory
  1511. * when they change (and when the update bit transitions from
  1512. * 0 to 1. So for those chips, we turn it off and then back on.
  1513. * This will (very briefly) affect any other open ctxts, but the
  1514. * duration is very short, and therefore isn't an issue. We
  1515. * explicitly set the in-memory tail copy to 0 beforehand, so we
  1516. * don't have to wait to be sure the DMA update has happened
  1517. * (chip resets head/tail to 0 on transition to enable).
  1518. */
  1519. if (rcd->rcvhdrtail_kvaddr)
  1520. qib_clear_rcvhdrtail(rcd);
  1521. dd->f_rcvctrl(rcd->ppd, QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_TIDFLOW_ENB,
  1522. rcd->ctxt);
  1523. /* Notify any waiting slaves */
  1524. if (rcd->subctxt_cnt) {
  1525. clear_bit(QIB_CTXT_MASTER_UNINIT, &rcd->flag);
  1526. wake_up(&rcd->wait);
  1527. }
  1528. return 0;
  1529. bail_pio:
  1530. qib_chg_pioavailkernel(dd, rcd->pio_base, rcd->piocnt,
  1531. TXCHK_CHG_TYPE_KERN, rcd);
  1532. bail:
  1533. return ret;
  1534. }
  1535. /**
  1536. * unlock_exptid - unlock any expected TID entries context still had in use
  1537. * @rcd: ctxt
  1538. *
  1539. * We don't actually update the chip here, because we do a bulk update
  1540. * below, using f_clear_tids.
  1541. */
  1542. static void unlock_expected_tids(struct qib_ctxtdata *rcd)
  1543. {
  1544. struct qib_devdata *dd = rcd->dd;
  1545. int ctxt_tidbase = rcd->ctxt * dd->rcvtidcnt;
  1546. int i, cnt = 0, maxtid = ctxt_tidbase + dd->rcvtidcnt;
  1547. for (i = ctxt_tidbase; i < maxtid; i++) {
  1548. struct page *p = dd->pageshadow[i];
  1549. dma_addr_t phys;
  1550. if (!p)
  1551. continue;
  1552. phys = dd->physshadow[i];
  1553. dd->physshadow[i] = dd->tidinvalid;
  1554. dd->pageshadow[i] = NULL;
  1555. pci_unmap_page(dd->pcidev, phys, PAGE_SIZE,
  1556. PCI_DMA_FROMDEVICE);
  1557. qib_release_user_pages(&p, 1);
  1558. cnt++;
  1559. }
  1560. }
  1561. static int qib_close(struct inode *in, struct file *fp)
  1562. {
  1563. int ret = 0;
  1564. struct qib_filedata *fd;
  1565. struct qib_ctxtdata *rcd;
  1566. struct qib_devdata *dd;
  1567. unsigned long flags;
  1568. unsigned ctxt;
  1569. pid_t pid;
  1570. mutex_lock(&qib_mutex);
  1571. fd = fp->private_data;
  1572. fp->private_data = NULL;
  1573. rcd = fd->rcd;
  1574. if (!rcd) {
  1575. mutex_unlock(&qib_mutex);
  1576. goto bail;
  1577. }
  1578. dd = rcd->dd;
  1579. /* ensure all pio buffer writes in progress are flushed */
  1580. qib_flush_wc();
  1581. /* drain user sdma queue */
  1582. if (fd->pq) {
  1583. qib_user_sdma_queue_drain(rcd->ppd, fd->pq);
  1584. qib_user_sdma_queue_destroy(fd->pq);
  1585. }
  1586. if (fd->rec_cpu_num != -1)
  1587. __clear_bit(fd->rec_cpu_num, qib_cpulist);
  1588. if (--rcd->cnt) {
  1589. /*
  1590. * XXX If the master closes the context before the slave(s),
  1591. * revoke the mmap for the eager receive queue so
  1592. * the slave(s) don't wait for receive data forever.
  1593. */
  1594. rcd->active_slaves &= ~(1 << fd->subctxt);
  1595. rcd->subpid[fd->subctxt] = 0;
  1596. mutex_unlock(&qib_mutex);
  1597. goto bail;
  1598. }
  1599. /* early; no interrupt users after this */
  1600. spin_lock_irqsave(&dd->uctxt_lock, flags);
  1601. ctxt = rcd->ctxt;
  1602. dd->rcd[ctxt] = NULL;
  1603. pid = rcd->pid;
  1604. rcd->pid = 0;
  1605. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  1606. if (rcd->rcvwait_to || rcd->piowait_to ||
  1607. rcd->rcvnowait || rcd->pionowait) {
  1608. rcd->rcvwait_to = 0;
  1609. rcd->piowait_to = 0;
  1610. rcd->rcvnowait = 0;
  1611. rcd->pionowait = 0;
  1612. }
  1613. if (rcd->flag)
  1614. rcd->flag = 0;
  1615. if (dd->kregbase) {
  1616. /* atomically clear receive enable ctxt and intr avail. */
  1617. dd->f_rcvctrl(rcd->ppd, QIB_RCVCTRL_CTXT_DIS |
  1618. QIB_RCVCTRL_INTRAVAIL_DIS, ctxt);
  1619. /* clean up the pkeys for this ctxt user */
  1620. qib_clean_part_key(rcd, dd);
  1621. qib_disarm_piobufs(dd, rcd->pio_base, rcd->piocnt);
  1622. qib_chg_pioavailkernel(dd, rcd->pio_base,
  1623. rcd->piocnt, TXCHK_CHG_TYPE_KERN, NULL);
  1624. dd->f_clear_tids(dd, rcd);
  1625. if (dd->pageshadow)
  1626. unlock_expected_tids(rcd);
  1627. qib_stats.sps_ctxts--;
  1628. dd->freectxts++;
  1629. }
  1630. mutex_unlock(&qib_mutex);
  1631. qib_free_ctxtdata(dd, rcd); /* after releasing the mutex */
  1632. bail:
  1633. kfree(fd);
  1634. return ret;
  1635. }
  1636. static int qib_ctxt_info(struct file *fp, struct qib_ctxt_info __user *uinfo)
  1637. {
  1638. struct qib_ctxt_info info;
  1639. int ret;
  1640. size_t sz;
  1641. struct qib_ctxtdata *rcd = ctxt_fp(fp);
  1642. struct qib_filedata *fd;
  1643. fd = fp->private_data;
  1644. info.num_active = qib_count_active_units();
  1645. info.unit = rcd->dd->unit;
  1646. info.port = rcd->ppd->port;
  1647. info.ctxt = rcd->ctxt;
  1648. info.subctxt = subctxt_fp(fp);
  1649. /* Number of user ctxts available for this device. */
  1650. info.num_ctxts = rcd->dd->cfgctxts - rcd->dd->first_user_ctxt;
  1651. info.num_subctxts = rcd->subctxt_cnt;
  1652. info.rec_cpu = fd->rec_cpu_num;
  1653. sz = sizeof(info);
  1654. if (copy_to_user(uinfo, &info, sz)) {
  1655. ret = -EFAULT;
  1656. goto bail;
  1657. }
  1658. ret = 0;
  1659. bail:
  1660. return ret;
  1661. }
  1662. static int qib_sdma_get_inflight(struct qib_user_sdma_queue *pq,
  1663. u32 __user *inflightp)
  1664. {
  1665. const u32 val = qib_user_sdma_inflight_counter(pq);
  1666. if (put_user(val, inflightp))
  1667. return -EFAULT;
  1668. return 0;
  1669. }
  1670. static int qib_sdma_get_complete(struct qib_pportdata *ppd,
  1671. struct qib_user_sdma_queue *pq,
  1672. u32 __user *completep)
  1673. {
  1674. u32 val;
  1675. int err;
  1676. if (!pq)
  1677. return -EINVAL;
  1678. err = qib_user_sdma_make_progress(ppd, pq);
  1679. if (err < 0)
  1680. return err;
  1681. val = qib_user_sdma_complete_counter(pq);
  1682. if (put_user(val, completep))
  1683. return -EFAULT;
  1684. return 0;
  1685. }
  1686. static int disarm_req_delay(struct qib_ctxtdata *rcd)
  1687. {
  1688. int ret = 0;
  1689. if (!usable(rcd->ppd)) {
  1690. int i;
  1691. /*
  1692. * if link is down, or otherwise not usable, delay
  1693. * the caller up to 30 seconds, so we don't thrash
  1694. * in trying to get the chip back to ACTIVE, and
  1695. * set flag so they make the call again.
  1696. */
  1697. if (rcd->user_event_mask) {
  1698. /*
  1699. * subctxt_cnt is 0 if not shared, so do base
  1700. * separately, first, then remaining subctxt, if any
  1701. */
  1702. set_bit(_QIB_EVENT_DISARM_BUFS_BIT,
  1703. &rcd->user_event_mask[0]);
  1704. for (i = 1; i < rcd->subctxt_cnt; i++)
  1705. set_bit(_QIB_EVENT_DISARM_BUFS_BIT,
  1706. &rcd->user_event_mask[i]);
  1707. }
  1708. for (i = 0; !usable(rcd->ppd) && i < 300; i++)
  1709. msleep(100);
  1710. ret = -ENETDOWN;
  1711. }
  1712. return ret;
  1713. }
  1714. /*
  1715. * Find all user contexts in use, and set the specified bit in their
  1716. * event mask.
  1717. * See also find_ctxt() for a similar use, that is specific to send buffers.
  1718. */
  1719. int qib_set_uevent_bits(struct qib_pportdata *ppd, const int evtbit)
  1720. {
  1721. struct qib_ctxtdata *rcd;
  1722. unsigned ctxt;
  1723. int ret = 0;
  1724. unsigned long flags;
  1725. spin_lock_irqsave(&ppd->dd->uctxt_lock, flags);
  1726. for (ctxt = ppd->dd->first_user_ctxt; ctxt < ppd->dd->cfgctxts;
  1727. ctxt++) {
  1728. rcd = ppd->dd->rcd[ctxt];
  1729. if (!rcd)
  1730. continue;
  1731. if (rcd->user_event_mask) {
  1732. int i;
  1733. /*
  1734. * subctxt_cnt is 0 if not shared, so do base
  1735. * separately, first, then remaining subctxt, if any
  1736. */
  1737. set_bit(evtbit, &rcd->user_event_mask[0]);
  1738. for (i = 1; i < rcd->subctxt_cnt; i++)
  1739. set_bit(evtbit, &rcd->user_event_mask[i]);
  1740. }
  1741. ret = 1;
  1742. break;
  1743. }
  1744. spin_unlock_irqrestore(&ppd->dd->uctxt_lock, flags);
  1745. return ret;
  1746. }
  1747. /*
  1748. * clear the event notifier events for this context.
  1749. * For the DISARM_BUFS case, we also take action (this obsoletes
  1750. * the older QIB_CMD_DISARM_BUFS, but we keep it for backwards
  1751. * compatibility.
  1752. * Other bits don't currently require actions, just atomically clear.
  1753. * User process then performs actions appropriate to bit having been
  1754. * set, if desired, and checks again in future.
  1755. */
  1756. static int qib_user_event_ack(struct qib_ctxtdata *rcd, int subctxt,
  1757. unsigned long events)
  1758. {
  1759. int ret = 0, i;
  1760. for (i = 0; i <= _QIB_MAX_EVENT_BIT; i++) {
  1761. if (!test_bit(i, &events))
  1762. continue;
  1763. if (i == _QIB_EVENT_DISARM_BUFS_BIT) {
  1764. (void)qib_disarm_piobufs_ifneeded(rcd);
  1765. ret = disarm_req_delay(rcd);
  1766. } else
  1767. clear_bit(i, &rcd->user_event_mask[subctxt]);
  1768. }
  1769. return ret;
  1770. }
  1771. static ssize_t qib_write(struct file *fp, const char __user *data,
  1772. size_t count, loff_t *off)
  1773. {
  1774. const struct qib_cmd __user *ucmd;
  1775. struct qib_ctxtdata *rcd;
  1776. const void __user *src;
  1777. size_t consumed, copy = 0;
  1778. struct qib_cmd cmd;
  1779. ssize_t ret = 0;
  1780. void *dest;
  1781. if (count < sizeof(cmd.type)) {
  1782. ret = -EINVAL;
  1783. goto bail;
  1784. }
  1785. ucmd = (const struct qib_cmd __user *) data;
  1786. if (copy_from_user(&cmd.type, &ucmd->type, sizeof(cmd.type))) {
  1787. ret = -EFAULT;
  1788. goto bail;
  1789. }
  1790. consumed = sizeof(cmd.type);
  1791. switch (cmd.type) {
  1792. case QIB_CMD_ASSIGN_CTXT:
  1793. case QIB_CMD_USER_INIT:
  1794. copy = sizeof(cmd.cmd.user_info);
  1795. dest = &cmd.cmd.user_info;
  1796. src = &ucmd->cmd.user_info;
  1797. break;
  1798. case QIB_CMD_RECV_CTRL:
  1799. copy = sizeof(cmd.cmd.recv_ctrl);
  1800. dest = &cmd.cmd.recv_ctrl;
  1801. src = &ucmd->cmd.recv_ctrl;
  1802. break;
  1803. case QIB_CMD_CTXT_INFO:
  1804. copy = sizeof(cmd.cmd.ctxt_info);
  1805. dest = &cmd.cmd.ctxt_info;
  1806. src = &ucmd->cmd.ctxt_info;
  1807. break;
  1808. case QIB_CMD_TID_UPDATE:
  1809. case QIB_CMD_TID_FREE:
  1810. copy = sizeof(cmd.cmd.tid_info);
  1811. dest = &cmd.cmd.tid_info;
  1812. src = &ucmd->cmd.tid_info;
  1813. break;
  1814. case QIB_CMD_SET_PART_KEY:
  1815. copy = sizeof(cmd.cmd.part_key);
  1816. dest = &cmd.cmd.part_key;
  1817. src = &ucmd->cmd.part_key;
  1818. break;
  1819. case QIB_CMD_DISARM_BUFS:
  1820. case QIB_CMD_PIOAVAILUPD: /* force an update of PIOAvail reg */
  1821. copy = 0;
  1822. src = NULL;
  1823. dest = NULL;
  1824. break;
  1825. case QIB_CMD_POLL_TYPE:
  1826. copy = sizeof(cmd.cmd.poll_type);
  1827. dest = &cmd.cmd.poll_type;
  1828. src = &ucmd->cmd.poll_type;
  1829. break;
  1830. case QIB_CMD_ARMLAUNCH_CTRL:
  1831. copy = sizeof(cmd.cmd.armlaunch_ctrl);
  1832. dest = &cmd.cmd.armlaunch_ctrl;
  1833. src = &ucmd->cmd.armlaunch_ctrl;
  1834. break;
  1835. case QIB_CMD_SDMA_INFLIGHT:
  1836. copy = sizeof(cmd.cmd.sdma_inflight);
  1837. dest = &cmd.cmd.sdma_inflight;
  1838. src = &ucmd->cmd.sdma_inflight;
  1839. break;
  1840. case QIB_CMD_SDMA_COMPLETE:
  1841. copy = sizeof(cmd.cmd.sdma_complete);
  1842. dest = &cmd.cmd.sdma_complete;
  1843. src = &ucmd->cmd.sdma_complete;
  1844. break;
  1845. case QIB_CMD_ACK_EVENT:
  1846. copy = sizeof(cmd.cmd.event_mask);
  1847. dest = &cmd.cmd.event_mask;
  1848. src = &ucmd->cmd.event_mask;
  1849. break;
  1850. default:
  1851. ret = -EINVAL;
  1852. goto bail;
  1853. }
  1854. if (copy) {
  1855. if ((count - consumed) < copy) {
  1856. ret = -EINVAL;
  1857. goto bail;
  1858. }
  1859. if (copy_from_user(dest, src, copy)) {
  1860. ret = -EFAULT;
  1861. goto bail;
  1862. }
  1863. consumed += copy;
  1864. }
  1865. rcd = ctxt_fp(fp);
  1866. if (!rcd && cmd.type != QIB_CMD_ASSIGN_CTXT) {
  1867. ret = -EINVAL;
  1868. goto bail;
  1869. }
  1870. switch (cmd.type) {
  1871. case QIB_CMD_ASSIGN_CTXT:
  1872. ret = qib_assign_ctxt(fp, &cmd.cmd.user_info);
  1873. if (ret)
  1874. goto bail;
  1875. break;
  1876. case QIB_CMD_USER_INIT:
  1877. ret = qib_do_user_init(fp, &cmd.cmd.user_info);
  1878. if (ret)
  1879. goto bail;
  1880. ret = qib_get_base_info(fp, (void __user *) (unsigned long)
  1881. cmd.cmd.user_info.spu_base_info,
  1882. cmd.cmd.user_info.spu_base_info_size);
  1883. break;
  1884. case QIB_CMD_RECV_CTRL:
  1885. ret = qib_manage_rcvq(rcd, subctxt_fp(fp), cmd.cmd.recv_ctrl);
  1886. break;
  1887. case QIB_CMD_CTXT_INFO:
  1888. ret = qib_ctxt_info(fp, (struct qib_ctxt_info __user *)
  1889. (unsigned long) cmd.cmd.ctxt_info);
  1890. break;
  1891. case QIB_CMD_TID_UPDATE:
  1892. ret = qib_tid_update(rcd, fp, &cmd.cmd.tid_info);
  1893. break;
  1894. case QIB_CMD_TID_FREE:
  1895. ret = qib_tid_free(rcd, subctxt_fp(fp), &cmd.cmd.tid_info);
  1896. break;
  1897. case QIB_CMD_SET_PART_KEY:
  1898. ret = qib_set_part_key(rcd, cmd.cmd.part_key);
  1899. break;
  1900. case QIB_CMD_DISARM_BUFS:
  1901. (void)qib_disarm_piobufs_ifneeded(rcd);
  1902. ret = disarm_req_delay(rcd);
  1903. break;
  1904. case QIB_CMD_PIOAVAILUPD:
  1905. qib_force_pio_avail_update(rcd->dd);
  1906. break;
  1907. case QIB_CMD_POLL_TYPE:
  1908. rcd->poll_type = cmd.cmd.poll_type;
  1909. break;
  1910. case QIB_CMD_ARMLAUNCH_CTRL:
  1911. rcd->dd->f_set_armlaunch(rcd->dd, cmd.cmd.armlaunch_ctrl);
  1912. break;
  1913. case QIB_CMD_SDMA_INFLIGHT:
  1914. ret = qib_sdma_get_inflight(user_sdma_queue_fp(fp),
  1915. (u32 __user *) (unsigned long)
  1916. cmd.cmd.sdma_inflight);
  1917. break;
  1918. case QIB_CMD_SDMA_COMPLETE:
  1919. ret = qib_sdma_get_complete(rcd->ppd,
  1920. user_sdma_queue_fp(fp),
  1921. (u32 __user *) (unsigned long)
  1922. cmd.cmd.sdma_complete);
  1923. break;
  1924. case QIB_CMD_ACK_EVENT:
  1925. ret = qib_user_event_ack(rcd, subctxt_fp(fp),
  1926. cmd.cmd.event_mask);
  1927. break;
  1928. }
  1929. if (ret >= 0)
  1930. ret = consumed;
  1931. bail:
  1932. return ret;
  1933. }
  1934. static ssize_t qib_aio_write(struct kiocb *iocb, const struct iovec *iov,
  1935. unsigned long dim, loff_t off)
  1936. {
  1937. struct qib_filedata *fp = iocb->ki_filp->private_data;
  1938. struct qib_ctxtdata *rcd = ctxt_fp(iocb->ki_filp);
  1939. struct qib_user_sdma_queue *pq = fp->pq;
  1940. if (!dim || !pq)
  1941. return -EINVAL;
  1942. return qib_user_sdma_writev(rcd, pq, iov, dim);
  1943. }
  1944. static struct class *qib_class;
  1945. static dev_t qib_dev;
  1946. int qib_cdev_init(int minor, const char *name,
  1947. const struct file_operations *fops,
  1948. struct cdev **cdevp, struct device **devp)
  1949. {
  1950. const dev_t dev = MKDEV(MAJOR(qib_dev), minor);
  1951. struct cdev *cdev;
  1952. struct device *device = NULL;
  1953. int ret;
  1954. cdev = cdev_alloc();
  1955. if (!cdev) {
  1956. pr_err("Could not allocate cdev for minor %d, %s\n",
  1957. minor, name);
  1958. ret = -ENOMEM;
  1959. goto done;
  1960. }
  1961. cdev->owner = THIS_MODULE;
  1962. cdev->ops = fops;
  1963. kobject_set_name(&cdev->kobj, name);
  1964. ret = cdev_add(cdev, dev, 1);
  1965. if (ret < 0) {
  1966. pr_err("Could not add cdev for minor %d, %s (err %d)\n",
  1967. minor, name, -ret);
  1968. goto err_cdev;
  1969. }
  1970. device = device_create(qib_class, NULL, dev, NULL, "%s", name);
  1971. if (!IS_ERR(device))
  1972. goto done;
  1973. ret = PTR_ERR(device);
  1974. device = NULL;
  1975. pr_err("Could not create device for minor %d, %s (err %d)\n",
  1976. minor, name, -ret);
  1977. err_cdev:
  1978. cdev_del(cdev);
  1979. cdev = NULL;
  1980. done:
  1981. *cdevp = cdev;
  1982. *devp = device;
  1983. return ret;
  1984. }
  1985. void qib_cdev_cleanup(struct cdev **cdevp, struct device **devp)
  1986. {
  1987. struct device *device = *devp;
  1988. if (device) {
  1989. device_unregister(device);
  1990. *devp = NULL;
  1991. }
  1992. if (*cdevp) {
  1993. cdev_del(*cdevp);
  1994. *cdevp = NULL;
  1995. }
  1996. }
  1997. static struct cdev *wildcard_cdev;
  1998. static struct device *wildcard_device;
  1999. int __init qib_dev_init(void)
  2000. {
  2001. int ret;
  2002. ret = alloc_chrdev_region(&qib_dev, 0, QIB_NMINORS, QIB_DRV_NAME);
  2003. if (ret < 0) {
  2004. pr_err("Could not allocate chrdev region (err %d)\n", -ret);
  2005. goto done;
  2006. }
  2007. qib_class = class_create(THIS_MODULE, "ipath");
  2008. if (IS_ERR(qib_class)) {
  2009. ret = PTR_ERR(qib_class);
  2010. pr_err("Could not create device class (err %d)\n", -ret);
  2011. unregister_chrdev_region(qib_dev, QIB_NMINORS);
  2012. }
  2013. done:
  2014. return ret;
  2015. }
  2016. void qib_dev_cleanup(void)
  2017. {
  2018. if (qib_class) {
  2019. class_destroy(qib_class);
  2020. qib_class = NULL;
  2021. }
  2022. unregister_chrdev_region(qib_dev, QIB_NMINORS);
  2023. }
  2024. static atomic_t user_count = ATOMIC_INIT(0);
  2025. static void qib_user_remove(struct qib_devdata *dd)
  2026. {
  2027. if (atomic_dec_return(&user_count) == 0)
  2028. qib_cdev_cleanup(&wildcard_cdev, &wildcard_device);
  2029. qib_cdev_cleanup(&dd->user_cdev, &dd->user_device);
  2030. }
  2031. static int qib_user_add(struct qib_devdata *dd)
  2032. {
  2033. char name[10];
  2034. int ret;
  2035. if (atomic_inc_return(&user_count) == 1) {
  2036. ret = qib_cdev_init(0, "ipath", &qib_file_ops,
  2037. &wildcard_cdev, &wildcard_device);
  2038. if (ret)
  2039. goto done;
  2040. }
  2041. snprintf(name, sizeof(name), "ipath%d", dd->unit);
  2042. ret = qib_cdev_init(dd->unit + 1, name, &qib_file_ops,
  2043. &dd->user_cdev, &dd->user_device);
  2044. if (ret)
  2045. qib_user_remove(dd);
  2046. done:
  2047. return ret;
  2048. }
  2049. /*
  2050. * Create per-unit files in /dev
  2051. */
  2052. int qib_device_create(struct qib_devdata *dd)
  2053. {
  2054. int r, ret;
  2055. r = qib_user_add(dd);
  2056. ret = qib_diag_add(dd);
  2057. if (r && !ret)
  2058. ret = r;
  2059. return ret;
  2060. }
  2061. /*
  2062. * Remove per-unit files in /dev
  2063. * void, core kernel returns no errors for this stuff
  2064. */
  2065. void qib_device_remove(struct qib_devdata *dd)
  2066. {
  2067. qib_user_remove(dd);
  2068. qib_diag_remove(dd);
  2069. }