pata_mpiix.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * pata_mpiix.c - Intel MPIIX PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * The MPIIX is different enough to the PIIX4 and friends that we give it
  7. * a separate driver. The old ide/pci code handles this by just not tuning
  8. * MPIIX at all.
  9. *
  10. * The MPIIX also differs in another important way from the majority of PIIX
  11. * devices. The chip is a bridge (pardon the pun) between the old world of
  12. * ISA IDE and PCI IDE. Although the ATA timings are PCI configured the actual
  13. * IDE controller is not decoded in PCI space and the chip does not claim to
  14. * be IDE class PCI. This requires slightly non-standard probe logic compared
  15. * with PCI IDE and also that we do not disable the device when our driver is
  16. * unloaded (as it has many other functions).
  17. *
  18. * The driver conciously keeps this logic internally to avoid pushing quirky
  19. * PATA history into the clean libata layer.
  20. *
  21. * Thinkpad specific note: If you boot an MPIIX using a thinkpad with a PCMCIA
  22. * hard disk present this driver will not detect it. This is not a bug. In this
  23. * configuration the secondary port of the MPIIX is disabled and the addresses
  24. * are decoded by the PCMCIA bridge and therefore are for a generic IDE driver
  25. * to operate.
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/init.h>
  31. #include <linux/blkdev.h>
  32. #include <linux/delay.h>
  33. #include <scsi/scsi_host.h>
  34. #include <linux/libata.h>
  35. #define DRV_NAME "pata_mpiix"
  36. #define DRV_VERSION "0.7.6"
  37. enum {
  38. IDETIM = 0x6C, /* IDE control register */
  39. IORDY = (1 << 1),
  40. PPE = (1 << 2),
  41. FTIM = (1 << 0),
  42. ENABLED = (1 << 15),
  43. SECONDARY = (1 << 14)
  44. };
  45. static int mpiix_pre_reset(struct ata_link *link, unsigned long deadline)
  46. {
  47. struct ata_port *ap = link->ap;
  48. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  49. static const struct pci_bits mpiix_enable_bits = { 0x6D, 1, 0x80, 0x80 };
  50. if (!pci_test_config_bits(pdev, &mpiix_enable_bits))
  51. return -ENOENT;
  52. return ata_std_prereset(link, deadline);
  53. }
  54. /**
  55. * mpiix_error_handler - probe reset
  56. * @ap: ATA port
  57. *
  58. * Perform the ATA probe and bus reset sequence plus specific handling
  59. * for this hardware. The MPIIX has the enable bits in a different place
  60. * to PIIX4 and friends. As a pure PIO device it has no cable detect
  61. */
  62. static void mpiix_error_handler(struct ata_port *ap)
  63. {
  64. ata_bmdma_drive_eh(ap, mpiix_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  65. }
  66. /**
  67. * mpiix_set_piomode - set initial PIO mode data
  68. * @ap: ATA interface
  69. * @adev: ATA device
  70. *
  71. * Called to do the PIO mode setup. The MPIIX allows us to program the
  72. * IORDY sample point (2-5 clocks), recovery (1-4 clocks) and whether
  73. * prefetching or IORDY are used.
  74. *
  75. * This would get very ugly because we can only program timing for one
  76. * device at a time, the other gets PIO0. Fortunately libata calls
  77. * our qc_issue_prot command before a command is issued so we can
  78. * flip the timings back and forth to reduce the pain.
  79. */
  80. static void mpiix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  81. {
  82. int control = 0;
  83. int pio = adev->pio_mode - XFER_PIO_0;
  84. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  85. u16 idetim;
  86. static const /* ISP RTC */
  87. u8 timings[][2] = { { 0, 0 },
  88. { 0, 0 },
  89. { 1, 0 },
  90. { 2, 1 },
  91. { 2, 3 }, };
  92. pci_read_config_word(pdev, IDETIM, &idetim);
  93. /* Mask the IORDY/TIME/PPE for this device */
  94. if (adev->class == ATA_DEV_ATA)
  95. control |= PPE; /* Enable prefetch/posting for disk */
  96. if (ata_pio_need_iordy(adev))
  97. control |= IORDY;
  98. if (pio > 1)
  99. control |= FTIM; /* This drive is on the fast timing bank */
  100. /* Mask out timing and clear both TIME bank selects */
  101. idetim &= 0xCCEE;
  102. idetim &= ~(0x07 << (4 * adev->devno));
  103. idetim |= control << (4 * adev->devno);
  104. idetim |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  105. pci_write_config_word(pdev, IDETIM, idetim);
  106. /* We use ap->private_data as a pointer to the device currently
  107. loaded for timing */
  108. ap->private_data = adev;
  109. }
  110. /**
  111. * mpiix_qc_issue_prot - command issue
  112. * @qc: command pending
  113. *
  114. * Called when the libata layer is about to issue a command. We wrap
  115. * this interface so that we can load the correct ATA timings if
  116. * necessary. Our logic also clears TIME0/TIME1 for the other device so
  117. * that, even if we get this wrong, cycles to the other device will
  118. * be made PIO0.
  119. */
  120. static unsigned int mpiix_qc_issue_prot(struct ata_queued_cmd *qc)
  121. {
  122. struct ata_port *ap = qc->ap;
  123. struct ata_device *adev = qc->dev;
  124. /* If modes have been configured and the channel data is not loaded
  125. then load it. We have to check if pio_mode is set as the core code
  126. does not set adev->pio_mode to XFER_PIO_0 while probing as would be
  127. logical */
  128. if (adev->pio_mode && adev != ap->private_data)
  129. mpiix_set_piomode(ap, adev);
  130. return ata_qc_issue_prot(qc);
  131. }
  132. static struct scsi_host_template mpiix_sht = {
  133. ATA_PIO_SHT(DRV_NAME),
  134. };
  135. static struct ata_port_operations mpiix_port_ops = {
  136. .inherits = &ata_sff_port_ops,
  137. .qc_issue = mpiix_qc_issue_prot,
  138. .cable_detect = ata_cable_40wire,
  139. .set_piomode = mpiix_set_piomode,
  140. .error_handler = mpiix_error_handler,
  141. };
  142. static int mpiix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  143. {
  144. /* Single threaded by the PCI probe logic */
  145. static int printed_version;
  146. struct ata_host *host;
  147. struct ata_port *ap;
  148. void __iomem *cmd_addr, *ctl_addr;
  149. u16 idetim;
  150. int cmd, ctl, irq;
  151. if (!printed_version++)
  152. dev_printk(KERN_DEBUG, &dev->dev, "version " DRV_VERSION "\n");
  153. host = ata_host_alloc(&dev->dev, 1);
  154. if (!host)
  155. return -ENOMEM;
  156. ap = host->ports[0];
  157. /* MPIIX has many functions which can be turned on or off according
  158. to other devices present. Make sure IDE is enabled before we try
  159. and use it */
  160. pci_read_config_word(dev, IDETIM, &idetim);
  161. if (!(idetim & ENABLED))
  162. return -ENODEV;
  163. /* See if it's primary or secondary channel... */
  164. if (!(idetim & SECONDARY)) {
  165. cmd = 0x1F0;
  166. ctl = 0x3F6;
  167. irq = 14;
  168. } else {
  169. cmd = 0x170;
  170. ctl = 0x376;
  171. irq = 15;
  172. }
  173. cmd_addr = devm_ioport_map(&dev->dev, cmd, 8);
  174. ctl_addr = devm_ioport_map(&dev->dev, ctl, 1);
  175. if (!cmd_addr || !ctl_addr)
  176. return -ENOMEM;
  177. ata_port_desc(ap, "cmd 0x%x ctl 0x%x", cmd, ctl);
  178. /* We do our own plumbing to avoid leaking special cases for whacko
  179. ancient hardware into the core code. There are two issues to
  180. worry about. #1 The chip is a bridge so if in legacy mode and
  181. without BARs set fools the setup. #2 If you pci_disable_device
  182. the MPIIX your box goes castors up */
  183. ap->ops = &mpiix_port_ops;
  184. ap->pio_mask = 0x1F;
  185. ap->flags |= ATA_FLAG_SLAVE_POSS;
  186. ap->ioaddr.cmd_addr = cmd_addr;
  187. ap->ioaddr.ctl_addr = ctl_addr;
  188. ap->ioaddr.altstatus_addr = ctl_addr;
  189. /* Let libata fill in the port details */
  190. ata_std_ports(&ap->ioaddr);
  191. /* activate host */
  192. return ata_host_activate(host, irq, ata_interrupt, IRQF_SHARED,
  193. &mpiix_sht);
  194. }
  195. static const struct pci_device_id mpiix[] = {
  196. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371MX), },
  197. { },
  198. };
  199. static struct pci_driver mpiix_pci_driver = {
  200. .name = DRV_NAME,
  201. .id_table = mpiix,
  202. .probe = mpiix_init_one,
  203. .remove = ata_pci_remove_one,
  204. #ifdef CONFIG_PM
  205. .suspend = ata_pci_device_suspend,
  206. .resume = ata_pci_device_resume,
  207. #endif
  208. };
  209. static int __init mpiix_init(void)
  210. {
  211. return pci_register_driver(&mpiix_pci_driver);
  212. }
  213. static void __exit mpiix_exit(void)
  214. {
  215. pci_unregister_driver(&mpiix_pci_driver);
  216. }
  217. MODULE_AUTHOR("Alan Cox");
  218. MODULE_DESCRIPTION("low-level driver for Intel MPIIX");
  219. MODULE_LICENSE("GPL");
  220. MODULE_DEVICE_TABLE(pci, mpiix);
  221. MODULE_VERSION(DRV_VERSION);
  222. module_init(mpiix_init);
  223. module_exit(mpiix_exit);