ahci.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <linux/dmi.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "ahci"
  48. #define DRV_VERSION "3.0"
  49. static int ahci_skip_host_reset;
  50. module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
  51. MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
  52. static int ahci_enable_alpm(struct ata_port *ap,
  53. enum link_pm policy);
  54. static void ahci_disable_alpm(struct ata_port *ap);
  55. enum {
  56. AHCI_PCI_BAR = 5,
  57. AHCI_MAX_PORTS = 32,
  58. AHCI_MAX_SG = 168, /* hardware max is 64K */
  59. AHCI_DMA_BOUNDARY = 0xffffffff,
  60. AHCI_MAX_CMDS = 32,
  61. AHCI_CMD_SZ = 32,
  62. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  63. AHCI_RX_FIS_SZ = 256,
  64. AHCI_CMD_TBL_CDB = 0x40,
  65. AHCI_CMD_TBL_HDR_SZ = 0x80,
  66. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  67. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  68. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  69. AHCI_RX_FIS_SZ,
  70. AHCI_IRQ_ON_SG = (1 << 31),
  71. AHCI_CMD_ATAPI = (1 << 5),
  72. AHCI_CMD_WRITE = (1 << 6),
  73. AHCI_CMD_PREFETCH = (1 << 7),
  74. AHCI_CMD_RESET = (1 << 8),
  75. AHCI_CMD_CLR_BUSY = (1 << 10),
  76. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  77. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  78. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  79. board_ahci = 0,
  80. board_ahci_vt8251 = 1,
  81. board_ahci_ign_iferr = 2,
  82. board_ahci_sb600 = 3,
  83. board_ahci_mv = 4,
  84. board_ahci_sb700 = 5,
  85. /* global controller registers */
  86. HOST_CAP = 0x00, /* host capabilities */
  87. HOST_CTL = 0x04, /* global host control */
  88. HOST_IRQ_STAT = 0x08, /* interrupt status */
  89. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  90. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  91. /* HOST_CTL bits */
  92. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  93. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  94. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  95. /* HOST_CAP bits */
  96. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  97. HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
  98. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  99. HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
  100. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  101. HOST_CAP_SNTF = (1 << 29), /* SNotification register */
  102. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  103. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  104. /* registers for each SATA port */
  105. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  106. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  107. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  108. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  109. PORT_IRQ_STAT = 0x10, /* interrupt status */
  110. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  111. PORT_CMD = 0x18, /* port command */
  112. PORT_TFDATA = 0x20, /* taskfile data */
  113. PORT_SIG = 0x24, /* device TF signature */
  114. PORT_CMD_ISSUE = 0x38, /* command issue */
  115. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  116. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  117. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  118. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  119. PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
  120. /* PORT_IRQ_{STAT,MASK} bits */
  121. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  122. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  123. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  124. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  125. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  126. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  127. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  128. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  129. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  130. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  131. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  132. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  133. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  134. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  135. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  136. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  137. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  138. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  139. PORT_IRQ_IF_ERR |
  140. PORT_IRQ_CONNECT |
  141. PORT_IRQ_PHYRDY |
  142. PORT_IRQ_UNK_FIS |
  143. PORT_IRQ_BAD_PMP,
  144. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  145. PORT_IRQ_TF_ERR |
  146. PORT_IRQ_HBUS_DATA_ERR,
  147. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  148. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  149. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  150. /* PORT_CMD bits */
  151. PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
  152. PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
  153. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  154. PORT_CMD_PMP = (1 << 17), /* PMP attached */
  155. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  156. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  157. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  158. PORT_CMD_CLO = (1 << 3), /* Command list override */
  159. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  160. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  161. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  162. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  163. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  164. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  165. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  166. /* hpriv->flags bits */
  167. AHCI_HFLAG_NO_NCQ = (1 << 0),
  168. AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
  169. AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
  170. AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
  171. AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
  172. AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
  173. AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
  174. AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
  175. AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
  176. /* ap->flags bits */
  177. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  178. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  179. ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
  180. ATA_FLAG_IPM,
  181. ICH_MAP = 0x90, /* ICH MAP register */
  182. };
  183. struct ahci_cmd_hdr {
  184. __le32 opts;
  185. __le32 status;
  186. __le32 tbl_addr;
  187. __le32 tbl_addr_hi;
  188. __le32 reserved[4];
  189. };
  190. struct ahci_sg {
  191. __le32 addr;
  192. __le32 addr_hi;
  193. __le32 reserved;
  194. __le32 flags_size;
  195. };
  196. struct ahci_host_priv {
  197. unsigned int flags; /* AHCI_HFLAG_* */
  198. u32 cap; /* cap to use */
  199. u32 port_map; /* port map to use */
  200. u32 saved_cap; /* saved initial cap */
  201. u32 saved_port_map; /* saved initial port_map */
  202. };
  203. struct ahci_port_priv {
  204. struct ata_link *active_link;
  205. struct ahci_cmd_hdr *cmd_slot;
  206. dma_addr_t cmd_slot_dma;
  207. void *cmd_tbl;
  208. dma_addr_t cmd_tbl_dma;
  209. void *rx_fis;
  210. dma_addr_t rx_fis_dma;
  211. /* for NCQ spurious interrupt analysis */
  212. unsigned int ncq_saw_d2h:1;
  213. unsigned int ncq_saw_dmas:1;
  214. unsigned int ncq_saw_sdb:1;
  215. u32 intr_mask; /* interrupts to enable */
  216. };
  217. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  218. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  219. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  220. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  221. static int ahci_port_start(struct ata_port *ap);
  222. static void ahci_port_stop(struct ata_port *ap);
  223. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  224. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  225. static u8 ahci_check_status(struct ata_port *ap);
  226. static void ahci_freeze(struct ata_port *ap);
  227. static void ahci_thaw(struct ata_port *ap);
  228. static void ahci_pmp_attach(struct ata_port *ap);
  229. static void ahci_pmp_detach(struct ata_port *ap);
  230. static void ahci_error_handler(struct ata_port *ap);
  231. static void ahci_vt8251_error_handler(struct ata_port *ap);
  232. static void ahci_p5wdh_error_handler(struct ata_port *ap);
  233. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  234. static int ahci_port_resume(struct ata_port *ap);
  235. static void ahci_dev_config(struct ata_device *dev);
  236. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
  237. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  238. u32 opts);
  239. #ifdef CONFIG_PM
  240. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  241. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  242. static int ahci_pci_device_resume(struct pci_dev *pdev);
  243. #endif
  244. static struct class_device_attribute *ahci_shost_attrs[] = {
  245. &class_device_attr_link_power_management_policy,
  246. NULL
  247. };
  248. static struct scsi_host_template ahci_sht = {
  249. ATA_NCQ_SHT(DRV_NAME),
  250. .can_queue = AHCI_MAX_CMDS - 1,
  251. .sg_tablesize = AHCI_MAX_SG,
  252. .dma_boundary = AHCI_DMA_BOUNDARY,
  253. .shost_attrs = ahci_shost_attrs,
  254. };
  255. static struct ata_port_operations ahci_ops = {
  256. .inherits = &sata_pmp_port_ops,
  257. .check_status = ahci_check_status,
  258. .check_altstatus = ahci_check_status,
  259. .tf_read = ahci_tf_read,
  260. .qc_defer = sata_pmp_qc_defer_cmd_switch,
  261. .qc_prep = ahci_qc_prep,
  262. .qc_issue = ahci_qc_issue,
  263. .freeze = ahci_freeze,
  264. .thaw = ahci_thaw,
  265. .error_handler = ahci_error_handler,
  266. .post_internal_cmd = ahci_post_internal_cmd,
  267. .dev_config = ahci_dev_config,
  268. .scr_read = ahci_scr_read,
  269. .scr_write = ahci_scr_write,
  270. .pmp_attach = ahci_pmp_attach,
  271. .pmp_detach = ahci_pmp_detach,
  272. .enable_pm = ahci_enable_alpm,
  273. .disable_pm = ahci_disable_alpm,
  274. #ifdef CONFIG_PM
  275. .port_suspend = ahci_port_suspend,
  276. .port_resume = ahci_port_resume,
  277. #endif
  278. .port_start = ahci_port_start,
  279. .port_stop = ahci_port_stop,
  280. };
  281. static struct ata_port_operations ahci_vt8251_ops = {
  282. .inherits = &ahci_ops,
  283. .error_handler = ahci_vt8251_error_handler,
  284. };
  285. static struct ata_port_operations ahci_p5wdh_ops = {
  286. .inherits = &ahci_ops,
  287. .error_handler = ahci_p5wdh_error_handler,
  288. };
  289. #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
  290. static const struct ata_port_info ahci_port_info[] = {
  291. /* board_ahci */
  292. {
  293. .flags = AHCI_FLAG_COMMON,
  294. .pio_mask = 0x1f, /* pio0-4 */
  295. .udma_mask = ATA_UDMA6,
  296. .port_ops = &ahci_ops,
  297. },
  298. /* board_ahci_vt8251 */
  299. {
  300. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
  301. .flags = AHCI_FLAG_COMMON,
  302. .pio_mask = 0x1f, /* pio0-4 */
  303. .udma_mask = ATA_UDMA6,
  304. .port_ops = &ahci_vt8251_ops,
  305. },
  306. /* board_ahci_ign_iferr */
  307. {
  308. AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
  309. .flags = AHCI_FLAG_COMMON,
  310. .pio_mask = 0x1f, /* pio0-4 */
  311. .udma_mask = ATA_UDMA6,
  312. .port_ops = &ahci_ops,
  313. },
  314. /* board_ahci_sb600 */
  315. {
  316. AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
  317. AHCI_HFLAG_32BIT_ONLY |
  318. AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP),
  319. .flags = AHCI_FLAG_COMMON,
  320. .pio_mask = 0x1f, /* pio0-4 */
  321. .udma_mask = ATA_UDMA6,
  322. .port_ops = &ahci_ops,
  323. },
  324. /* board_ahci_mv */
  325. {
  326. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
  327. AHCI_HFLAG_MV_PATA),
  328. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  329. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  330. .pio_mask = 0x1f, /* pio0-4 */
  331. .udma_mask = ATA_UDMA6,
  332. .port_ops = &ahci_ops,
  333. },
  334. /* board_ahci_sb700 */
  335. {
  336. AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
  337. AHCI_HFLAG_NO_PMP),
  338. .flags = AHCI_FLAG_COMMON,
  339. .pio_mask = 0x1f, /* pio0-4 */
  340. .udma_mask = ATA_UDMA6,
  341. .port_ops = &ahci_ops,
  342. },
  343. };
  344. static const struct pci_device_id ahci_pci_tbl[] = {
  345. /* Intel */
  346. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  347. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  348. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  349. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  350. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  351. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  352. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  353. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  354. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  355. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  356. { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
  357. { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
  358. { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
  359. { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
  360. { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
  361. { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
  362. { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
  363. { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
  364. { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
  365. { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
  366. { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
  367. { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
  368. { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
  369. { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
  370. { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
  371. { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
  372. { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
  373. { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
  374. { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
  375. { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
  376. { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
  377. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  378. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  379. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  380. /* ATI */
  381. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  382. { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
  383. { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
  384. { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
  385. { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
  386. { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
  387. { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
  388. /* VIA */
  389. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  390. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  391. /* NVIDIA */
  392. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  393. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  394. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  395. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  396. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  397. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  398. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  399. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  400. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  401. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  402. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  403. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  404. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  405. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  406. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  407. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  408. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  409. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  410. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  411. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  412. { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
  413. { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
  414. { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
  415. { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
  416. { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
  417. { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
  418. { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
  419. { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
  420. { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
  421. { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
  422. { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
  423. { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
  424. { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
  425. { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
  426. { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
  427. { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
  428. { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
  429. { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
  430. { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
  431. { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
  432. { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
  433. { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
  434. { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
  435. { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
  436. { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
  437. { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
  438. { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
  439. { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
  440. { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
  441. { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
  442. { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
  443. { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
  444. { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
  445. { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
  446. { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
  447. { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
  448. { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
  449. { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
  450. { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
  451. { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
  452. { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
  453. { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
  454. { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
  455. { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
  456. { PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci }, /* MCP7B */
  457. { PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci }, /* MCP7B */
  458. { PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci }, /* MCP7B */
  459. { PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci }, /* MCP7B */
  460. /* SiS */
  461. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  462. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  463. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  464. /* Marvell */
  465. { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
  466. { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
  467. /* Generic, PCI class code for AHCI */
  468. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  469. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  470. { } /* terminate list */
  471. };
  472. static struct pci_driver ahci_pci_driver = {
  473. .name = DRV_NAME,
  474. .id_table = ahci_pci_tbl,
  475. .probe = ahci_init_one,
  476. .remove = ata_pci_remove_one,
  477. #ifdef CONFIG_PM
  478. .suspend = ahci_pci_device_suspend,
  479. .resume = ahci_pci_device_resume,
  480. #endif
  481. };
  482. static inline int ahci_nr_ports(u32 cap)
  483. {
  484. return (cap & 0x1f) + 1;
  485. }
  486. static inline void __iomem *__ahci_port_base(struct ata_host *host,
  487. unsigned int port_no)
  488. {
  489. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  490. return mmio + 0x100 + (port_no * 0x80);
  491. }
  492. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  493. {
  494. return __ahci_port_base(ap->host, ap->port_no);
  495. }
  496. static void ahci_enable_ahci(void __iomem *mmio)
  497. {
  498. u32 tmp;
  499. /* turn on AHCI_EN */
  500. tmp = readl(mmio + HOST_CTL);
  501. if (!(tmp & HOST_AHCI_EN)) {
  502. tmp |= HOST_AHCI_EN;
  503. writel(tmp, mmio + HOST_CTL);
  504. tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
  505. WARN_ON(!(tmp & HOST_AHCI_EN));
  506. }
  507. }
  508. /**
  509. * ahci_save_initial_config - Save and fixup initial config values
  510. * @pdev: target PCI device
  511. * @hpriv: host private area to store config values
  512. *
  513. * Some registers containing configuration info might be setup by
  514. * BIOS and might be cleared on reset. This function saves the
  515. * initial values of those registers into @hpriv such that they
  516. * can be restored after controller reset.
  517. *
  518. * If inconsistent, config values are fixed up by this function.
  519. *
  520. * LOCKING:
  521. * None.
  522. */
  523. static void ahci_save_initial_config(struct pci_dev *pdev,
  524. struct ahci_host_priv *hpriv)
  525. {
  526. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  527. u32 cap, port_map;
  528. int i;
  529. int mv;
  530. /* make sure AHCI mode is enabled before accessing CAP */
  531. ahci_enable_ahci(mmio);
  532. /* Values prefixed with saved_ are written back to host after
  533. * reset. Values without are used for driver operation.
  534. */
  535. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  536. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  537. /* some chips have errata preventing 64bit use */
  538. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  539. dev_printk(KERN_INFO, &pdev->dev,
  540. "controller can't do 64bit DMA, forcing 32bit\n");
  541. cap &= ~HOST_CAP_64;
  542. }
  543. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  544. dev_printk(KERN_INFO, &pdev->dev,
  545. "controller can't do NCQ, turning off CAP_NCQ\n");
  546. cap &= ~HOST_CAP_NCQ;
  547. }
  548. if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  549. dev_printk(KERN_INFO, &pdev->dev,
  550. "controller can't do PMP, turning off CAP_PMP\n");
  551. cap &= ~HOST_CAP_PMP;
  552. }
  553. /*
  554. * Temporary Marvell 6145 hack: PATA port presence
  555. * is asserted through the standard AHCI port
  556. * presence register, as bit 4 (counting from 0)
  557. */
  558. if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
  559. if (pdev->device == 0x6121)
  560. mv = 0x3;
  561. else
  562. mv = 0xf;
  563. dev_printk(KERN_ERR, &pdev->dev,
  564. "MV_AHCI HACK: port_map %x -> %x\n",
  565. port_map,
  566. port_map & mv);
  567. port_map &= mv;
  568. }
  569. /* cross check port_map and cap.n_ports */
  570. if (port_map) {
  571. int map_ports = 0;
  572. for (i = 0; i < AHCI_MAX_PORTS; i++)
  573. if (port_map & (1 << i))
  574. map_ports++;
  575. /* If PI has more ports than n_ports, whine, clear
  576. * port_map and let it be generated from n_ports.
  577. */
  578. if (map_ports > ahci_nr_ports(cap)) {
  579. dev_printk(KERN_WARNING, &pdev->dev,
  580. "implemented port map (0x%x) contains more "
  581. "ports than nr_ports (%u), using nr_ports\n",
  582. port_map, ahci_nr_ports(cap));
  583. port_map = 0;
  584. }
  585. }
  586. /* fabricate port_map from cap.nr_ports */
  587. if (!port_map) {
  588. port_map = (1 << ahci_nr_ports(cap)) - 1;
  589. dev_printk(KERN_WARNING, &pdev->dev,
  590. "forcing PORTS_IMPL to 0x%x\n", port_map);
  591. /* write the fixed up value to the PI register */
  592. hpriv->saved_port_map = port_map;
  593. }
  594. /* record values to use during operation */
  595. hpriv->cap = cap;
  596. hpriv->port_map = port_map;
  597. }
  598. /**
  599. * ahci_restore_initial_config - Restore initial config
  600. * @host: target ATA host
  601. *
  602. * Restore initial config stored by ahci_save_initial_config().
  603. *
  604. * LOCKING:
  605. * None.
  606. */
  607. static void ahci_restore_initial_config(struct ata_host *host)
  608. {
  609. struct ahci_host_priv *hpriv = host->private_data;
  610. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  611. writel(hpriv->saved_cap, mmio + HOST_CAP);
  612. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  613. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  614. }
  615. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  616. {
  617. static const int offset[] = {
  618. [SCR_STATUS] = PORT_SCR_STAT,
  619. [SCR_CONTROL] = PORT_SCR_CTL,
  620. [SCR_ERROR] = PORT_SCR_ERR,
  621. [SCR_ACTIVE] = PORT_SCR_ACT,
  622. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  623. };
  624. struct ahci_host_priv *hpriv = ap->host->private_data;
  625. if (sc_reg < ARRAY_SIZE(offset) &&
  626. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  627. return offset[sc_reg];
  628. return 0;
  629. }
  630. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  631. {
  632. void __iomem *port_mmio = ahci_port_base(ap);
  633. int offset = ahci_scr_offset(ap, sc_reg);
  634. if (offset) {
  635. *val = readl(port_mmio + offset);
  636. return 0;
  637. }
  638. return -EINVAL;
  639. }
  640. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  641. {
  642. void __iomem *port_mmio = ahci_port_base(ap);
  643. int offset = ahci_scr_offset(ap, sc_reg);
  644. if (offset) {
  645. writel(val, port_mmio + offset);
  646. return 0;
  647. }
  648. return -EINVAL;
  649. }
  650. static void ahci_start_engine(struct ata_port *ap)
  651. {
  652. void __iomem *port_mmio = ahci_port_base(ap);
  653. u32 tmp;
  654. /* start DMA */
  655. tmp = readl(port_mmio + PORT_CMD);
  656. tmp |= PORT_CMD_START;
  657. writel(tmp, port_mmio + PORT_CMD);
  658. readl(port_mmio + PORT_CMD); /* flush */
  659. }
  660. static int ahci_stop_engine(struct ata_port *ap)
  661. {
  662. void __iomem *port_mmio = ahci_port_base(ap);
  663. u32 tmp;
  664. tmp = readl(port_mmio + PORT_CMD);
  665. /* check if the HBA is idle */
  666. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  667. return 0;
  668. /* setting HBA to idle */
  669. tmp &= ~PORT_CMD_START;
  670. writel(tmp, port_mmio + PORT_CMD);
  671. /* wait for engine to stop. This could be as long as 500 msec */
  672. tmp = ata_wait_register(port_mmio + PORT_CMD,
  673. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  674. if (tmp & PORT_CMD_LIST_ON)
  675. return -EIO;
  676. return 0;
  677. }
  678. static void ahci_start_fis_rx(struct ata_port *ap)
  679. {
  680. void __iomem *port_mmio = ahci_port_base(ap);
  681. struct ahci_host_priv *hpriv = ap->host->private_data;
  682. struct ahci_port_priv *pp = ap->private_data;
  683. u32 tmp;
  684. /* set FIS registers */
  685. if (hpriv->cap & HOST_CAP_64)
  686. writel((pp->cmd_slot_dma >> 16) >> 16,
  687. port_mmio + PORT_LST_ADDR_HI);
  688. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  689. if (hpriv->cap & HOST_CAP_64)
  690. writel((pp->rx_fis_dma >> 16) >> 16,
  691. port_mmio + PORT_FIS_ADDR_HI);
  692. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  693. /* enable FIS reception */
  694. tmp = readl(port_mmio + PORT_CMD);
  695. tmp |= PORT_CMD_FIS_RX;
  696. writel(tmp, port_mmio + PORT_CMD);
  697. /* flush */
  698. readl(port_mmio + PORT_CMD);
  699. }
  700. static int ahci_stop_fis_rx(struct ata_port *ap)
  701. {
  702. void __iomem *port_mmio = ahci_port_base(ap);
  703. u32 tmp;
  704. /* disable FIS reception */
  705. tmp = readl(port_mmio + PORT_CMD);
  706. tmp &= ~PORT_CMD_FIS_RX;
  707. writel(tmp, port_mmio + PORT_CMD);
  708. /* wait for completion, spec says 500ms, give it 1000 */
  709. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  710. PORT_CMD_FIS_ON, 10, 1000);
  711. if (tmp & PORT_CMD_FIS_ON)
  712. return -EBUSY;
  713. return 0;
  714. }
  715. static void ahci_power_up(struct ata_port *ap)
  716. {
  717. struct ahci_host_priv *hpriv = ap->host->private_data;
  718. void __iomem *port_mmio = ahci_port_base(ap);
  719. u32 cmd;
  720. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  721. /* spin up device */
  722. if (hpriv->cap & HOST_CAP_SSS) {
  723. cmd |= PORT_CMD_SPIN_UP;
  724. writel(cmd, port_mmio + PORT_CMD);
  725. }
  726. /* wake up link */
  727. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  728. }
  729. static void ahci_disable_alpm(struct ata_port *ap)
  730. {
  731. struct ahci_host_priv *hpriv = ap->host->private_data;
  732. void __iomem *port_mmio = ahci_port_base(ap);
  733. u32 cmd;
  734. struct ahci_port_priv *pp = ap->private_data;
  735. /* IPM bits should be disabled by libata-core */
  736. /* get the existing command bits */
  737. cmd = readl(port_mmio + PORT_CMD);
  738. /* disable ALPM and ASP */
  739. cmd &= ~PORT_CMD_ASP;
  740. cmd &= ~PORT_CMD_ALPE;
  741. /* force the interface back to active */
  742. cmd |= PORT_CMD_ICC_ACTIVE;
  743. /* write out new cmd value */
  744. writel(cmd, port_mmio + PORT_CMD);
  745. cmd = readl(port_mmio + PORT_CMD);
  746. /* wait 10ms to be sure we've come out of any low power state */
  747. msleep(10);
  748. /* clear out any PhyRdy stuff from interrupt status */
  749. writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
  750. /* go ahead and clean out PhyRdy Change from Serror too */
  751. ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
  752. /*
  753. * Clear flag to indicate that we should ignore all PhyRdy
  754. * state changes
  755. */
  756. hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
  757. /*
  758. * Enable interrupts on Phy Ready.
  759. */
  760. pp->intr_mask |= PORT_IRQ_PHYRDY;
  761. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  762. /*
  763. * don't change the link pm policy - we can be called
  764. * just to turn of link pm temporarily
  765. */
  766. }
  767. static int ahci_enable_alpm(struct ata_port *ap,
  768. enum link_pm policy)
  769. {
  770. struct ahci_host_priv *hpriv = ap->host->private_data;
  771. void __iomem *port_mmio = ahci_port_base(ap);
  772. u32 cmd;
  773. struct ahci_port_priv *pp = ap->private_data;
  774. u32 asp;
  775. /* Make sure the host is capable of link power management */
  776. if (!(hpriv->cap & HOST_CAP_ALPM))
  777. return -EINVAL;
  778. switch (policy) {
  779. case MAX_PERFORMANCE:
  780. case NOT_AVAILABLE:
  781. /*
  782. * if we came here with NOT_AVAILABLE,
  783. * it just means this is the first time we
  784. * have tried to enable - default to max performance,
  785. * and let the user go to lower power modes on request.
  786. */
  787. ahci_disable_alpm(ap);
  788. return 0;
  789. case MIN_POWER:
  790. /* configure HBA to enter SLUMBER */
  791. asp = PORT_CMD_ASP;
  792. break;
  793. case MEDIUM_POWER:
  794. /* configure HBA to enter PARTIAL */
  795. asp = 0;
  796. break;
  797. default:
  798. return -EINVAL;
  799. }
  800. /*
  801. * Disable interrupts on Phy Ready. This keeps us from
  802. * getting woken up due to spurious phy ready interrupts
  803. * TBD - Hot plug should be done via polling now, is
  804. * that even supported?
  805. */
  806. pp->intr_mask &= ~PORT_IRQ_PHYRDY;
  807. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  808. /*
  809. * Set a flag to indicate that we should ignore all PhyRdy
  810. * state changes since these can happen now whenever we
  811. * change link state
  812. */
  813. hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
  814. /* get the existing command bits */
  815. cmd = readl(port_mmio + PORT_CMD);
  816. /*
  817. * Set ASP based on Policy
  818. */
  819. cmd |= asp;
  820. /*
  821. * Setting this bit will instruct the HBA to aggressively
  822. * enter a lower power link state when it's appropriate and
  823. * based on the value set above for ASP
  824. */
  825. cmd |= PORT_CMD_ALPE;
  826. /* write out new cmd value */
  827. writel(cmd, port_mmio + PORT_CMD);
  828. cmd = readl(port_mmio + PORT_CMD);
  829. /* IPM bits should be set by libata-core */
  830. return 0;
  831. }
  832. #ifdef CONFIG_PM
  833. static void ahci_power_down(struct ata_port *ap)
  834. {
  835. struct ahci_host_priv *hpriv = ap->host->private_data;
  836. void __iomem *port_mmio = ahci_port_base(ap);
  837. u32 cmd, scontrol;
  838. if (!(hpriv->cap & HOST_CAP_SSS))
  839. return;
  840. /* put device into listen mode, first set PxSCTL.DET to 0 */
  841. scontrol = readl(port_mmio + PORT_SCR_CTL);
  842. scontrol &= ~0xf;
  843. writel(scontrol, port_mmio + PORT_SCR_CTL);
  844. /* then set PxCMD.SUD to 0 */
  845. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  846. cmd &= ~PORT_CMD_SPIN_UP;
  847. writel(cmd, port_mmio + PORT_CMD);
  848. }
  849. #endif
  850. static void ahci_start_port(struct ata_port *ap)
  851. {
  852. /* enable FIS reception */
  853. ahci_start_fis_rx(ap);
  854. /* enable DMA */
  855. ahci_start_engine(ap);
  856. }
  857. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  858. {
  859. int rc;
  860. /* disable DMA */
  861. rc = ahci_stop_engine(ap);
  862. if (rc) {
  863. *emsg = "failed to stop engine";
  864. return rc;
  865. }
  866. /* disable FIS reception */
  867. rc = ahci_stop_fis_rx(ap);
  868. if (rc) {
  869. *emsg = "failed stop FIS RX";
  870. return rc;
  871. }
  872. return 0;
  873. }
  874. static int ahci_reset_controller(struct ata_host *host)
  875. {
  876. struct pci_dev *pdev = to_pci_dev(host->dev);
  877. struct ahci_host_priv *hpriv = host->private_data;
  878. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  879. u32 tmp;
  880. /* we must be in AHCI mode, before using anything
  881. * AHCI-specific, such as HOST_RESET.
  882. */
  883. ahci_enable_ahci(mmio);
  884. /* global controller reset */
  885. if (!ahci_skip_host_reset) {
  886. tmp = readl(mmio + HOST_CTL);
  887. if ((tmp & HOST_RESET) == 0) {
  888. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  889. readl(mmio + HOST_CTL); /* flush */
  890. }
  891. /* reset must complete within 1 second, or
  892. * the hardware should be considered fried.
  893. */
  894. ssleep(1);
  895. tmp = readl(mmio + HOST_CTL);
  896. if (tmp & HOST_RESET) {
  897. dev_printk(KERN_ERR, host->dev,
  898. "controller reset failed (0x%x)\n", tmp);
  899. return -EIO;
  900. }
  901. /* turn on AHCI mode */
  902. ahci_enable_ahci(mmio);
  903. /* Some registers might be cleared on reset. Restore
  904. * initial values.
  905. */
  906. ahci_restore_initial_config(host);
  907. } else
  908. dev_printk(KERN_INFO, host->dev,
  909. "skipping global host reset\n");
  910. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  911. u16 tmp16;
  912. /* configure PCS */
  913. pci_read_config_word(pdev, 0x92, &tmp16);
  914. if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
  915. tmp16 |= hpriv->port_map;
  916. pci_write_config_word(pdev, 0x92, tmp16);
  917. }
  918. }
  919. return 0;
  920. }
  921. static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
  922. int port_no, void __iomem *mmio,
  923. void __iomem *port_mmio)
  924. {
  925. const char *emsg = NULL;
  926. int rc;
  927. u32 tmp;
  928. /* make sure port is not active */
  929. rc = ahci_deinit_port(ap, &emsg);
  930. if (rc)
  931. dev_printk(KERN_WARNING, &pdev->dev,
  932. "%s (%d)\n", emsg, rc);
  933. /* clear SError */
  934. tmp = readl(port_mmio + PORT_SCR_ERR);
  935. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  936. writel(tmp, port_mmio + PORT_SCR_ERR);
  937. /* clear port IRQ */
  938. tmp = readl(port_mmio + PORT_IRQ_STAT);
  939. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  940. if (tmp)
  941. writel(tmp, port_mmio + PORT_IRQ_STAT);
  942. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  943. }
  944. static void ahci_init_controller(struct ata_host *host)
  945. {
  946. struct ahci_host_priv *hpriv = host->private_data;
  947. struct pci_dev *pdev = to_pci_dev(host->dev);
  948. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  949. int i;
  950. void __iomem *port_mmio;
  951. u32 tmp;
  952. int mv;
  953. if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
  954. if (pdev->device == 0x6121)
  955. mv = 2;
  956. else
  957. mv = 4;
  958. port_mmio = __ahci_port_base(host, mv);
  959. writel(0, port_mmio + PORT_IRQ_MASK);
  960. /* clear port IRQ */
  961. tmp = readl(port_mmio + PORT_IRQ_STAT);
  962. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  963. if (tmp)
  964. writel(tmp, port_mmio + PORT_IRQ_STAT);
  965. }
  966. for (i = 0; i < host->n_ports; i++) {
  967. struct ata_port *ap = host->ports[i];
  968. port_mmio = ahci_port_base(ap);
  969. if (ata_port_is_dummy(ap))
  970. continue;
  971. ahci_port_init(pdev, ap, i, mmio, port_mmio);
  972. }
  973. tmp = readl(mmio + HOST_CTL);
  974. VPRINTK("HOST_CTL 0x%x\n", tmp);
  975. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  976. tmp = readl(mmio + HOST_CTL);
  977. VPRINTK("HOST_CTL 0x%x\n", tmp);
  978. }
  979. static void ahci_dev_config(struct ata_device *dev)
  980. {
  981. struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
  982. if (hpriv->flags & AHCI_HFLAG_SECT255) {
  983. dev->max_sectors = 255;
  984. ata_dev_printk(dev, KERN_INFO,
  985. "SB600 AHCI: limiting to 255 sectors per cmd\n");
  986. }
  987. }
  988. static unsigned int ahci_dev_classify(struct ata_port *ap)
  989. {
  990. void __iomem *port_mmio = ahci_port_base(ap);
  991. struct ata_taskfile tf;
  992. u32 tmp;
  993. tmp = readl(port_mmio + PORT_SIG);
  994. tf.lbah = (tmp >> 24) & 0xff;
  995. tf.lbam = (tmp >> 16) & 0xff;
  996. tf.lbal = (tmp >> 8) & 0xff;
  997. tf.nsect = (tmp) & 0xff;
  998. return ata_dev_classify(&tf);
  999. }
  1000. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  1001. u32 opts)
  1002. {
  1003. dma_addr_t cmd_tbl_dma;
  1004. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  1005. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  1006. pp->cmd_slot[tag].status = 0;
  1007. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  1008. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  1009. }
  1010. static int ahci_kick_engine(struct ata_port *ap, int force_restart)
  1011. {
  1012. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1013. struct ahci_host_priv *hpriv = ap->host->private_data;
  1014. u32 tmp;
  1015. int busy, rc;
  1016. /* do we need to kick the port? */
  1017. busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
  1018. if (!busy && !force_restart)
  1019. return 0;
  1020. /* stop engine */
  1021. rc = ahci_stop_engine(ap);
  1022. if (rc)
  1023. goto out_restart;
  1024. /* need to do CLO? */
  1025. if (!busy) {
  1026. rc = 0;
  1027. goto out_restart;
  1028. }
  1029. if (!(hpriv->cap & HOST_CAP_CLO)) {
  1030. rc = -EOPNOTSUPP;
  1031. goto out_restart;
  1032. }
  1033. /* perform CLO */
  1034. tmp = readl(port_mmio + PORT_CMD);
  1035. tmp |= PORT_CMD_CLO;
  1036. writel(tmp, port_mmio + PORT_CMD);
  1037. rc = 0;
  1038. tmp = ata_wait_register(port_mmio + PORT_CMD,
  1039. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  1040. if (tmp & PORT_CMD_CLO)
  1041. rc = -EIO;
  1042. /* restart engine */
  1043. out_restart:
  1044. ahci_start_engine(ap);
  1045. return rc;
  1046. }
  1047. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  1048. struct ata_taskfile *tf, int is_cmd, u16 flags,
  1049. unsigned long timeout_msec)
  1050. {
  1051. const u32 cmd_fis_len = 5; /* five dwords */
  1052. struct ahci_port_priv *pp = ap->private_data;
  1053. void __iomem *port_mmio = ahci_port_base(ap);
  1054. u8 *fis = pp->cmd_tbl;
  1055. u32 tmp;
  1056. /* prep the command */
  1057. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  1058. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  1059. /* issue & wait */
  1060. writel(1, port_mmio + PORT_CMD_ISSUE);
  1061. if (timeout_msec) {
  1062. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
  1063. 1, timeout_msec);
  1064. if (tmp & 0x1) {
  1065. ahci_kick_engine(ap, 1);
  1066. return -EBUSY;
  1067. }
  1068. } else
  1069. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1070. return 0;
  1071. }
  1072. static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  1073. int pmp, unsigned long deadline)
  1074. {
  1075. struct ata_port *ap = link->ap;
  1076. const char *reason = NULL;
  1077. unsigned long now, msecs;
  1078. struct ata_taskfile tf;
  1079. int rc;
  1080. DPRINTK("ENTER\n");
  1081. if (ata_link_offline(link)) {
  1082. DPRINTK("PHY reports no device\n");
  1083. *class = ATA_DEV_NONE;
  1084. return 0;
  1085. }
  1086. /* prepare for SRST (AHCI-1.1 10.4.1) */
  1087. rc = ahci_kick_engine(ap, 1);
  1088. if (rc && rc != -EOPNOTSUPP)
  1089. ata_link_printk(link, KERN_WARNING,
  1090. "failed to reset engine (errno=%d)\n", rc);
  1091. ata_tf_init(link->device, &tf);
  1092. /* issue the first D2H Register FIS */
  1093. msecs = 0;
  1094. now = jiffies;
  1095. if (time_after(now, deadline))
  1096. msecs = jiffies_to_msecs(deadline - now);
  1097. tf.ctl |= ATA_SRST;
  1098. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  1099. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  1100. rc = -EIO;
  1101. reason = "1st FIS failed";
  1102. goto fail;
  1103. }
  1104. /* spec says at least 5us, but be generous and sleep for 1ms */
  1105. msleep(1);
  1106. /* issue the second D2H Register FIS */
  1107. tf.ctl &= ~ATA_SRST;
  1108. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  1109. /* wait a while before checking status */
  1110. ata_wait_after_reset(ap, deadline);
  1111. rc = ata_wait_ready(ap, deadline);
  1112. /* link occupied, -ENODEV too is an error */
  1113. if (rc) {
  1114. reason = "device not ready";
  1115. goto fail;
  1116. }
  1117. *class = ahci_dev_classify(ap);
  1118. DPRINTK("EXIT, class=%u\n", *class);
  1119. return 0;
  1120. fail:
  1121. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  1122. return rc;
  1123. }
  1124. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  1125. unsigned long deadline)
  1126. {
  1127. int pmp = 0;
  1128. if (link->ap->flags & ATA_FLAG_PMP)
  1129. pmp = SATA_PMP_CTRL_PORT;
  1130. return ahci_do_softreset(link, class, pmp, deadline);
  1131. }
  1132. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  1133. unsigned long deadline)
  1134. {
  1135. struct ata_port *ap = link->ap;
  1136. struct ahci_port_priv *pp = ap->private_data;
  1137. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1138. struct ata_taskfile tf;
  1139. int rc;
  1140. DPRINTK("ENTER\n");
  1141. ahci_stop_engine(ap);
  1142. /* clear D2H reception area to properly wait for D2H FIS */
  1143. ata_tf_init(link->device, &tf);
  1144. tf.command = 0x80;
  1145. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1146. rc = sata_std_hardreset(link, class, deadline);
  1147. ahci_start_engine(ap);
  1148. if (rc == 0 && ata_link_online(link))
  1149. *class = ahci_dev_classify(ap);
  1150. if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
  1151. *class = ATA_DEV_NONE;
  1152. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1153. return rc;
  1154. }
  1155. static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
  1156. unsigned long deadline)
  1157. {
  1158. struct ata_port *ap = link->ap;
  1159. u32 serror;
  1160. int rc;
  1161. DPRINTK("ENTER\n");
  1162. ahci_stop_engine(ap);
  1163. rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
  1164. deadline);
  1165. /* vt8251 needs SError cleared for the port to operate */
  1166. ahci_scr_read(ap, SCR_ERROR, &serror);
  1167. ahci_scr_write(ap, SCR_ERROR, serror);
  1168. ahci_start_engine(ap);
  1169. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1170. /* vt8251 doesn't clear BSY on signature FIS reception,
  1171. * request follow-up softreset.
  1172. */
  1173. return rc ?: -EAGAIN;
  1174. }
  1175. static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
  1176. unsigned long deadline)
  1177. {
  1178. struct ata_port *ap = link->ap;
  1179. struct ahci_port_priv *pp = ap->private_data;
  1180. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1181. struct ata_taskfile tf;
  1182. int rc;
  1183. ahci_stop_engine(ap);
  1184. /* clear D2H reception area to properly wait for D2H FIS */
  1185. ata_tf_init(link->device, &tf);
  1186. tf.command = 0x80;
  1187. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1188. rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
  1189. deadline);
  1190. ahci_start_engine(ap);
  1191. if (rc || ata_link_offline(link))
  1192. return rc;
  1193. /* spec mandates ">= 2ms" before checking status */
  1194. msleep(150);
  1195. /* The pseudo configuration device on SIMG4726 attached to
  1196. * ASUS P5W-DH Deluxe doesn't send signature FIS after
  1197. * hardreset if no device is attached to the first downstream
  1198. * port && the pseudo device locks up on SRST w/ PMP==0. To
  1199. * work around this, wait for !BSY only briefly. If BSY isn't
  1200. * cleared, perform CLO and proceed to IDENTIFY (achieved by
  1201. * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
  1202. *
  1203. * Wait for two seconds. Devices attached to downstream port
  1204. * which can't process the following IDENTIFY after this will
  1205. * have to be reset again. For most cases, this should
  1206. * suffice while making probing snappish enough.
  1207. */
  1208. rc = ata_wait_ready(ap, jiffies + 2 * HZ);
  1209. if (rc)
  1210. ahci_kick_engine(ap, 0);
  1211. return 0;
  1212. }
  1213. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1214. {
  1215. struct ata_port *ap = link->ap;
  1216. void __iomem *port_mmio = ahci_port_base(ap);
  1217. u32 new_tmp, tmp;
  1218. ata_std_postreset(link, class);
  1219. /* Make sure port's ATAPI bit is set appropriately */
  1220. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1221. if (*class == ATA_DEV_ATAPI)
  1222. new_tmp |= PORT_CMD_ATAPI;
  1223. else
  1224. new_tmp &= ~PORT_CMD_ATAPI;
  1225. if (new_tmp != tmp) {
  1226. writel(new_tmp, port_mmio + PORT_CMD);
  1227. readl(port_mmio + PORT_CMD); /* flush */
  1228. }
  1229. }
  1230. static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
  1231. unsigned long deadline)
  1232. {
  1233. return ahci_do_softreset(link, class, link->pmp, deadline);
  1234. }
  1235. static u8 ahci_check_status(struct ata_port *ap)
  1236. {
  1237. void __iomem *mmio = ap->ioaddr.cmd_addr;
  1238. return readl(mmio + PORT_TFDATA) & 0xFF;
  1239. }
  1240. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  1241. {
  1242. struct ahci_port_priv *pp = ap->private_data;
  1243. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1244. ata_tf_from_fis(d2h_fis, tf);
  1245. }
  1246. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1247. {
  1248. struct scatterlist *sg;
  1249. struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1250. unsigned int si;
  1251. VPRINTK("ENTER\n");
  1252. /*
  1253. * Next, the S/G list.
  1254. */
  1255. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1256. dma_addr_t addr = sg_dma_address(sg);
  1257. u32 sg_len = sg_dma_len(sg);
  1258. ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  1259. ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1260. ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
  1261. }
  1262. return si;
  1263. }
  1264. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1265. {
  1266. struct ata_port *ap = qc->ap;
  1267. struct ahci_port_priv *pp = ap->private_data;
  1268. int is_atapi = ata_is_atapi(qc->tf.protocol);
  1269. void *cmd_tbl;
  1270. u32 opts;
  1271. const u32 cmd_fis_len = 5; /* five dwords */
  1272. unsigned int n_elem;
  1273. /*
  1274. * Fill in command table information. First, the header,
  1275. * a SATA Register - Host to Device command FIS.
  1276. */
  1277. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1278. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1279. if (is_atapi) {
  1280. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1281. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1282. }
  1283. n_elem = 0;
  1284. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1285. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1286. /*
  1287. * Fill in command slot information.
  1288. */
  1289. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1290. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1291. opts |= AHCI_CMD_WRITE;
  1292. if (is_atapi)
  1293. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1294. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1295. }
  1296. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1297. {
  1298. struct ahci_host_priv *hpriv = ap->host->private_data;
  1299. struct ahci_port_priv *pp = ap->private_data;
  1300. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1301. struct ata_link *link = NULL;
  1302. struct ata_queued_cmd *active_qc;
  1303. struct ata_eh_info *active_ehi;
  1304. u32 serror;
  1305. /* determine active link */
  1306. ata_port_for_each_link(link, ap)
  1307. if (ata_link_active(link))
  1308. break;
  1309. if (!link)
  1310. link = &ap->link;
  1311. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1312. active_ehi = &link->eh_info;
  1313. /* record irq stat */
  1314. ata_ehi_clear_desc(host_ehi);
  1315. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1316. /* AHCI needs SError cleared; otherwise, it might lock up */
  1317. ahci_scr_read(ap, SCR_ERROR, &serror);
  1318. ahci_scr_write(ap, SCR_ERROR, serror);
  1319. host_ehi->serror |= serror;
  1320. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1321. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1322. irq_stat &= ~PORT_IRQ_IF_ERR;
  1323. if (irq_stat & PORT_IRQ_TF_ERR) {
  1324. /* If qc is active, charge it; otherwise, the active
  1325. * link. There's no active qc on NCQ errors. It will
  1326. * be determined by EH by reading log page 10h.
  1327. */
  1328. if (active_qc)
  1329. active_qc->err_mask |= AC_ERR_DEV;
  1330. else
  1331. active_ehi->err_mask |= AC_ERR_DEV;
  1332. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1333. host_ehi->serror &= ~SERR_INTERNAL;
  1334. }
  1335. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1336. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1337. active_ehi->err_mask |= AC_ERR_HSM;
  1338. active_ehi->action |= ATA_EH_RESET;
  1339. ata_ehi_push_desc(active_ehi,
  1340. "unknown FIS %08x %08x %08x %08x" ,
  1341. unk[0], unk[1], unk[2], unk[3]);
  1342. }
  1343. if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1344. active_ehi->err_mask |= AC_ERR_HSM;
  1345. active_ehi->action |= ATA_EH_RESET;
  1346. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1347. }
  1348. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1349. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1350. host_ehi->action |= ATA_EH_RESET;
  1351. ata_ehi_push_desc(host_ehi, "host bus error");
  1352. }
  1353. if (irq_stat & PORT_IRQ_IF_ERR) {
  1354. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1355. host_ehi->action |= ATA_EH_RESET;
  1356. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1357. }
  1358. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1359. ata_ehi_hotplugged(host_ehi);
  1360. ata_ehi_push_desc(host_ehi, "%s",
  1361. irq_stat & PORT_IRQ_CONNECT ?
  1362. "connection status changed" : "PHY RDY changed");
  1363. }
  1364. /* okay, let's hand over to EH */
  1365. if (irq_stat & PORT_IRQ_FREEZE)
  1366. ata_port_freeze(ap);
  1367. else
  1368. ata_port_abort(ap);
  1369. }
  1370. static void ahci_port_intr(struct ata_port *ap)
  1371. {
  1372. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1373. struct ata_eh_info *ehi = &ap->link.eh_info;
  1374. struct ahci_port_priv *pp = ap->private_data;
  1375. struct ahci_host_priv *hpriv = ap->host->private_data;
  1376. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1377. u32 status, qc_active;
  1378. int rc;
  1379. status = readl(port_mmio + PORT_IRQ_STAT);
  1380. writel(status, port_mmio + PORT_IRQ_STAT);
  1381. /* ignore BAD_PMP while resetting */
  1382. if (unlikely(resetting))
  1383. status &= ~PORT_IRQ_BAD_PMP;
  1384. /* If we are getting PhyRdy, this is
  1385. * just a power state change, we should
  1386. * clear out this, plus the PhyRdy/Comm
  1387. * Wake bits from Serror
  1388. */
  1389. if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
  1390. (status & PORT_IRQ_PHYRDY)) {
  1391. status &= ~PORT_IRQ_PHYRDY;
  1392. ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
  1393. }
  1394. if (unlikely(status & PORT_IRQ_ERROR)) {
  1395. ahci_error_intr(ap, status);
  1396. return;
  1397. }
  1398. if (status & PORT_IRQ_SDB_FIS) {
  1399. /* If SNotification is available, leave notification
  1400. * handling to sata_async_notification(). If not,
  1401. * emulate it by snooping SDB FIS RX area.
  1402. *
  1403. * Snooping FIS RX area is probably cheaper than
  1404. * poking SNotification but some constrollers which
  1405. * implement SNotification, ICH9 for example, don't
  1406. * store AN SDB FIS into receive area.
  1407. */
  1408. if (hpriv->cap & HOST_CAP_SNTF)
  1409. sata_async_notification(ap);
  1410. else {
  1411. /* If the 'N' bit in word 0 of the FIS is set,
  1412. * we just received asynchronous notification.
  1413. * Tell libata about it.
  1414. */
  1415. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1416. u32 f0 = le32_to_cpu(f[0]);
  1417. if (f0 & (1 << 15))
  1418. sata_async_notification(ap);
  1419. }
  1420. }
  1421. /* pp->active_link is valid iff any command is in flight */
  1422. if (ap->qc_active && pp->active_link->sactive)
  1423. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1424. else
  1425. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1426. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1427. /* while resetting, invalid completions are expected */
  1428. if (unlikely(rc < 0 && !resetting)) {
  1429. ehi->err_mask |= AC_ERR_HSM;
  1430. ehi->action |= ATA_EH_RESET;
  1431. ata_port_freeze(ap);
  1432. }
  1433. }
  1434. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1435. {
  1436. struct ata_host *host = dev_instance;
  1437. struct ahci_host_priv *hpriv;
  1438. unsigned int i, handled = 0;
  1439. void __iomem *mmio;
  1440. u32 irq_stat, irq_ack = 0;
  1441. VPRINTK("ENTER\n");
  1442. hpriv = host->private_data;
  1443. mmio = host->iomap[AHCI_PCI_BAR];
  1444. /* sigh. 0xffffffff is a valid return from h/w */
  1445. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1446. irq_stat &= hpriv->port_map;
  1447. if (!irq_stat)
  1448. return IRQ_NONE;
  1449. spin_lock(&host->lock);
  1450. for (i = 0; i < host->n_ports; i++) {
  1451. struct ata_port *ap;
  1452. if (!(irq_stat & (1 << i)))
  1453. continue;
  1454. ap = host->ports[i];
  1455. if (ap) {
  1456. ahci_port_intr(ap);
  1457. VPRINTK("port %u\n", i);
  1458. } else {
  1459. VPRINTK("port %u (no irq)\n", i);
  1460. if (ata_ratelimit())
  1461. dev_printk(KERN_WARNING, host->dev,
  1462. "interrupt on disabled port %u\n", i);
  1463. }
  1464. irq_ack |= (1 << i);
  1465. }
  1466. if (irq_ack) {
  1467. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1468. handled = 1;
  1469. }
  1470. spin_unlock(&host->lock);
  1471. VPRINTK("EXIT\n");
  1472. return IRQ_RETVAL(handled);
  1473. }
  1474. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1475. {
  1476. struct ata_port *ap = qc->ap;
  1477. void __iomem *port_mmio = ahci_port_base(ap);
  1478. struct ahci_port_priv *pp = ap->private_data;
  1479. /* Keep track of the currently active link. It will be used
  1480. * in completion path to determine whether NCQ phase is in
  1481. * progress.
  1482. */
  1483. pp->active_link = qc->dev->link;
  1484. if (qc->tf.protocol == ATA_PROT_NCQ)
  1485. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1486. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1487. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1488. return 0;
  1489. }
  1490. static void ahci_freeze(struct ata_port *ap)
  1491. {
  1492. void __iomem *port_mmio = ahci_port_base(ap);
  1493. /* turn IRQ off */
  1494. writel(0, port_mmio + PORT_IRQ_MASK);
  1495. }
  1496. static void ahci_thaw(struct ata_port *ap)
  1497. {
  1498. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1499. void __iomem *port_mmio = ahci_port_base(ap);
  1500. u32 tmp;
  1501. struct ahci_port_priv *pp = ap->private_data;
  1502. /* clear IRQ */
  1503. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1504. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1505. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1506. /* turn IRQ back on */
  1507. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1508. }
  1509. static void ahci_error_handler(struct ata_port *ap)
  1510. {
  1511. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1512. /* restart engine */
  1513. ahci_stop_engine(ap);
  1514. ahci_start_engine(ap);
  1515. }
  1516. /* perform recovery */
  1517. sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
  1518. ahci_hardreset, ahci_postreset,
  1519. sata_pmp_std_prereset, ahci_pmp_softreset,
  1520. sata_pmp_std_hardreset, sata_pmp_std_postreset);
  1521. }
  1522. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1523. {
  1524. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1525. /* restart engine */
  1526. ahci_stop_engine(ap);
  1527. ahci_start_engine(ap);
  1528. }
  1529. /* perform recovery */
  1530. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1531. ahci_postreset);
  1532. }
  1533. static void ahci_p5wdh_error_handler(struct ata_port *ap)
  1534. {
  1535. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1536. /* restart engine */
  1537. ahci_stop_engine(ap);
  1538. ahci_start_engine(ap);
  1539. }
  1540. /* perform recovery */
  1541. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
  1542. ahci_postreset);
  1543. }
  1544. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1545. {
  1546. struct ata_port *ap = qc->ap;
  1547. /* make DMA engine forget about the failed command */
  1548. if (qc->flags & ATA_QCFLAG_FAILED)
  1549. ahci_kick_engine(ap, 1);
  1550. }
  1551. static void ahci_pmp_attach(struct ata_port *ap)
  1552. {
  1553. void __iomem *port_mmio = ahci_port_base(ap);
  1554. struct ahci_port_priv *pp = ap->private_data;
  1555. u32 cmd;
  1556. cmd = readl(port_mmio + PORT_CMD);
  1557. cmd |= PORT_CMD_PMP;
  1558. writel(cmd, port_mmio + PORT_CMD);
  1559. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1560. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1561. }
  1562. static void ahci_pmp_detach(struct ata_port *ap)
  1563. {
  1564. void __iomem *port_mmio = ahci_port_base(ap);
  1565. struct ahci_port_priv *pp = ap->private_data;
  1566. u32 cmd;
  1567. cmd = readl(port_mmio + PORT_CMD);
  1568. cmd &= ~PORT_CMD_PMP;
  1569. writel(cmd, port_mmio + PORT_CMD);
  1570. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1571. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1572. }
  1573. static int ahci_port_resume(struct ata_port *ap)
  1574. {
  1575. ahci_power_up(ap);
  1576. ahci_start_port(ap);
  1577. if (ap->nr_pmp_links)
  1578. ahci_pmp_attach(ap);
  1579. else
  1580. ahci_pmp_detach(ap);
  1581. return 0;
  1582. }
  1583. #ifdef CONFIG_PM
  1584. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1585. {
  1586. const char *emsg = NULL;
  1587. int rc;
  1588. rc = ahci_deinit_port(ap, &emsg);
  1589. if (rc == 0)
  1590. ahci_power_down(ap);
  1591. else {
  1592. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1593. ahci_start_port(ap);
  1594. }
  1595. return rc;
  1596. }
  1597. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1598. {
  1599. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1600. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1601. u32 ctl;
  1602. if (mesg.event & PM_EVENT_SLEEP) {
  1603. /* AHCI spec rev1.1 section 8.3.3:
  1604. * Software must disable interrupts prior to requesting a
  1605. * transition of the HBA to D3 state.
  1606. */
  1607. ctl = readl(mmio + HOST_CTL);
  1608. ctl &= ~HOST_IRQ_EN;
  1609. writel(ctl, mmio + HOST_CTL);
  1610. readl(mmio + HOST_CTL); /* flush */
  1611. }
  1612. return ata_pci_device_suspend(pdev, mesg);
  1613. }
  1614. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1615. {
  1616. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1617. int rc;
  1618. rc = ata_pci_device_do_resume(pdev);
  1619. if (rc)
  1620. return rc;
  1621. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1622. rc = ahci_reset_controller(host);
  1623. if (rc)
  1624. return rc;
  1625. ahci_init_controller(host);
  1626. }
  1627. ata_host_resume(host);
  1628. return 0;
  1629. }
  1630. #endif
  1631. static int ahci_port_start(struct ata_port *ap)
  1632. {
  1633. struct device *dev = ap->host->dev;
  1634. struct ahci_port_priv *pp;
  1635. void *mem;
  1636. dma_addr_t mem_dma;
  1637. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1638. if (!pp)
  1639. return -ENOMEM;
  1640. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1641. GFP_KERNEL);
  1642. if (!mem)
  1643. return -ENOMEM;
  1644. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1645. /*
  1646. * First item in chunk of DMA memory: 32-slot command table,
  1647. * 32 bytes each in size
  1648. */
  1649. pp->cmd_slot = mem;
  1650. pp->cmd_slot_dma = mem_dma;
  1651. mem += AHCI_CMD_SLOT_SZ;
  1652. mem_dma += AHCI_CMD_SLOT_SZ;
  1653. /*
  1654. * Second item: Received-FIS area
  1655. */
  1656. pp->rx_fis = mem;
  1657. pp->rx_fis_dma = mem_dma;
  1658. mem += AHCI_RX_FIS_SZ;
  1659. mem_dma += AHCI_RX_FIS_SZ;
  1660. /*
  1661. * Third item: data area for storing a single command
  1662. * and its scatter-gather table
  1663. */
  1664. pp->cmd_tbl = mem;
  1665. pp->cmd_tbl_dma = mem_dma;
  1666. /*
  1667. * Save off initial list of interrupts to be enabled.
  1668. * This could be changed later
  1669. */
  1670. pp->intr_mask = DEF_PORT_IRQ;
  1671. ap->private_data = pp;
  1672. /* engage engines, captain */
  1673. return ahci_port_resume(ap);
  1674. }
  1675. static void ahci_port_stop(struct ata_port *ap)
  1676. {
  1677. const char *emsg = NULL;
  1678. int rc;
  1679. /* de-initialize port */
  1680. rc = ahci_deinit_port(ap, &emsg);
  1681. if (rc)
  1682. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1683. }
  1684. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1685. {
  1686. int rc;
  1687. if (using_dac &&
  1688. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1689. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1690. if (rc) {
  1691. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1692. if (rc) {
  1693. dev_printk(KERN_ERR, &pdev->dev,
  1694. "64-bit DMA enable failed\n");
  1695. return rc;
  1696. }
  1697. }
  1698. } else {
  1699. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1700. if (rc) {
  1701. dev_printk(KERN_ERR, &pdev->dev,
  1702. "32-bit DMA enable failed\n");
  1703. return rc;
  1704. }
  1705. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1706. if (rc) {
  1707. dev_printk(KERN_ERR, &pdev->dev,
  1708. "32-bit consistent DMA enable failed\n");
  1709. return rc;
  1710. }
  1711. }
  1712. return 0;
  1713. }
  1714. static void ahci_print_info(struct ata_host *host)
  1715. {
  1716. struct ahci_host_priv *hpriv = host->private_data;
  1717. struct pci_dev *pdev = to_pci_dev(host->dev);
  1718. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1719. u32 vers, cap, impl, speed;
  1720. const char *speed_s;
  1721. u16 cc;
  1722. const char *scc_s;
  1723. vers = readl(mmio + HOST_VERSION);
  1724. cap = hpriv->cap;
  1725. impl = hpriv->port_map;
  1726. speed = (cap >> 20) & 0xf;
  1727. if (speed == 1)
  1728. speed_s = "1.5";
  1729. else if (speed == 2)
  1730. speed_s = "3";
  1731. else
  1732. speed_s = "?";
  1733. pci_read_config_word(pdev, 0x0a, &cc);
  1734. if (cc == PCI_CLASS_STORAGE_IDE)
  1735. scc_s = "IDE";
  1736. else if (cc == PCI_CLASS_STORAGE_SATA)
  1737. scc_s = "SATA";
  1738. else if (cc == PCI_CLASS_STORAGE_RAID)
  1739. scc_s = "RAID";
  1740. else
  1741. scc_s = "unknown";
  1742. dev_printk(KERN_INFO, &pdev->dev,
  1743. "AHCI %02x%02x.%02x%02x "
  1744. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1745. ,
  1746. (vers >> 24) & 0xff,
  1747. (vers >> 16) & 0xff,
  1748. (vers >> 8) & 0xff,
  1749. vers & 0xff,
  1750. ((cap >> 8) & 0x1f) + 1,
  1751. (cap & 0x1f) + 1,
  1752. speed_s,
  1753. impl,
  1754. scc_s);
  1755. dev_printk(KERN_INFO, &pdev->dev,
  1756. "flags: "
  1757. "%s%s%s%s%s%s%s"
  1758. "%s%s%s%s%s%s%s\n"
  1759. ,
  1760. cap & (1 << 31) ? "64bit " : "",
  1761. cap & (1 << 30) ? "ncq " : "",
  1762. cap & (1 << 29) ? "sntf " : "",
  1763. cap & (1 << 28) ? "ilck " : "",
  1764. cap & (1 << 27) ? "stag " : "",
  1765. cap & (1 << 26) ? "pm " : "",
  1766. cap & (1 << 25) ? "led " : "",
  1767. cap & (1 << 24) ? "clo " : "",
  1768. cap & (1 << 19) ? "nz " : "",
  1769. cap & (1 << 18) ? "only " : "",
  1770. cap & (1 << 17) ? "pmp " : "",
  1771. cap & (1 << 15) ? "pio " : "",
  1772. cap & (1 << 14) ? "slum " : "",
  1773. cap & (1 << 13) ? "part " : ""
  1774. );
  1775. }
  1776. /* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
  1777. * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
  1778. * support PMP and the 4726 either directly exports the device
  1779. * attached to the first downstream port or acts as a hardware storage
  1780. * controller and emulate a single ATA device (can be RAID 0/1 or some
  1781. * other configuration).
  1782. *
  1783. * When there's no device attached to the first downstream port of the
  1784. * 4726, "Config Disk" appears, which is a pseudo ATA device to
  1785. * configure the 4726. However, ATA emulation of the device is very
  1786. * lame. It doesn't send signature D2H Reg FIS after the initial
  1787. * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
  1788. *
  1789. * The following function works around the problem by always using
  1790. * hardreset on the port and not depending on receiving signature FIS
  1791. * afterward. If signature FIS isn't received soon, ATA class is
  1792. * assumed without follow-up softreset.
  1793. */
  1794. static void ahci_p5wdh_workaround(struct ata_host *host)
  1795. {
  1796. static struct dmi_system_id sysids[] = {
  1797. {
  1798. .ident = "P5W DH Deluxe",
  1799. .matches = {
  1800. DMI_MATCH(DMI_SYS_VENDOR,
  1801. "ASUSTEK COMPUTER INC"),
  1802. DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
  1803. },
  1804. },
  1805. { }
  1806. };
  1807. struct pci_dev *pdev = to_pci_dev(host->dev);
  1808. if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
  1809. dmi_check_system(sysids)) {
  1810. struct ata_port *ap = host->ports[1];
  1811. dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
  1812. "Deluxe on-board SIMG4726 workaround\n");
  1813. ap->ops = &ahci_p5wdh_ops;
  1814. ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
  1815. }
  1816. }
  1817. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1818. {
  1819. static int printed_version;
  1820. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1821. const struct ata_port_info *ppi[] = { &pi, NULL };
  1822. struct device *dev = &pdev->dev;
  1823. struct ahci_host_priv *hpriv;
  1824. struct ata_host *host;
  1825. int n_ports, i, rc;
  1826. VPRINTK("ENTER\n");
  1827. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1828. if (!printed_version++)
  1829. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1830. /* acquire resources */
  1831. rc = pcim_enable_device(pdev);
  1832. if (rc)
  1833. return rc;
  1834. /* AHCI controllers often implement SFF compatible interface.
  1835. * Grab all PCI BARs just in case.
  1836. */
  1837. rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1838. if (rc == -EBUSY)
  1839. pcim_pin_device(pdev);
  1840. if (rc)
  1841. return rc;
  1842. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  1843. (pdev->device == 0x2652 || pdev->device == 0x2653)) {
  1844. u8 map;
  1845. /* ICH6s share the same PCI ID for both piix and ahci
  1846. * modes. Enabling ahci mode while MAP indicates
  1847. * combined mode is a bad idea. Yield to ata_piix.
  1848. */
  1849. pci_read_config_byte(pdev, ICH_MAP, &map);
  1850. if (map & 0x3) {
  1851. dev_printk(KERN_INFO, &pdev->dev, "controller is in "
  1852. "combined mode, can't enable AHCI mode\n");
  1853. return -ENODEV;
  1854. }
  1855. }
  1856. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1857. if (!hpriv)
  1858. return -ENOMEM;
  1859. hpriv->flags |= (unsigned long)pi.private_data;
  1860. if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
  1861. pci_intx(pdev, 1);
  1862. /* save initial config */
  1863. ahci_save_initial_config(pdev, hpriv);
  1864. /* prepare host */
  1865. if (hpriv->cap & HOST_CAP_NCQ)
  1866. pi.flags |= ATA_FLAG_NCQ;
  1867. if (hpriv->cap & HOST_CAP_PMP)
  1868. pi.flags |= ATA_FLAG_PMP;
  1869. /* CAP.NP sometimes indicate the index of the last enabled
  1870. * port, at other times, that of the last possible port, so
  1871. * determining the maximum port number requires looking at
  1872. * both CAP.NP and port_map.
  1873. */
  1874. n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
  1875. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  1876. if (!host)
  1877. return -ENOMEM;
  1878. host->iomap = pcim_iomap_table(pdev);
  1879. host->private_data = hpriv;
  1880. for (i = 0; i < host->n_ports; i++) {
  1881. struct ata_port *ap = host->ports[i];
  1882. void __iomem *port_mmio = ahci_port_base(ap);
  1883. ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
  1884. ata_port_pbar_desc(ap, AHCI_PCI_BAR,
  1885. 0x100 + ap->port_no * 0x80, "port");
  1886. /* set initial link pm policy */
  1887. ap->pm_policy = NOT_AVAILABLE;
  1888. /* standard SATA port setup */
  1889. if (hpriv->port_map & (1 << i))
  1890. ap->ioaddr.cmd_addr = port_mmio;
  1891. /* disabled/not-implemented port */
  1892. else
  1893. ap->ops = &ata_dummy_port_ops;
  1894. }
  1895. /* apply workaround for ASUS P5W DH Deluxe mainboard */
  1896. ahci_p5wdh_workaround(host);
  1897. /* initialize adapter */
  1898. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1899. if (rc)
  1900. return rc;
  1901. rc = ahci_reset_controller(host);
  1902. if (rc)
  1903. return rc;
  1904. ahci_init_controller(host);
  1905. ahci_print_info(host);
  1906. pci_set_master(pdev);
  1907. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1908. &ahci_sht);
  1909. }
  1910. static int __init ahci_init(void)
  1911. {
  1912. return pci_register_driver(&ahci_pci_driver);
  1913. }
  1914. static void __exit ahci_exit(void)
  1915. {
  1916. pci_unregister_driver(&ahci_pci_driver);
  1917. }
  1918. MODULE_AUTHOR("Jeff Garzik");
  1919. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1920. MODULE_LICENSE("GPL");
  1921. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1922. MODULE_VERSION(DRV_VERSION);
  1923. module_init(ahci_init);
  1924. module_exit(ahci_exit);