intel_ringbuffer.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. struct drm_device *dev = ring->dev;
  57. u32 cmd;
  58. int ret;
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  101. (IS_G4X(dev) || IS_GEN5(dev)))
  102. cmd |= MI_INVALIDATE_ISP;
  103. ret = intel_ring_begin(ring, 2);
  104. if (ret)
  105. return ret;
  106. intel_ring_emit(ring, cmd);
  107. intel_ring_emit(ring, MI_NOOP);
  108. intel_ring_advance(ring);
  109. return 0;
  110. }
  111. /**
  112. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  113. * implementing two workarounds on gen6. From section 1.4.7.1
  114. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  115. *
  116. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  117. * produced by non-pipelined state commands), software needs to first
  118. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  119. * 0.
  120. *
  121. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  122. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  123. *
  124. * And the workaround for these two requires this workaround first:
  125. *
  126. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  127. * BEFORE the pipe-control with a post-sync op and no write-cache
  128. * flushes.
  129. *
  130. * And this last workaround is tricky because of the requirements on
  131. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  132. * volume 2 part 1:
  133. *
  134. * "1 of the following must also be set:
  135. * - Render Target Cache Flush Enable ([12] of DW1)
  136. * - Depth Cache Flush Enable ([0] of DW1)
  137. * - Stall at Pixel Scoreboard ([1] of DW1)
  138. * - Depth Stall ([13] of DW1)
  139. * - Post-Sync Operation ([13] of DW1)
  140. * - Notify Enable ([8] of DW1)"
  141. *
  142. * The cache flushes require the workaround flush that triggered this
  143. * one, so we can't use it. Depth stall would trigger the same.
  144. * Post-sync nonzero is what triggered this second workaround, so we
  145. * can't use that one either. Notify enable is IRQs, which aren't
  146. * really our business. That leaves only stall at scoreboard.
  147. */
  148. static int
  149. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  150. {
  151. struct pipe_control *pc = ring->private;
  152. u32 scratch_addr = pc->gtt_offset + 128;
  153. int ret;
  154. ret = intel_ring_begin(ring, 6);
  155. if (ret)
  156. return ret;
  157. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  158. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  159. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  160. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  161. intel_ring_emit(ring, 0); /* low dword */
  162. intel_ring_emit(ring, 0); /* high dword */
  163. intel_ring_emit(ring, MI_NOOP);
  164. intel_ring_advance(ring);
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0);
  172. intel_ring_emit(ring, 0);
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. return 0;
  176. }
  177. static int
  178. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  179. u32 invalidate_domains, u32 flush_domains)
  180. {
  181. u32 flags = 0;
  182. struct pipe_control *pc = ring->private;
  183. u32 scratch_addr = pc->gtt_offset + 128;
  184. int ret;
  185. /* Force SNB workarounds for PIPE_CONTROL flushes */
  186. intel_emit_post_sync_nonzero_flush(ring);
  187. /* Just flush everything. Experiments have shown that reducing the
  188. * number of bits based on the write domains has little performance
  189. * impact.
  190. */
  191. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  192. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  193. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  194. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  195. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  196. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  197. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  198. ret = intel_ring_begin(ring, 6);
  199. if (ret)
  200. return ret;
  201. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  202. intel_ring_emit(ring, flags);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  204. intel_ring_emit(ring, 0); /* lower dword */
  205. intel_ring_emit(ring, 0); /* uppwer dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. return 0;
  209. }
  210. static void ring_write_tail(struct intel_ring_buffer *ring,
  211. u32 value)
  212. {
  213. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  214. I915_WRITE_TAIL(ring, value);
  215. }
  216. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  217. {
  218. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  219. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  220. RING_ACTHD(ring->mmio_base) : ACTHD;
  221. return I915_READ(acthd_reg);
  222. }
  223. static int init_ring_common(struct intel_ring_buffer *ring)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. struct drm_i915_gem_object *obj = ring->obj;
  227. u32 head;
  228. /* Stop the ring if it's running. */
  229. I915_WRITE_CTL(ring, 0);
  230. I915_WRITE_HEAD(ring, 0);
  231. ring->write_tail(ring, 0);
  232. /* Initialize the ring. */
  233. I915_WRITE_START(ring, obj->gtt_offset);
  234. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  235. /* G45 ring initialization fails to reset head to zero */
  236. if (head != 0) {
  237. DRM_DEBUG_KMS("%s head not reset to zero "
  238. "ctl %08x head %08x tail %08x start %08x\n",
  239. ring->name,
  240. I915_READ_CTL(ring),
  241. I915_READ_HEAD(ring),
  242. I915_READ_TAIL(ring),
  243. I915_READ_START(ring));
  244. I915_WRITE_HEAD(ring, 0);
  245. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  246. DRM_ERROR("failed to set %s head to zero "
  247. "ctl %08x head %08x tail %08x start %08x\n",
  248. ring->name,
  249. I915_READ_CTL(ring),
  250. I915_READ_HEAD(ring),
  251. I915_READ_TAIL(ring),
  252. I915_READ_START(ring));
  253. }
  254. }
  255. I915_WRITE_CTL(ring,
  256. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  257. | RING_VALID);
  258. /* If the head is still not zero, the ring is dead */
  259. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  260. I915_READ_START(ring) != obj->gtt_offset ||
  261. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  262. DRM_ERROR("%s initialization failed "
  263. "ctl %08x head %08x tail %08x start %08x\n",
  264. ring->name,
  265. I915_READ_CTL(ring),
  266. I915_READ_HEAD(ring),
  267. I915_READ_TAIL(ring),
  268. I915_READ_START(ring));
  269. return -EIO;
  270. }
  271. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  272. i915_kernel_lost_context(ring->dev);
  273. else {
  274. ring->head = I915_READ_HEAD(ring);
  275. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  276. ring->space = ring_space(ring);
  277. }
  278. return 0;
  279. }
  280. static int
  281. init_pipe_control(struct intel_ring_buffer *ring)
  282. {
  283. struct pipe_control *pc;
  284. struct drm_i915_gem_object *obj;
  285. int ret;
  286. if (ring->private)
  287. return 0;
  288. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  289. if (!pc)
  290. return -ENOMEM;
  291. obj = i915_gem_alloc_object(ring->dev, 4096);
  292. if (obj == NULL) {
  293. DRM_ERROR("Failed to allocate seqno page\n");
  294. ret = -ENOMEM;
  295. goto err;
  296. }
  297. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  298. ret = i915_gem_object_pin(obj, 4096, true);
  299. if (ret)
  300. goto err_unref;
  301. pc->gtt_offset = obj->gtt_offset;
  302. pc->cpu_page = kmap(obj->pages[0]);
  303. if (pc->cpu_page == NULL)
  304. goto err_unpin;
  305. pc->obj = obj;
  306. ring->private = pc;
  307. return 0;
  308. err_unpin:
  309. i915_gem_object_unpin(obj);
  310. err_unref:
  311. drm_gem_object_unreference(&obj->base);
  312. err:
  313. kfree(pc);
  314. return ret;
  315. }
  316. static void
  317. cleanup_pipe_control(struct intel_ring_buffer *ring)
  318. {
  319. struct pipe_control *pc = ring->private;
  320. struct drm_i915_gem_object *obj;
  321. if (!ring->private)
  322. return;
  323. obj = pc->obj;
  324. kunmap(obj->pages[0]);
  325. i915_gem_object_unpin(obj);
  326. drm_gem_object_unreference(&obj->base);
  327. kfree(pc);
  328. ring->private = NULL;
  329. }
  330. static int init_render_ring(struct intel_ring_buffer *ring)
  331. {
  332. struct drm_device *dev = ring->dev;
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. int ret = init_ring_common(ring);
  335. if (INTEL_INFO(dev)->gen > 3) {
  336. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  337. I915_WRITE(MI_MODE, mode);
  338. if (IS_GEN7(dev))
  339. I915_WRITE(GFX_MODE_GEN7,
  340. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  341. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  342. }
  343. if (INTEL_INFO(dev)->gen >= 5) {
  344. ret = init_pipe_control(ring);
  345. if (ret)
  346. return ret;
  347. }
  348. if (IS_GEN6(dev)) {
  349. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  350. * "If this bit is set, STCunit will have LRA as replacement
  351. * policy. [...] This bit must be reset. LRA replacement
  352. * policy is not supported."
  353. */
  354. I915_WRITE(CACHE_MODE_0,
  355. CM0_STC_EVICT_DISABLE_LRA_SNB << CM0_MASK_SHIFT);
  356. }
  357. if (INTEL_INFO(dev)->gen >= 6) {
  358. I915_WRITE(INSTPM,
  359. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  360. }
  361. return ret;
  362. }
  363. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  364. {
  365. if (!ring->private)
  366. return;
  367. cleanup_pipe_control(ring);
  368. }
  369. static void
  370. update_mboxes(struct intel_ring_buffer *ring,
  371. u32 seqno,
  372. u32 mmio_offset)
  373. {
  374. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  375. MI_SEMAPHORE_GLOBAL_GTT |
  376. MI_SEMAPHORE_REGISTER |
  377. MI_SEMAPHORE_UPDATE);
  378. intel_ring_emit(ring, seqno);
  379. intel_ring_emit(ring, mmio_offset);
  380. }
  381. /**
  382. * gen6_add_request - Update the semaphore mailbox registers
  383. *
  384. * @ring - ring that is adding a request
  385. * @seqno - return seqno stuck into the ring
  386. *
  387. * Update the mailbox registers in the *other* rings with the current seqno.
  388. * This acts like a signal in the canonical semaphore.
  389. */
  390. static int
  391. gen6_add_request(struct intel_ring_buffer *ring,
  392. u32 *seqno)
  393. {
  394. u32 mbox1_reg;
  395. u32 mbox2_reg;
  396. int ret;
  397. ret = intel_ring_begin(ring, 10);
  398. if (ret)
  399. return ret;
  400. mbox1_reg = ring->signal_mbox[0];
  401. mbox2_reg = ring->signal_mbox[1];
  402. *seqno = i915_gem_next_request_seqno(ring);
  403. update_mboxes(ring, *seqno, mbox1_reg);
  404. update_mboxes(ring, *seqno, mbox2_reg);
  405. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  406. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  407. intel_ring_emit(ring, *seqno);
  408. intel_ring_emit(ring, MI_USER_INTERRUPT);
  409. intel_ring_advance(ring);
  410. return 0;
  411. }
  412. /**
  413. * intel_ring_sync - sync the waiter to the signaller on seqno
  414. *
  415. * @waiter - ring that is waiting
  416. * @signaller - ring which has, or will signal
  417. * @seqno - seqno which the waiter will block on
  418. */
  419. static int
  420. intel_ring_sync(struct intel_ring_buffer *waiter,
  421. struct intel_ring_buffer *signaller,
  422. int ring,
  423. u32 seqno)
  424. {
  425. int ret;
  426. u32 dw1 = MI_SEMAPHORE_MBOX |
  427. MI_SEMAPHORE_COMPARE |
  428. MI_SEMAPHORE_REGISTER;
  429. ret = intel_ring_begin(waiter, 4);
  430. if (ret)
  431. return ret;
  432. intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
  433. intel_ring_emit(waiter, seqno);
  434. intel_ring_emit(waiter, 0);
  435. intel_ring_emit(waiter, MI_NOOP);
  436. intel_ring_advance(waiter);
  437. return 0;
  438. }
  439. /* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
  440. int
  441. render_ring_sync_to(struct intel_ring_buffer *waiter,
  442. struct intel_ring_buffer *signaller,
  443. u32 seqno)
  444. {
  445. WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
  446. return intel_ring_sync(waiter,
  447. signaller,
  448. RCS,
  449. seqno);
  450. }
  451. /* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
  452. int
  453. gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
  454. struct intel_ring_buffer *signaller,
  455. u32 seqno)
  456. {
  457. WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
  458. return intel_ring_sync(waiter,
  459. signaller,
  460. VCS,
  461. seqno);
  462. }
  463. /* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
  464. int
  465. gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
  466. struct intel_ring_buffer *signaller,
  467. u32 seqno)
  468. {
  469. WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
  470. return intel_ring_sync(waiter,
  471. signaller,
  472. BCS,
  473. seqno);
  474. }
  475. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  476. do { \
  477. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  478. PIPE_CONTROL_DEPTH_STALL); \
  479. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  480. intel_ring_emit(ring__, 0); \
  481. intel_ring_emit(ring__, 0); \
  482. } while (0)
  483. static int
  484. pc_render_add_request(struct intel_ring_buffer *ring,
  485. u32 *result)
  486. {
  487. u32 seqno = i915_gem_next_request_seqno(ring);
  488. struct pipe_control *pc = ring->private;
  489. u32 scratch_addr = pc->gtt_offset + 128;
  490. int ret;
  491. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  492. * incoherent with writes to memory, i.e. completely fubar,
  493. * so we need to use PIPE_NOTIFY instead.
  494. *
  495. * However, we also need to workaround the qword write
  496. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  497. * memory before requesting an interrupt.
  498. */
  499. ret = intel_ring_begin(ring, 32);
  500. if (ret)
  501. return ret;
  502. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  503. PIPE_CONTROL_WRITE_FLUSH |
  504. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  505. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  506. intel_ring_emit(ring, seqno);
  507. intel_ring_emit(ring, 0);
  508. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  509. scratch_addr += 128; /* write to separate cachelines */
  510. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  511. scratch_addr += 128;
  512. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  513. scratch_addr += 128;
  514. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  515. scratch_addr += 128;
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. scratch_addr += 128;
  518. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  519. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  520. PIPE_CONTROL_WRITE_FLUSH |
  521. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  522. PIPE_CONTROL_NOTIFY);
  523. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  524. intel_ring_emit(ring, seqno);
  525. intel_ring_emit(ring, 0);
  526. intel_ring_advance(ring);
  527. *result = seqno;
  528. return 0;
  529. }
  530. static int
  531. render_ring_add_request(struct intel_ring_buffer *ring,
  532. u32 *result)
  533. {
  534. u32 seqno = i915_gem_next_request_seqno(ring);
  535. int ret;
  536. ret = intel_ring_begin(ring, 4);
  537. if (ret)
  538. return ret;
  539. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  540. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  541. intel_ring_emit(ring, seqno);
  542. intel_ring_emit(ring, MI_USER_INTERRUPT);
  543. intel_ring_advance(ring);
  544. *result = seqno;
  545. return 0;
  546. }
  547. static u32
  548. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  549. {
  550. struct drm_device *dev = ring->dev;
  551. /* Workaround to force correct ordering between irq and seqno writes on
  552. * ivb (and maybe also on snb) by reading from a CS register (like
  553. * ACTHD) before reading the status page. */
  554. if (IS_GEN6(dev) || IS_GEN7(dev))
  555. intel_ring_get_active_head(ring);
  556. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  557. }
  558. static u32
  559. ring_get_seqno(struct intel_ring_buffer *ring)
  560. {
  561. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  562. }
  563. static u32
  564. pc_render_get_seqno(struct intel_ring_buffer *ring)
  565. {
  566. struct pipe_control *pc = ring->private;
  567. return pc->cpu_page[0];
  568. }
  569. static void
  570. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  571. {
  572. dev_priv->gt_irq_mask &= ~mask;
  573. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  574. POSTING_READ(GTIMR);
  575. }
  576. static void
  577. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  578. {
  579. dev_priv->gt_irq_mask |= mask;
  580. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  581. POSTING_READ(GTIMR);
  582. }
  583. static void
  584. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  585. {
  586. dev_priv->irq_mask &= ~mask;
  587. I915_WRITE(IMR, dev_priv->irq_mask);
  588. POSTING_READ(IMR);
  589. }
  590. static void
  591. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  592. {
  593. dev_priv->irq_mask |= mask;
  594. I915_WRITE(IMR, dev_priv->irq_mask);
  595. POSTING_READ(IMR);
  596. }
  597. static bool
  598. render_ring_get_irq(struct intel_ring_buffer *ring)
  599. {
  600. struct drm_device *dev = ring->dev;
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. if (!dev->irq_enabled)
  603. return false;
  604. spin_lock(&ring->irq_lock);
  605. if (ring->irq_refcount++ == 0) {
  606. if (HAS_PCH_SPLIT(dev))
  607. ironlake_enable_irq(dev_priv,
  608. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  609. else
  610. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  611. }
  612. spin_unlock(&ring->irq_lock);
  613. return true;
  614. }
  615. static void
  616. render_ring_put_irq(struct intel_ring_buffer *ring)
  617. {
  618. struct drm_device *dev = ring->dev;
  619. drm_i915_private_t *dev_priv = dev->dev_private;
  620. spin_lock(&ring->irq_lock);
  621. if (--ring->irq_refcount == 0) {
  622. if (HAS_PCH_SPLIT(dev))
  623. ironlake_disable_irq(dev_priv,
  624. GT_USER_INTERRUPT |
  625. GT_PIPE_NOTIFY);
  626. else
  627. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  628. }
  629. spin_unlock(&ring->irq_lock);
  630. }
  631. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  632. {
  633. struct drm_device *dev = ring->dev;
  634. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  635. u32 mmio = 0;
  636. /* The ring status page addresses are no longer next to the rest of
  637. * the ring registers as of gen7.
  638. */
  639. if (IS_GEN7(dev)) {
  640. switch (ring->id) {
  641. case RCS:
  642. mmio = RENDER_HWS_PGA_GEN7;
  643. break;
  644. case BCS:
  645. mmio = BLT_HWS_PGA_GEN7;
  646. break;
  647. case VCS:
  648. mmio = BSD_HWS_PGA_GEN7;
  649. break;
  650. }
  651. } else if (IS_GEN6(ring->dev)) {
  652. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  653. } else {
  654. mmio = RING_HWS_PGA(ring->mmio_base);
  655. }
  656. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  657. POSTING_READ(mmio);
  658. }
  659. static int
  660. bsd_ring_flush(struct intel_ring_buffer *ring,
  661. u32 invalidate_domains,
  662. u32 flush_domains)
  663. {
  664. int ret;
  665. ret = intel_ring_begin(ring, 2);
  666. if (ret)
  667. return ret;
  668. intel_ring_emit(ring, MI_FLUSH);
  669. intel_ring_emit(ring, MI_NOOP);
  670. intel_ring_advance(ring);
  671. return 0;
  672. }
  673. static int
  674. ring_add_request(struct intel_ring_buffer *ring,
  675. u32 *result)
  676. {
  677. u32 seqno;
  678. int ret;
  679. ret = intel_ring_begin(ring, 4);
  680. if (ret)
  681. return ret;
  682. seqno = i915_gem_next_request_seqno(ring);
  683. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  684. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  685. intel_ring_emit(ring, seqno);
  686. intel_ring_emit(ring, MI_USER_INTERRUPT);
  687. intel_ring_advance(ring);
  688. *result = seqno;
  689. return 0;
  690. }
  691. static bool
  692. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  693. {
  694. struct drm_device *dev = ring->dev;
  695. drm_i915_private_t *dev_priv = dev->dev_private;
  696. if (!dev->irq_enabled)
  697. return false;
  698. /* It looks like we need to prevent the gt from suspending while waiting
  699. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  700. * blt/bsd rings on ivb. */
  701. gen6_gt_force_wake_get(dev_priv);
  702. spin_lock(&ring->irq_lock);
  703. if (ring->irq_refcount++ == 0) {
  704. ring->irq_mask &= ~rflag;
  705. I915_WRITE_IMR(ring, ring->irq_mask);
  706. ironlake_enable_irq(dev_priv, gflag);
  707. }
  708. spin_unlock(&ring->irq_lock);
  709. return true;
  710. }
  711. static void
  712. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  713. {
  714. struct drm_device *dev = ring->dev;
  715. drm_i915_private_t *dev_priv = dev->dev_private;
  716. spin_lock(&ring->irq_lock);
  717. if (--ring->irq_refcount == 0) {
  718. ring->irq_mask |= rflag;
  719. I915_WRITE_IMR(ring, ring->irq_mask);
  720. ironlake_disable_irq(dev_priv, gflag);
  721. }
  722. spin_unlock(&ring->irq_lock);
  723. gen6_gt_force_wake_put(dev_priv);
  724. }
  725. static bool
  726. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  727. {
  728. struct drm_device *dev = ring->dev;
  729. drm_i915_private_t *dev_priv = dev->dev_private;
  730. if (!dev->irq_enabled)
  731. return false;
  732. spin_lock(&ring->irq_lock);
  733. if (ring->irq_refcount++ == 0) {
  734. if (IS_G4X(dev))
  735. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  736. else
  737. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  738. }
  739. spin_unlock(&ring->irq_lock);
  740. return true;
  741. }
  742. static void
  743. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  744. {
  745. struct drm_device *dev = ring->dev;
  746. drm_i915_private_t *dev_priv = dev->dev_private;
  747. spin_lock(&ring->irq_lock);
  748. if (--ring->irq_refcount == 0) {
  749. if (IS_G4X(dev))
  750. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  751. else
  752. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  753. }
  754. spin_unlock(&ring->irq_lock);
  755. }
  756. static int
  757. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  758. {
  759. int ret;
  760. ret = intel_ring_begin(ring, 2);
  761. if (ret)
  762. return ret;
  763. intel_ring_emit(ring,
  764. MI_BATCH_BUFFER_START | (2 << 6) |
  765. MI_BATCH_NON_SECURE_I965);
  766. intel_ring_emit(ring, offset);
  767. intel_ring_advance(ring);
  768. return 0;
  769. }
  770. static int
  771. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  772. u32 offset, u32 len)
  773. {
  774. struct drm_device *dev = ring->dev;
  775. int ret;
  776. if (IS_I830(dev) || IS_845G(dev)) {
  777. ret = intel_ring_begin(ring, 4);
  778. if (ret)
  779. return ret;
  780. intel_ring_emit(ring, MI_BATCH_BUFFER);
  781. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  782. intel_ring_emit(ring, offset + len - 8);
  783. intel_ring_emit(ring, 0);
  784. } else {
  785. ret = intel_ring_begin(ring, 2);
  786. if (ret)
  787. return ret;
  788. if (INTEL_INFO(dev)->gen >= 4) {
  789. intel_ring_emit(ring,
  790. MI_BATCH_BUFFER_START | (2 << 6) |
  791. MI_BATCH_NON_SECURE_I965);
  792. intel_ring_emit(ring, offset);
  793. } else {
  794. intel_ring_emit(ring,
  795. MI_BATCH_BUFFER_START | (2 << 6));
  796. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  797. }
  798. }
  799. intel_ring_advance(ring);
  800. return 0;
  801. }
  802. static void cleanup_status_page(struct intel_ring_buffer *ring)
  803. {
  804. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  805. struct drm_i915_gem_object *obj;
  806. obj = ring->status_page.obj;
  807. if (obj == NULL)
  808. return;
  809. kunmap(obj->pages[0]);
  810. i915_gem_object_unpin(obj);
  811. drm_gem_object_unreference(&obj->base);
  812. ring->status_page.obj = NULL;
  813. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  814. }
  815. static int init_status_page(struct intel_ring_buffer *ring)
  816. {
  817. struct drm_device *dev = ring->dev;
  818. drm_i915_private_t *dev_priv = dev->dev_private;
  819. struct drm_i915_gem_object *obj;
  820. int ret;
  821. obj = i915_gem_alloc_object(dev, 4096);
  822. if (obj == NULL) {
  823. DRM_ERROR("Failed to allocate status page\n");
  824. ret = -ENOMEM;
  825. goto err;
  826. }
  827. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  828. ret = i915_gem_object_pin(obj, 4096, true);
  829. if (ret != 0) {
  830. goto err_unref;
  831. }
  832. ring->status_page.gfx_addr = obj->gtt_offset;
  833. ring->status_page.page_addr = kmap(obj->pages[0]);
  834. if (ring->status_page.page_addr == NULL) {
  835. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  836. goto err_unpin;
  837. }
  838. ring->status_page.obj = obj;
  839. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  840. intel_ring_setup_status_page(ring);
  841. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  842. ring->name, ring->status_page.gfx_addr);
  843. return 0;
  844. err_unpin:
  845. i915_gem_object_unpin(obj);
  846. err_unref:
  847. drm_gem_object_unreference(&obj->base);
  848. err:
  849. return ret;
  850. }
  851. int intel_init_ring_buffer(struct drm_device *dev,
  852. struct intel_ring_buffer *ring)
  853. {
  854. struct drm_i915_gem_object *obj;
  855. int ret;
  856. ring->dev = dev;
  857. INIT_LIST_HEAD(&ring->active_list);
  858. INIT_LIST_HEAD(&ring->request_list);
  859. INIT_LIST_HEAD(&ring->gpu_write_list);
  860. init_waitqueue_head(&ring->irq_queue);
  861. spin_lock_init(&ring->irq_lock);
  862. ring->irq_mask = ~0;
  863. if (I915_NEED_GFX_HWS(dev)) {
  864. ret = init_status_page(ring);
  865. if (ret)
  866. return ret;
  867. }
  868. obj = i915_gem_alloc_object(dev, ring->size);
  869. if (obj == NULL) {
  870. DRM_ERROR("Failed to allocate ringbuffer\n");
  871. ret = -ENOMEM;
  872. goto err_hws;
  873. }
  874. ring->obj = obj;
  875. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  876. if (ret)
  877. goto err_unref;
  878. ring->map.size = ring->size;
  879. ring->map.offset = dev->agp->base + obj->gtt_offset;
  880. ring->map.type = 0;
  881. ring->map.flags = 0;
  882. ring->map.mtrr = 0;
  883. drm_core_ioremap_wc(&ring->map, dev);
  884. if (ring->map.handle == NULL) {
  885. DRM_ERROR("Failed to map ringbuffer.\n");
  886. ret = -EINVAL;
  887. goto err_unpin;
  888. }
  889. ring->virtual_start = ring->map.handle;
  890. ret = ring->init(ring);
  891. if (ret)
  892. goto err_unmap;
  893. /* Workaround an erratum on the i830 which causes a hang if
  894. * the TAIL pointer points to within the last 2 cachelines
  895. * of the buffer.
  896. */
  897. ring->effective_size = ring->size;
  898. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  899. ring->effective_size -= 128;
  900. return 0;
  901. err_unmap:
  902. drm_core_ioremapfree(&ring->map, dev);
  903. err_unpin:
  904. i915_gem_object_unpin(obj);
  905. err_unref:
  906. drm_gem_object_unreference(&obj->base);
  907. ring->obj = NULL;
  908. err_hws:
  909. cleanup_status_page(ring);
  910. return ret;
  911. }
  912. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  913. {
  914. struct drm_i915_private *dev_priv;
  915. int ret;
  916. if (ring->obj == NULL)
  917. return;
  918. /* Disable the ring buffer. The ring must be idle at this point */
  919. dev_priv = ring->dev->dev_private;
  920. ret = intel_wait_ring_idle(ring);
  921. if (ret)
  922. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  923. ring->name, ret);
  924. I915_WRITE_CTL(ring, 0);
  925. drm_core_ioremapfree(&ring->map, ring->dev);
  926. i915_gem_object_unpin(ring->obj);
  927. drm_gem_object_unreference(&ring->obj->base);
  928. ring->obj = NULL;
  929. if (ring->cleanup)
  930. ring->cleanup(ring);
  931. cleanup_status_page(ring);
  932. }
  933. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  934. {
  935. unsigned int *virt;
  936. int rem = ring->size - ring->tail;
  937. if (ring->space < rem) {
  938. int ret = intel_wait_ring_buffer(ring, rem);
  939. if (ret)
  940. return ret;
  941. }
  942. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  943. rem /= 8;
  944. while (rem--) {
  945. *virt++ = MI_NOOP;
  946. *virt++ = MI_NOOP;
  947. }
  948. ring->tail = 0;
  949. ring->space = ring_space(ring);
  950. return 0;
  951. }
  952. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  953. {
  954. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  955. bool was_interruptible;
  956. int ret;
  957. /* XXX As we have not yet audited all the paths to check that
  958. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  959. * allow us to be interruptible by a signal.
  960. */
  961. was_interruptible = dev_priv->mm.interruptible;
  962. dev_priv->mm.interruptible = false;
  963. ret = i915_wait_request(ring, seqno, true);
  964. dev_priv->mm.interruptible = was_interruptible;
  965. return ret;
  966. }
  967. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  968. {
  969. struct drm_i915_gem_request *request;
  970. u32 seqno = 0;
  971. int ret;
  972. i915_gem_retire_requests_ring(ring);
  973. if (ring->last_retired_head != -1) {
  974. ring->head = ring->last_retired_head;
  975. ring->last_retired_head = -1;
  976. ring->space = ring_space(ring);
  977. if (ring->space >= n)
  978. return 0;
  979. }
  980. list_for_each_entry(request, &ring->request_list, list) {
  981. int space;
  982. if (request->tail == -1)
  983. continue;
  984. space = request->tail - (ring->tail + 8);
  985. if (space < 0)
  986. space += ring->size;
  987. if (space >= n) {
  988. seqno = request->seqno;
  989. break;
  990. }
  991. /* Consume this request in case we need more space than
  992. * is available and so need to prevent a race between
  993. * updating last_retired_head and direct reads of
  994. * I915_RING_HEAD. It also provides a nice sanity check.
  995. */
  996. request->tail = -1;
  997. }
  998. if (seqno == 0)
  999. return -ENOSPC;
  1000. ret = intel_ring_wait_seqno(ring, seqno);
  1001. if (ret)
  1002. return ret;
  1003. if (WARN_ON(ring->last_retired_head == -1))
  1004. return -ENOSPC;
  1005. ring->head = ring->last_retired_head;
  1006. ring->last_retired_head = -1;
  1007. ring->space = ring_space(ring);
  1008. if (WARN_ON(ring->space < n))
  1009. return -ENOSPC;
  1010. return 0;
  1011. }
  1012. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1013. {
  1014. struct drm_device *dev = ring->dev;
  1015. struct drm_i915_private *dev_priv = dev->dev_private;
  1016. unsigned long end;
  1017. int ret;
  1018. ret = intel_ring_wait_request(ring, n);
  1019. if (ret != -ENOSPC)
  1020. return ret;
  1021. trace_i915_ring_wait_begin(ring);
  1022. if (drm_core_check_feature(dev, DRIVER_GEM))
  1023. /* With GEM the hangcheck timer should kick us out of the loop,
  1024. * leaving it early runs the risk of corrupting GEM state (due
  1025. * to running on almost untested codepaths). But on resume
  1026. * timers don't work yet, so prevent a complete hang in that
  1027. * case by choosing an insanely large timeout. */
  1028. end = jiffies + 60 * HZ;
  1029. else
  1030. end = jiffies + 3 * HZ;
  1031. do {
  1032. ring->head = I915_READ_HEAD(ring);
  1033. ring->space = ring_space(ring);
  1034. if (ring->space >= n) {
  1035. trace_i915_ring_wait_end(ring);
  1036. return 0;
  1037. }
  1038. if (dev->primary->master) {
  1039. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1040. if (master_priv->sarea_priv)
  1041. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1042. }
  1043. msleep(1);
  1044. if (atomic_read(&dev_priv->mm.wedged))
  1045. return -EAGAIN;
  1046. } while (!time_after(jiffies, end));
  1047. trace_i915_ring_wait_end(ring);
  1048. return -EBUSY;
  1049. }
  1050. int intel_ring_begin(struct intel_ring_buffer *ring,
  1051. int num_dwords)
  1052. {
  1053. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1054. int n = 4*num_dwords;
  1055. int ret;
  1056. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1057. return -EIO;
  1058. if (unlikely(ring->tail + n > ring->effective_size)) {
  1059. ret = intel_wrap_ring_buffer(ring);
  1060. if (unlikely(ret))
  1061. return ret;
  1062. }
  1063. if (unlikely(ring->space < n)) {
  1064. ret = intel_wait_ring_buffer(ring, n);
  1065. if (unlikely(ret))
  1066. return ret;
  1067. }
  1068. ring->space -= n;
  1069. return 0;
  1070. }
  1071. void intel_ring_advance(struct intel_ring_buffer *ring)
  1072. {
  1073. ring->tail &= ring->size - 1;
  1074. ring->write_tail(ring, ring->tail);
  1075. }
  1076. static const struct intel_ring_buffer render_ring = {
  1077. .name = "render ring",
  1078. .id = RCS,
  1079. .mmio_base = RENDER_RING_BASE,
  1080. .size = 32 * PAGE_SIZE,
  1081. .init = init_render_ring,
  1082. .write_tail = ring_write_tail,
  1083. .flush = render_ring_flush,
  1084. .add_request = render_ring_add_request,
  1085. .get_seqno = ring_get_seqno,
  1086. .irq_get = render_ring_get_irq,
  1087. .irq_put = render_ring_put_irq,
  1088. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  1089. .cleanup = render_ring_cleanup,
  1090. .sync_to = render_ring_sync_to,
  1091. .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
  1092. MI_SEMAPHORE_SYNC_RV,
  1093. MI_SEMAPHORE_SYNC_RB},
  1094. .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
  1095. };
  1096. /* ring buffer for bit-stream decoder */
  1097. static const struct intel_ring_buffer bsd_ring = {
  1098. .name = "bsd ring",
  1099. .id = VCS,
  1100. .mmio_base = BSD_RING_BASE,
  1101. .size = 32 * PAGE_SIZE,
  1102. .init = init_ring_common,
  1103. .write_tail = ring_write_tail,
  1104. .flush = bsd_ring_flush,
  1105. .add_request = ring_add_request,
  1106. .get_seqno = ring_get_seqno,
  1107. .irq_get = bsd_ring_get_irq,
  1108. .irq_put = bsd_ring_put_irq,
  1109. .dispatch_execbuffer = ring_dispatch_execbuffer,
  1110. };
  1111. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1112. u32 value)
  1113. {
  1114. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1115. /* Every tail move must follow the sequence below */
  1116. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1117. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1118. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1119. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1120. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1121. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1122. 50))
  1123. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1124. I915_WRITE_TAIL(ring, value);
  1125. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1126. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1127. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1128. }
  1129. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1130. u32 invalidate, u32 flush)
  1131. {
  1132. uint32_t cmd;
  1133. int ret;
  1134. ret = intel_ring_begin(ring, 4);
  1135. if (ret)
  1136. return ret;
  1137. cmd = MI_FLUSH_DW;
  1138. if (invalidate & I915_GEM_GPU_DOMAINS)
  1139. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1140. intel_ring_emit(ring, cmd);
  1141. intel_ring_emit(ring, 0);
  1142. intel_ring_emit(ring, 0);
  1143. intel_ring_emit(ring, MI_NOOP);
  1144. intel_ring_advance(ring);
  1145. return 0;
  1146. }
  1147. static int
  1148. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1149. u32 offset, u32 len)
  1150. {
  1151. int ret;
  1152. ret = intel_ring_begin(ring, 2);
  1153. if (ret)
  1154. return ret;
  1155. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1156. /* bit0-7 is the length on GEN6+ */
  1157. intel_ring_emit(ring, offset);
  1158. intel_ring_advance(ring);
  1159. return 0;
  1160. }
  1161. static bool
  1162. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  1163. {
  1164. return gen6_ring_get_irq(ring,
  1165. GT_USER_INTERRUPT,
  1166. GEN6_RENDER_USER_INTERRUPT);
  1167. }
  1168. static void
  1169. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  1170. {
  1171. return gen6_ring_put_irq(ring,
  1172. GT_USER_INTERRUPT,
  1173. GEN6_RENDER_USER_INTERRUPT);
  1174. }
  1175. static bool
  1176. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  1177. {
  1178. return gen6_ring_get_irq(ring,
  1179. GT_GEN6_BSD_USER_INTERRUPT,
  1180. GEN6_BSD_USER_INTERRUPT);
  1181. }
  1182. static void
  1183. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  1184. {
  1185. return gen6_ring_put_irq(ring,
  1186. GT_GEN6_BSD_USER_INTERRUPT,
  1187. GEN6_BSD_USER_INTERRUPT);
  1188. }
  1189. /* ring buffer for Video Codec for Gen6+ */
  1190. static const struct intel_ring_buffer gen6_bsd_ring = {
  1191. .name = "gen6 bsd ring",
  1192. .id = VCS,
  1193. .mmio_base = GEN6_BSD_RING_BASE,
  1194. .size = 32 * PAGE_SIZE,
  1195. .init = init_ring_common,
  1196. .write_tail = gen6_bsd_ring_write_tail,
  1197. .flush = gen6_ring_flush,
  1198. .add_request = gen6_add_request,
  1199. .get_seqno = gen6_ring_get_seqno,
  1200. .irq_get = gen6_bsd_ring_get_irq,
  1201. .irq_put = gen6_bsd_ring_put_irq,
  1202. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1203. .sync_to = gen6_bsd_ring_sync_to,
  1204. .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
  1205. MI_SEMAPHORE_SYNC_INVALID,
  1206. MI_SEMAPHORE_SYNC_VB},
  1207. .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
  1208. };
  1209. /* Blitter support (SandyBridge+) */
  1210. static bool
  1211. blt_ring_get_irq(struct intel_ring_buffer *ring)
  1212. {
  1213. return gen6_ring_get_irq(ring,
  1214. GT_BLT_USER_INTERRUPT,
  1215. GEN6_BLITTER_USER_INTERRUPT);
  1216. }
  1217. static void
  1218. blt_ring_put_irq(struct intel_ring_buffer *ring)
  1219. {
  1220. gen6_ring_put_irq(ring,
  1221. GT_BLT_USER_INTERRUPT,
  1222. GEN6_BLITTER_USER_INTERRUPT);
  1223. }
  1224. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1225. u32 invalidate, u32 flush)
  1226. {
  1227. uint32_t cmd;
  1228. int ret;
  1229. ret = intel_ring_begin(ring, 4);
  1230. if (ret)
  1231. return ret;
  1232. cmd = MI_FLUSH_DW;
  1233. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1234. cmd |= MI_INVALIDATE_TLB;
  1235. intel_ring_emit(ring, cmd);
  1236. intel_ring_emit(ring, 0);
  1237. intel_ring_emit(ring, 0);
  1238. intel_ring_emit(ring, MI_NOOP);
  1239. intel_ring_advance(ring);
  1240. return 0;
  1241. }
  1242. static const struct intel_ring_buffer gen6_blt_ring = {
  1243. .name = "blt ring",
  1244. .id = BCS,
  1245. .mmio_base = BLT_RING_BASE,
  1246. .size = 32 * PAGE_SIZE,
  1247. .init = init_ring_common,
  1248. .write_tail = ring_write_tail,
  1249. .flush = blt_ring_flush,
  1250. .add_request = gen6_add_request,
  1251. .get_seqno = gen6_ring_get_seqno,
  1252. .irq_get = blt_ring_get_irq,
  1253. .irq_put = blt_ring_put_irq,
  1254. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1255. .sync_to = gen6_blt_ring_sync_to,
  1256. .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
  1257. MI_SEMAPHORE_SYNC_BV,
  1258. MI_SEMAPHORE_SYNC_INVALID},
  1259. .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
  1260. };
  1261. int intel_init_render_ring_buffer(struct drm_device *dev)
  1262. {
  1263. drm_i915_private_t *dev_priv = dev->dev_private;
  1264. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1265. *ring = render_ring;
  1266. if (INTEL_INFO(dev)->gen >= 6) {
  1267. ring->add_request = gen6_add_request;
  1268. ring->flush = gen6_render_ring_flush;
  1269. ring->irq_get = gen6_render_ring_get_irq;
  1270. ring->irq_put = gen6_render_ring_put_irq;
  1271. ring->get_seqno = gen6_ring_get_seqno;
  1272. } else if (IS_GEN5(dev)) {
  1273. ring->add_request = pc_render_add_request;
  1274. ring->get_seqno = pc_render_get_seqno;
  1275. }
  1276. if (!I915_NEED_GFX_HWS(dev)) {
  1277. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1278. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1279. }
  1280. return intel_init_ring_buffer(dev, ring);
  1281. }
  1282. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1283. {
  1284. drm_i915_private_t *dev_priv = dev->dev_private;
  1285. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1286. *ring = render_ring;
  1287. if (INTEL_INFO(dev)->gen >= 6) {
  1288. ring->add_request = gen6_add_request;
  1289. ring->irq_get = gen6_render_ring_get_irq;
  1290. ring->irq_put = gen6_render_ring_put_irq;
  1291. } else if (IS_GEN5(dev)) {
  1292. ring->add_request = pc_render_add_request;
  1293. ring->get_seqno = pc_render_get_seqno;
  1294. }
  1295. if (!I915_NEED_GFX_HWS(dev))
  1296. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1297. ring->dev = dev;
  1298. INIT_LIST_HEAD(&ring->active_list);
  1299. INIT_LIST_HEAD(&ring->request_list);
  1300. INIT_LIST_HEAD(&ring->gpu_write_list);
  1301. ring->size = size;
  1302. ring->effective_size = ring->size;
  1303. if (IS_I830(ring->dev))
  1304. ring->effective_size -= 128;
  1305. ring->map.offset = start;
  1306. ring->map.size = size;
  1307. ring->map.type = 0;
  1308. ring->map.flags = 0;
  1309. ring->map.mtrr = 0;
  1310. drm_core_ioremap_wc(&ring->map, dev);
  1311. if (ring->map.handle == NULL) {
  1312. DRM_ERROR("can not ioremap virtual address for"
  1313. " ring buffer\n");
  1314. return -ENOMEM;
  1315. }
  1316. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1317. return 0;
  1318. }
  1319. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1320. {
  1321. drm_i915_private_t *dev_priv = dev->dev_private;
  1322. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1323. if (IS_GEN6(dev) || IS_GEN7(dev))
  1324. *ring = gen6_bsd_ring;
  1325. else
  1326. *ring = bsd_ring;
  1327. return intel_init_ring_buffer(dev, ring);
  1328. }
  1329. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1330. {
  1331. drm_i915_private_t *dev_priv = dev->dev_private;
  1332. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1333. *ring = gen6_blt_ring;
  1334. return intel_init_ring_buffer(dev, ring);
  1335. }