omap-rng.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * omap-rng.c - RNG driver for TI OMAP CPU family
  3. *
  4. * Author: Deepak Saxena <dsaxena@plexity.net>
  5. *
  6. * Copyright 2005 (c) MontaVista Software, Inc.
  7. *
  8. * Mostly based on original driver:
  9. *
  10. * Copyright (C) 2005 Nokia Corporation
  11. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  12. *
  13. * This file is licensed under the terms of the GNU General Public
  14. * License version 2. This program is licensed "as is" without any
  15. * warranty of any kind, whether express or implied.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/random.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/hw_random.h>
  24. #include <linux/delay.h>
  25. #include <linux/slab.h>
  26. #include <asm/io.h>
  27. #include <plat/cpu.h>
  28. #define RNG_OUT_REG 0x00 /* Output register */
  29. #define RNG_STAT_REG 0x04 /* Status register
  30. [0] = STAT_BUSY */
  31. #define RNG_ALARM_REG 0x24 /* Alarm register
  32. [7:0] = ALARM_COUNTER */
  33. #define RNG_CONFIG_REG 0x28 /* Configuration register
  34. [11:6] = RESET_COUNT
  35. [5:3] = RING2_DELAY
  36. [2:0] = RING1_DELAY */
  37. #define RNG_REV_REG 0x3c /* Revision register
  38. [7:0] = REV_NB */
  39. #define RNG_MASK_REG 0x40 /* Mask and reset register
  40. [2] = IT_EN
  41. [1] = SOFTRESET
  42. [0] = AUTOIDLE */
  43. #define RNG_SYSSTATUS 0x44 /* System status
  44. [0] = RESETDONE */
  45. /**
  46. * struct omap_rng_private_data - RNG IP block-specific data
  47. * @base: virtual address of the beginning of the RNG IP block registers
  48. * @clk: RNG clock
  49. * @mem_res: struct resource * for the IP block registers physical memory
  50. */
  51. struct omap_rng_private_data {
  52. void __iomem *base;
  53. struct clk *clk;
  54. struct resource *mem_res;
  55. };
  56. static inline u32 omap_rng_read_reg(struct omap_rng_private_data *priv, int reg)
  57. {
  58. return __raw_readl(priv->base + reg);
  59. }
  60. static inline void omap_rng_write_reg(struct omap_rng_private_data *priv,
  61. int reg, u32 val)
  62. {
  63. __raw_writel(val, priv->base + reg);
  64. }
  65. static int omap_rng_data_present(struct hwrng *rng, int wait)
  66. {
  67. struct omap_rng_private_data *priv;
  68. int data, i;
  69. priv = (struct omap_rng_private_data *)rng->priv;
  70. for (i = 0; i < 20; i++) {
  71. data = omap_rng_read_reg(priv, RNG_STAT_REG) ? 0 : 1;
  72. if (data || !wait)
  73. break;
  74. /* RNG produces data fast enough (2+ MBit/sec, even
  75. * during "rngtest" loads, that these delays don't
  76. * seem to trigger. We *could* use the RNG IRQ, but
  77. * that'd be higher overhead ... so why bother?
  78. */
  79. udelay(10);
  80. }
  81. return data;
  82. }
  83. static int omap_rng_data_read(struct hwrng *rng, u32 *data)
  84. {
  85. struct omap_rng_private_data *priv;
  86. priv = (struct omap_rng_private_data *)rng->priv;
  87. *data = omap_rng_read_reg(priv, RNG_OUT_REG);
  88. return sizeof(u32);
  89. }
  90. static struct hwrng omap_rng_ops = {
  91. .name = "omap",
  92. .data_present = omap_rng_data_present,
  93. .data_read = omap_rng_data_read,
  94. };
  95. static int __devinit omap_rng_probe(struct platform_device *pdev)
  96. {
  97. struct omap_rng_private_data *priv;
  98. int ret;
  99. priv = kzalloc(sizeof(struct omap_rng_private_data), GFP_KERNEL);
  100. if (!priv) {
  101. dev_err(&pdev->dev, "could not allocate memory\n");
  102. return -ENOMEM;
  103. };
  104. omap_rng_ops.priv = (unsigned long)priv;
  105. dev_set_drvdata(&pdev->dev, priv);
  106. if (cpu_is_omap24xx()) {
  107. priv->clk = clk_get(&pdev->dev, "ick");
  108. if (IS_ERR(priv->clk)) {
  109. dev_err(&pdev->dev, "Could not get rng_ick\n");
  110. ret = PTR_ERR(priv->clk);
  111. return ret;
  112. } else {
  113. clk_enable(priv->clk);
  114. }
  115. }
  116. priv->mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  117. if (!priv->mem_res) {
  118. ret = -ENOENT;
  119. goto err_ioremap;
  120. }
  121. priv->base = devm_request_and_ioremap(&pdev->dev, priv->mem_res);
  122. if (!priv->base) {
  123. ret = -ENOMEM;
  124. goto err_ioremap;
  125. }
  126. dev_set_drvdata(&pdev->dev, priv);
  127. ret = hwrng_register(&omap_rng_ops);
  128. if (ret)
  129. goto err_register;
  130. dev_info(&pdev->dev, "OMAP Random Number Generator ver. %02x\n",
  131. omap_rng_read_reg(priv, RNG_REV_REG));
  132. omap_rng_write_reg(priv, RNG_MASK_REG, 0x1);
  133. return 0;
  134. err_register:
  135. priv->base = NULL;
  136. err_ioremap:
  137. if (cpu_is_omap24xx()) {
  138. clk_disable(priv->clk);
  139. clk_put(priv->clk);
  140. }
  141. kfree(priv);
  142. return ret;
  143. }
  144. static int __exit omap_rng_remove(struct platform_device *pdev)
  145. {
  146. struct omap_rng_private_data *priv = dev_get_drvdata(&pdev->dev);
  147. hwrng_unregister(&omap_rng_ops);
  148. omap_rng_write_reg(priv, RNG_MASK_REG, 0x0);
  149. iounmap(priv->base);
  150. if (cpu_is_omap24xx()) {
  151. clk_disable(priv->clk);
  152. clk_put(priv->clk);
  153. }
  154. release_mem_region(priv->mem_res->start, resource_size(priv->mem_res));
  155. kfree(priv);
  156. return 0;
  157. }
  158. #ifdef CONFIG_PM_SLEEP
  159. static int omap_rng_suspend(struct device *dev)
  160. {
  161. struct omap_rng_private_data *priv = dev_get_drvdata(dev);
  162. omap_rng_write_reg(priv, RNG_MASK_REG, 0x0);
  163. return 0;
  164. }
  165. static int omap_rng_resume(struct device *dev)
  166. {
  167. struct omap_rng_private_data *priv = dev_get_drvdata(dev);
  168. omap_rng_write_reg(priv, RNG_MASK_REG, 0x1);
  169. return 0;
  170. }
  171. static SIMPLE_DEV_PM_OPS(omap_rng_pm, omap_rng_suspend, omap_rng_resume);
  172. #define OMAP_RNG_PM (&omap_rng_pm)
  173. #else
  174. #define OMAP_RNG_PM NULL
  175. #endif
  176. /* work with hotplug and coldplug */
  177. MODULE_ALIAS("platform:omap_rng");
  178. static struct platform_driver omap_rng_driver = {
  179. .driver = {
  180. .name = "omap_rng",
  181. .owner = THIS_MODULE,
  182. .pm = OMAP_RNG_PM,
  183. },
  184. .probe = omap_rng_probe,
  185. .remove = __exit_p(omap_rng_remove),
  186. };
  187. static int __init omap_rng_init(void)
  188. {
  189. if (!cpu_is_omap16xx() && !cpu_is_omap24xx())
  190. return -ENODEV;
  191. return platform_driver_register(&omap_rng_driver);
  192. }
  193. static void __exit omap_rng_exit(void)
  194. {
  195. platform_driver_unregister(&omap_rng_driver);
  196. }
  197. module_init(omap_rng_init);
  198. module_exit(omap_rng_exit);
  199. MODULE_AUTHOR("Deepak Saxena (and others)");
  200. MODULE_LICENSE("GPL");