bnx2x_hsi.h 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747
  1. /* bnx2x_hsi.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #ifndef BNX2X_HSI_H
  10. #define BNX2X_HSI_H
  11. #include "bnx2x_fw_defs.h"
  12. #define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
  13. struct license_key {
  14. u32 reserved[6];
  15. u32 max_iscsi_conn;
  16. #define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
  17. #define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
  18. #define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
  19. #define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
  20. u32 reserved_a;
  21. u32 max_fcoe_conn;
  22. #define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
  23. #define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
  24. #define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
  25. #define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
  26. u32 reserved_b[4];
  27. };
  28. #define PORT_0 0
  29. #define PORT_1 1
  30. #define PORT_MAX 2
  31. /****************************************************************************
  32. * Shared HW configuration *
  33. ****************************************************************************/
  34. struct shared_hw_cfg { /* NVRAM Offset */
  35. /* Up to 16 bytes of NULL-terminated string */
  36. u8 part_num[16]; /* 0x104 */
  37. u32 config; /* 0x114 */
  38. #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
  39. #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
  40. #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
  41. #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
  42. #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
  43. #define SHARED_HW_CFG_PORT_SWAP 0x00000004
  44. #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
  45. #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
  46. #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
  47. /* Whatever MFW found in NVM
  48. (if multiple found, priority order is: NC-SI, UMP, IPMI) */
  49. #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
  50. #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
  51. #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
  52. #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
  53. /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
  54. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  55. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
  56. /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
  57. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  58. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
  59. /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
  60. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  61. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
  62. #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
  63. #define SHARED_HW_CFG_LED_MODE_SHIFT 16
  64. #define SHARED_HW_CFG_LED_MAC1 0x00000000
  65. #define SHARED_HW_CFG_LED_PHY1 0x00010000
  66. #define SHARED_HW_CFG_LED_PHY2 0x00020000
  67. #define SHARED_HW_CFG_LED_PHY3 0x00030000
  68. #define SHARED_HW_CFG_LED_MAC2 0x00040000
  69. #define SHARED_HW_CFG_LED_PHY4 0x00050000
  70. #define SHARED_HW_CFG_LED_PHY5 0x00060000
  71. #define SHARED_HW_CFG_LED_PHY6 0x00070000
  72. #define SHARED_HW_CFG_LED_MAC3 0x00080000
  73. #define SHARED_HW_CFG_LED_PHY7 0x00090000
  74. #define SHARED_HW_CFG_LED_PHY9 0x000a0000
  75. #define SHARED_HW_CFG_LED_PHY11 0x000b0000
  76. #define SHARED_HW_CFG_LED_MAC4 0x000c0000
  77. #define SHARED_HW_CFG_LED_PHY8 0x000d0000
  78. #define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
  79. #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
  80. #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
  81. #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
  82. #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
  83. #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
  84. #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
  85. #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
  86. #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
  87. u32 config2; /* 0x118 */
  88. /* one time auto detect grace period (in sec) */
  89. #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
  90. #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
  91. #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
  92. /* The default value for the core clock is 250MHz and it is
  93. achieved by setting the clock change to 4 */
  94. #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
  95. #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
  96. #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
  97. #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
  98. #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
  99. /* The fan failure mechanism is usually related to the PHY type
  100. since the power consumption of the board is determined by the PHY.
  101. Currently, fan is required for most designs with SFX7101, BCM8727
  102. and BCM8481. If a fan is not required for a board which uses one
  103. of those PHYs, this field should be set to "Disabled". If a fan is
  104. required for a different PHY type, this option should be set to
  105. "Enabled".
  106. The fan failure indication is expected on
  107. SPIO5 */
  108. #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
  109. #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
  110. #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
  111. #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
  112. #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
  113. /* Set the MDC/MDIO access for the first external phy */
  114. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
  115. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
  116. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
  117. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
  118. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
  119. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
  120. #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
  121. /* Set the MDC/MDIO access for the second external phy */
  122. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
  123. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
  124. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
  125. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
  126. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
  127. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
  128. #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
  129. u32 power_dissipated; /* 0x11c */
  130. #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
  131. #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
  132. #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
  133. #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
  134. #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
  135. #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
  136. #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
  137. #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
  138. u32 ump_nc_si_config; /* 0x120 */
  139. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
  140. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
  141. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
  142. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
  143. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
  144. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
  145. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
  146. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
  147. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
  148. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
  149. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
  150. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
  151. u32 board; /* 0x124 */
  152. #define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
  153. #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
  154. #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
  155. #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
  156. #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
  157. #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
  158. u32 reserved; /* 0x128 */
  159. };
  160. /****************************************************************************
  161. * Port HW configuration *
  162. ****************************************************************************/
  163. struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
  164. u32 pci_id;
  165. #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
  166. #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
  167. u32 pci_sub_id;
  168. #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
  169. #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
  170. u32 power_dissipated;
  171. #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
  172. #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
  173. #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
  174. #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
  175. #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
  176. #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
  177. #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
  178. #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
  179. u32 power_consumed;
  180. #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
  181. #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
  182. #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
  183. #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
  184. #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
  185. #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
  186. #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
  187. #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
  188. u32 mac_upper;
  189. #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
  190. #define PORT_HW_CFG_UPPERMAC_SHIFT 0
  191. u32 mac_lower;
  192. u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
  193. u32 iscsi_mac_lower;
  194. u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
  195. u32 rdma_mac_lower;
  196. u32 serdes_config;
  197. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
  198. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
  199. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
  200. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
  201. u32 Reserved0[3]; /* 0x158 */
  202. /* Controls the TX laser of the SFP+ module */
  203. u32 sfp_ctrl; /* 0x164 */
  204. #define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
  205. #define PORT_HW_CFG_TX_LASER_SHIFT 0
  206. #define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
  207. #define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
  208. #define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
  209. #define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
  210. #define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
  211. /* Controls the fault module LED of the SFP+ */
  212. #define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
  213. #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
  214. #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
  215. #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
  216. #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
  217. #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
  218. #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
  219. u32 Reserved01[10]; /* 0x158 */
  220. u32 aeu_int_mask; /* 0x190 */
  221. u32 media_type; /* 0x194 */
  222. #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
  223. #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
  224. #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
  225. #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
  226. #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
  227. #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
  228. /* for external PHY, or forced mode or during AN */
  229. u16 xgxs_config_rx[4]; /* 0x198 */
  230. u16 xgxs_config_tx[4]; /* 0x1A0 */
  231. u32 Reserved1[56]; /* 0x1A8 */
  232. u32 default_cfg; /* 0x288 */
  233. #define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
  234. #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
  235. #define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
  236. #define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
  237. #define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
  238. #define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
  239. #define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
  240. #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
  241. #define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
  242. #define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
  243. #define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
  244. #define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
  245. #define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
  246. #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
  247. #define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
  248. #define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
  249. #define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
  250. #define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
  251. #define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
  252. #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
  253. #define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
  254. #define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
  255. #define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
  256. #define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
  257. /*
  258. * When KR link is required to be set to force which is not
  259. * KR-compliant, this parameter determine what is the trigger for it.
  260. * When GPIO is selected, low input will force the speed. Currently
  261. * default speed is 1G. In the future, it may be widen to select the
  262. * forced speed in with another parameter. Note when force-1G is
  263. * enabled, it override option 56: Link Speed option.
  264. */
  265. #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
  266. #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
  267. #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
  268. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
  269. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
  270. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
  271. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
  272. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
  273. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
  274. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
  275. #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
  276. #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
  277. /* Enable to determine with which GPIO to reset the external phy */
  278. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
  279. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
  280. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
  281. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
  282. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
  283. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
  284. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
  285. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
  286. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
  287. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
  288. #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
  289. /* Enable BAM on KR */
  290. #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
  291. #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
  292. #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
  293. #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
  294. /* Enable Common Mode Sense */
  295. #define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
  296. #define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
  297. #define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
  298. #define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
  299. u32 speed_capability_mask2; /* 0x28C */
  300. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
  301. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
  302. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
  303. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
  304. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
  305. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
  306. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
  307. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
  308. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
  309. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
  310. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
  311. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
  312. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
  313. #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
  314. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
  315. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
  316. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
  317. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
  318. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
  319. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
  320. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
  321. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
  322. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
  323. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
  324. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
  325. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
  326. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
  327. #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
  328. /* In the case where two media types (e.g. copper and fiber) are
  329. present and electrically active at the same time, PHY Selection
  330. will determine which of the two PHYs will be designated as the
  331. Active PHY and used for a connection to the network. */
  332. u32 multi_phy_config; /* 0x290 */
  333. #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
  334. #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
  335. #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
  336. #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
  337. #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
  338. #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
  339. #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
  340. /* When enabled, all second phy nvram parameters will be swapped
  341. with the first phy parameters */
  342. #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
  343. #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
  344. #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
  345. #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
  346. /* Address of the second external phy */
  347. u32 external_phy_config2; /* 0x294 */
  348. #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
  349. #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
  350. /* The second XGXS external PHY type */
  351. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
  352. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
  353. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
  354. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
  355. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
  356. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
  357. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
  358. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
  359. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
  360. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
  361. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
  362. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
  363. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
  364. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
  365. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
  366. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
  367. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
  368. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
  369. #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
  370. /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
  371. 8706, 8726 and 8727) not all 4 values are needed. */
  372. u16 xgxs_config2_rx[4]; /* 0x296 */
  373. u16 xgxs_config2_tx[4]; /* 0x2A0 */
  374. u32 lane_config;
  375. #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
  376. #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
  377. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
  378. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
  379. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
  380. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
  381. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
  382. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
  383. /* AN and forced */
  384. #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
  385. /* forced only */
  386. #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
  387. /* forced only */
  388. #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
  389. /* forced only */
  390. #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
  391. /* Indicate whether to swap the external phy polarity */
  392. #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
  393. #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
  394. #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
  395. u32 external_phy_config;
  396. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
  397. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
  398. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
  399. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
  400. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
  401. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
  402. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
  403. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
  404. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
  405. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
  406. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
  407. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
  408. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
  409. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
  410. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
  411. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
  412. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
  413. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
  414. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
  415. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
  416. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
  417. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
  418. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
  419. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
  420. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
  421. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
  422. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
  423. u32 speed_capability_mask;
  424. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
  425. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
  426. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
  427. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
  428. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
  429. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
  430. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
  431. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
  432. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
  433. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
  434. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
  435. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
  436. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
  437. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
  438. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
  439. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
  440. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
  441. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
  442. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
  443. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
  444. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
  445. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
  446. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
  447. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
  448. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
  449. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
  450. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
  451. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
  452. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
  453. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
  454. u32 reserved[2];
  455. };
  456. /****************************************************************************
  457. * Shared Feature configuration *
  458. ****************************************************************************/
  459. struct shared_feat_cfg { /* NVRAM Offset */
  460. u32 config; /* 0x450 */
  461. #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
  462. /* Use the values from options 47 and 48 instead of the HW default
  463. values */
  464. #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
  465. #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
  466. #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
  467. #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
  468. #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
  469. #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
  470. #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
  471. #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
  472. };
  473. /****************************************************************************
  474. * Port Feature configuration *
  475. ****************************************************************************/
  476. struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
  477. u32 config;
  478. #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
  479. #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
  480. #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
  481. #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
  482. #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
  483. #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
  484. #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
  485. #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
  486. #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
  487. #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
  488. #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
  489. #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
  490. #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
  491. #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
  492. #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
  493. #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
  494. #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
  495. #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
  496. #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
  497. #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
  498. #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
  499. #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
  500. #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
  501. #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
  502. #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
  503. #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
  504. #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
  505. #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
  506. #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
  507. #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
  508. #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
  509. #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
  510. #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
  511. #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
  512. #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
  513. #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
  514. #define PORT_FEATURE_EN_SIZE_MASK 0x07000000
  515. #define PORT_FEATURE_EN_SIZE_SHIFT 24
  516. #define PORT_FEATURE_WOL_ENABLED 0x01000000
  517. #define PORT_FEATURE_MBA_ENABLED 0x02000000
  518. #define PORT_FEATURE_MFW_ENABLED 0x04000000
  519. /* Reserved bits: 28-29 */
  520. /* Check the optic vendor via i2c against a list of approved modules
  521. in a separate nvram image */
  522. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
  523. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
  524. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
  525. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
  526. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
  527. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
  528. u32 wol_config;
  529. /* Default is used when driver sets to "auto" mode */
  530. #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
  531. #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
  532. #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
  533. #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
  534. #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
  535. #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
  536. #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
  537. #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
  538. #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
  539. u32 mba_config;
  540. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
  541. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
  542. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
  543. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
  544. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
  545. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
  546. #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
  547. #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
  548. #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
  549. #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
  550. #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
  551. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
  552. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
  553. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
  554. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
  555. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
  556. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
  557. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
  558. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
  559. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
  560. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
  561. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
  562. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
  563. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
  564. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
  565. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
  566. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
  567. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
  568. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
  569. #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
  570. #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
  571. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
  572. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
  573. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
  574. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
  575. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
  576. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
  577. #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
  578. #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
  579. #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
  580. #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
  581. #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
  582. #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
  583. #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
  584. #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
  585. #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
  586. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
  587. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
  588. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
  589. #define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
  590. #define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
  591. #define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
  592. #define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
  593. #define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
  594. u32 bmc_config;
  595. #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
  596. #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
  597. u32 mba_vlan_cfg;
  598. #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
  599. #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
  600. #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
  601. u32 resource_cfg;
  602. #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
  603. #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
  604. #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
  605. #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
  606. #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
  607. u32 smbus_config;
  608. /* Obsolete */
  609. #define PORT_FEATURE_SMBUS_EN 0x00000001
  610. #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
  611. #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
  612. u32 reserved1;
  613. u32 link_config; /* Used as HW defaults for the driver */
  614. #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
  615. #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
  616. /* (forced) low speed switch (< 10G) */
  617. #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
  618. /* (forced) high speed switch (>= 10G) */
  619. #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
  620. #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
  621. #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
  622. #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
  623. #define PORT_FEATURE_LINK_SPEED_SHIFT 16
  624. #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
  625. #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
  626. #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
  627. #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
  628. #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
  629. #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
  630. #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
  631. #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
  632. #define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
  633. #define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
  634. #define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
  635. #define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
  636. #define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
  637. #define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
  638. #define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
  639. #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
  640. #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
  641. #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
  642. #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
  643. #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
  644. #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
  645. #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
  646. /* The default for MCP link configuration,
  647. uses the same defines as link_config */
  648. u32 mfw_wol_link_cfg;
  649. /* The default for the driver of the second external phy,
  650. uses the same defines as link_config */
  651. u32 link_config2; /* 0x47C */
  652. /* The default for MCP of the second external phy,
  653. uses the same defines as link_config */
  654. u32 mfw_wol_link_cfg2; /* 0x480 */
  655. u32 Reserved2[17]; /* 0x484 */
  656. };
  657. /****************************************************************************
  658. * Device Information *
  659. ****************************************************************************/
  660. struct shm_dev_info { /* size */
  661. u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
  662. struct shared_hw_cfg shared_hw_config; /* 40 */
  663. struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
  664. struct shared_feat_cfg shared_feature_config; /* 4 */
  665. struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
  666. };
  667. #define FUNC_0 0
  668. #define FUNC_1 1
  669. #define FUNC_2 2
  670. #define FUNC_3 3
  671. #define FUNC_4 4
  672. #define FUNC_5 5
  673. #define FUNC_6 6
  674. #define FUNC_7 7
  675. #define E1_FUNC_MAX 2
  676. #define E1H_FUNC_MAX 8
  677. #define E2_FUNC_MAX 4 /* per path */
  678. #define VN_0 0
  679. #define VN_1 1
  680. #define VN_2 2
  681. #define VN_3 3
  682. #define E1VN_MAX 1
  683. #define E1HVN_MAX 4
  684. #define E2_VF_MAX 64
  685. /* This value (in milliseconds) determines the frequency of the driver
  686. * issuing the PULSE message code. The firmware monitors this periodic
  687. * pulse to determine when to switch to an OS-absent mode. */
  688. #define DRV_PULSE_PERIOD_MS 250
  689. /* This value (in milliseconds) determines how long the driver should
  690. * wait for an acknowledgement from the firmware before timing out. Once
  691. * the firmware has timed out, the driver will assume there is no firmware
  692. * running and there won't be any firmware-driver synchronization during a
  693. * driver reset. */
  694. #define FW_ACK_TIME_OUT_MS 5000
  695. #define FW_ACK_POLL_TIME_MS 1
  696. #define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
  697. /* LED Blink rate that will achieve ~15.9Hz */
  698. #define LED_BLINK_RATE_VAL 480
  699. /****************************************************************************
  700. * Driver <-> FW Mailbox *
  701. ****************************************************************************/
  702. struct drv_port_mb {
  703. u32 link_status;
  704. /* Driver should update this field on any link change event */
  705. #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
  706. #define LINK_STATUS_LINK_UP 0x00000001
  707. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
  708. #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
  709. #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
  710. #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
  711. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
  712. #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
  713. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
  714. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
  715. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
  716. #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
  717. #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
  718. #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
  719. #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
  720. #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
  721. #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
  722. #define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
  723. #define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
  724. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
  725. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
  726. #define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
  727. #define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
  728. #define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
  729. #define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
  730. #define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
  731. #define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
  732. #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
  733. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  734. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  735. #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
  736. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  737. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  738. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  739. #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
  740. #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
  741. #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
  742. #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
  743. #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
  744. #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
  745. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
  746. #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
  747. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
  748. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  749. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
  750. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
  751. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
  752. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
  753. #define LINK_STATUS_SERDES_LINK 0x00100000
  754. #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
  755. #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
  756. #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
  757. #define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
  758. #define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
  759. #define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
  760. #define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
  761. #define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
  762. u32 port_stx;
  763. u32 stat_nig_timer;
  764. /* MCP firmware does not use this field */
  765. u32 ext_phy_fw_version;
  766. };
  767. struct drv_func_mb {
  768. u32 drv_mb_header;
  769. #define DRV_MSG_CODE_MASK 0xffff0000
  770. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  771. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  772. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
  773. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
  774. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
  775. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  776. #define DRV_MSG_CODE_DCC_OK 0x30000000
  777. #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
  778. #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
  779. #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
  780. #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
  781. #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
  782. #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
  783. #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
  784. #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
  785. /*
  786. * The optic module verification commands require bootcode
  787. * v5.0.6 or later
  788. */
  789. #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
  790. #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
  791. /*
  792. * The specific optic module verification command requires bootcode
  793. * v5.2.12 or later
  794. */
  795. #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
  796. #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
  797. #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
  798. #define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
  799. #define DRV_MSG_CODE_SET_MF_BW 0xe0000000
  800. #define REQ_BC_VER_4_SET_MF_BW 0x00060202
  801. #define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
  802. #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
  803. #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
  804. #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  805. #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  806. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  807. u32 drv_mb_param;
  808. u32 fw_mb_header;
  809. #define FW_MSG_CODE_MASK 0xffff0000
  810. #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
  811. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  812. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  813. /* Load common chip is supported from bc 6.0.0 */
  814. #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
  815. #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
  816. #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
  817. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  818. #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
  819. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
  820. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
  821. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  822. #define FW_MSG_CODE_DCC_DONE 0x30100000
  823. #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
  824. #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
  825. #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
  826. #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
  827. #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
  828. #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
  829. #define FW_MSG_CODE_NO_KEY 0x80f00000
  830. #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
  831. #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
  832. #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
  833. #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
  834. #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
  835. #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
  836. #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
  837. #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
  838. #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
  839. #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
  840. #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
  841. #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  842. #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  843. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  844. u32 fw_mb_param;
  845. u32 drv_pulse_mb;
  846. #define DRV_PULSE_SEQ_MASK 0x00007fff
  847. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  848. /* The system time is in the format of
  849. * (year-2001)*12*32 + month*32 + day. */
  850. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  851. /* Indicate to the firmware not to go into the
  852. * OS-absent when it is not getting driver pulse.
  853. * This is used for debugging as well for PXE(MBA). */
  854. u32 mcp_pulse_mb;
  855. #define MCP_PULSE_SEQ_MASK 0x00007fff
  856. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  857. /* Indicates to the driver not to assert due to lack
  858. * of MCP response */
  859. #define MCP_EVENT_MASK 0xffff0000
  860. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  861. u32 iscsi_boot_signature;
  862. u32 iscsi_boot_block_offset;
  863. u32 drv_status;
  864. #define DRV_STATUS_PMF 0x00000001
  865. #define DRV_STATUS_SET_MF_BW 0x00000004
  866. #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
  867. #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
  868. #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
  869. #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
  870. #define DRV_STATUS_DCC_RESERVED1 0x00000800
  871. #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
  872. #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
  873. #define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
  874. #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
  875. u32 virt_mac_upper;
  876. #define VIRT_MAC_SIGN_MASK 0xffff0000
  877. #define VIRT_MAC_SIGNATURE 0x564d0000
  878. u32 virt_mac_lower;
  879. };
  880. /****************************************************************************
  881. * Management firmware state *
  882. ****************************************************************************/
  883. /* Allocate 440 bytes for management firmware */
  884. #define MGMTFW_STATE_WORD_SIZE 110
  885. struct mgmtfw_state {
  886. u32 opaque[MGMTFW_STATE_WORD_SIZE];
  887. };
  888. /****************************************************************************
  889. * Multi-Function configuration *
  890. ****************************************************************************/
  891. struct shared_mf_cfg {
  892. u32 clp_mb;
  893. #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
  894. /* set by CLP */
  895. #define SHARED_MF_CLP_EXIT 0x00000001
  896. /* set by MCP */
  897. #define SHARED_MF_CLP_EXIT_DONE 0x00010000
  898. };
  899. struct port_mf_cfg {
  900. u32 dynamic_cfg; /* device control channel */
  901. #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
  902. #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
  903. #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
  904. u32 reserved[3];
  905. };
  906. struct func_mf_cfg {
  907. u32 config;
  908. /* E/R/I/D */
  909. /* function 0 of each port cannot be hidden */
  910. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  911. #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
  912. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
  913. #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
  914. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
  915. #define FUNC_MF_CFG_PROTOCOL_DEFAULT\
  916. FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
  917. #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
  918. /* PRI */
  919. /* 0 - low priority, 3 - high priority */
  920. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
  921. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
  922. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
  923. /* MINBW, MAXBW */
  924. /* value range - 0..100, increments in 100Mbps */
  925. #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
  926. #define FUNC_MF_CFG_MIN_BW_SHIFT 16
  927. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  928. #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
  929. #define FUNC_MF_CFG_MAX_BW_SHIFT 24
  930. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
  931. u32 mac_upper; /* MAC */
  932. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  933. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  934. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  935. u32 mac_lower;
  936. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  937. u32 e1hov_tag; /* VNI */
  938. #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
  939. #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
  940. #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
  941. u32 reserved[2];
  942. };
  943. /* This structure is not applicable and should not be accessed on 57711 */
  944. struct func_ext_cfg {
  945. u32 func_cfg;
  946. #define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
  947. #define MACP_FUNC_CFG_FLAGS_SHIFT 0
  948. #define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
  949. #define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
  950. #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
  951. #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
  952. u32 iscsi_mac_addr_upper;
  953. u32 iscsi_mac_addr_lower;
  954. u32 fcoe_mac_addr_upper;
  955. u32 fcoe_mac_addr_lower;
  956. u32 fcoe_wwn_port_name_upper;
  957. u32 fcoe_wwn_port_name_lower;
  958. u32 fcoe_wwn_node_name_upper;
  959. u32 fcoe_wwn_node_name_lower;
  960. u32 preserve_data;
  961. #define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
  962. #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
  963. #define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
  964. #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
  965. #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
  966. };
  967. struct mf_cfg {
  968. struct shared_mf_cfg shared_mf_config;
  969. struct port_mf_cfg port_mf_config[PORT_MAX];
  970. struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
  971. struct func_ext_cfg func_ext_config[E1H_FUNC_MAX];
  972. };
  973. /****************************************************************************
  974. * Shared Memory Region *
  975. ****************************************************************************/
  976. struct shmem_region { /* SharedMem Offset (size) */
  977. u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
  978. #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
  979. #define SHR_MEM_FORMAT_REV_MASK 0xff000000
  980. /* validity bits */
  981. #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
  982. #define SHR_MEM_VALIDITY_MB 0x00200000
  983. #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
  984. #define SHR_MEM_VALIDITY_RESERVED 0x00000007
  985. /* One licensing bit should be set */
  986. #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
  987. #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
  988. #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
  989. #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
  990. /* Active MFW */
  991. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
  992. #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
  993. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
  994. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
  995. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
  996. #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
  997. struct shm_dev_info dev_info; /* 0x8 (0x438) */
  998. struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
  999. /* FW information (for internal FW use) */
  1000. u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
  1001. struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
  1002. struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
  1003. struct drv_func_mb func_mb[]; /* 0x684
  1004. (44*2/4/8=0x58/0xb0/0x160) */
  1005. }; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
  1006. struct fw_flr_ack {
  1007. u32 pf_ack;
  1008. u32 vf_ack[1];
  1009. u32 iov_dis_ack;
  1010. };
  1011. struct fw_flr_mb {
  1012. u32 aggint;
  1013. u32 opgen_addr;
  1014. struct fw_flr_ack ack;
  1015. };
  1016. /**** SUPPORT FOR SHMEM ARRRAYS ***
  1017. * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
  1018. * define arrays with storage types smaller then unsigned dwords.
  1019. * The macros below add generic support for SHMEM arrays with numeric elements
  1020. * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
  1021. * array with individual bit-filed elements accessed using shifts and masks.
  1022. *
  1023. */
  1024. /* eb is the bitwidth of a single element */
  1025. #define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
  1026. #define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
  1027. /* the bit-position macro allows the used to flip the order of the arrays
  1028. * elements on a per byte or word boundary.
  1029. *
  1030. * example: an array with 8 entries each 4 bit wide. This array will fit into
  1031. * a single dword. The diagrmas below show the array order of the nibbles.
  1032. *
  1033. * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
  1034. *
  1035. * | | | |
  1036. * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
  1037. * | | | |
  1038. *
  1039. * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
  1040. *
  1041. * | | | |
  1042. * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
  1043. * | | | |
  1044. *
  1045. * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
  1046. *
  1047. * | | | |
  1048. * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
  1049. * | | | |
  1050. */
  1051. #define SHMEM_ARRAY_BITPOS(i, eb, fb) \
  1052. ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
  1053. (((i)%((fb)/(eb))) * (eb)))
  1054. #define SHMEM_ARRAY_GET(a, i, eb, fb) \
  1055. ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
  1056. SHMEM_ARRAY_MASK(eb))
  1057. #define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
  1058. do { \
  1059. a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
  1060. SHMEM_ARRAY_BITPOS(i, eb, fb)); \
  1061. a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
  1062. SHMEM_ARRAY_BITPOS(i, eb, fb)); \
  1063. } while (0)
  1064. /****START OF DCBX STRUCTURES DECLARATIONS****/
  1065. #define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
  1066. #define DCBX_PRI_PG_BITWIDTH 4
  1067. #define DCBX_PRI_PG_FBITS 8
  1068. #define DCBX_PRI_PG_GET(a, i) \
  1069. SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
  1070. #define DCBX_PRI_PG_SET(a, i, val) \
  1071. SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
  1072. #define DCBX_MAX_NUM_PG_BW_ENTRIES 8
  1073. #define DCBX_BW_PG_BITWIDTH 8
  1074. #define DCBX_PG_BW_GET(a, i) \
  1075. SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
  1076. #define DCBX_PG_BW_SET(a, i, val) \
  1077. SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
  1078. #define DCBX_STRICT_PRI_PG 15
  1079. #define DCBX_MAX_APP_PROTOCOL 16
  1080. #define FCOE_APP_IDX 0
  1081. #define ISCSI_APP_IDX 1
  1082. #define PREDEFINED_APP_IDX_MAX 2
  1083. struct dcbx_ets_feature {
  1084. u32 enabled;
  1085. u32 pg_bw_tbl[2];
  1086. u32 pri_pg_tbl[1];
  1087. };
  1088. struct dcbx_pfc_feature {
  1089. #ifdef __BIG_ENDIAN
  1090. u8 pri_en_bitmap;
  1091. #define DCBX_PFC_PRI_0 0x01
  1092. #define DCBX_PFC_PRI_1 0x02
  1093. #define DCBX_PFC_PRI_2 0x04
  1094. #define DCBX_PFC_PRI_3 0x08
  1095. #define DCBX_PFC_PRI_4 0x10
  1096. #define DCBX_PFC_PRI_5 0x20
  1097. #define DCBX_PFC_PRI_6 0x40
  1098. #define DCBX_PFC_PRI_7 0x80
  1099. u8 pfc_caps;
  1100. u8 reserved;
  1101. u8 enabled;
  1102. #elif defined(__LITTLE_ENDIAN)
  1103. u8 enabled;
  1104. u8 reserved;
  1105. u8 pfc_caps;
  1106. u8 pri_en_bitmap;
  1107. #define DCBX_PFC_PRI_0 0x01
  1108. #define DCBX_PFC_PRI_1 0x02
  1109. #define DCBX_PFC_PRI_2 0x04
  1110. #define DCBX_PFC_PRI_3 0x08
  1111. #define DCBX_PFC_PRI_4 0x10
  1112. #define DCBX_PFC_PRI_5 0x20
  1113. #define DCBX_PFC_PRI_6 0x40
  1114. #define DCBX_PFC_PRI_7 0x80
  1115. #endif
  1116. };
  1117. struct dcbx_app_priority_entry {
  1118. #ifdef __BIG_ENDIAN
  1119. u16 app_id;
  1120. u8 pri_bitmap;
  1121. u8 appBitfield;
  1122. #define DCBX_APP_ENTRY_VALID 0x01
  1123. #define DCBX_APP_ENTRY_SF_MASK 0x30
  1124. #define DCBX_APP_ENTRY_SF_SHIFT 4
  1125. #define DCBX_APP_SF_ETH_TYPE 0x10
  1126. #define DCBX_APP_SF_PORT 0x20
  1127. #elif defined(__LITTLE_ENDIAN)
  1128. u8 appBitfield;
  1129. #define DCBX_APP_ENTRY_VALID 0x01
  1130. #define DCBX_APP_ENTRY_SF_MASK 0x30
  1131. #define DCBX_APP_ENTRY_SF_SHIFT 4
  1132. #define DCBX_APP_SF_ETH_TYPE 0x10
  1133. #define DCBX_APP_SF_PORT 0x20
  1134. u8 pri_bitmap;
  1135. u16 app_id;
  1136. #endif
  1137. };
  1138. struct dcbx_app_priority_feature {
  1139. #ifdef __BIG_ENDIAN
  1140. u8 reserved;
  1141. u8 default_pri;
  1142. u8 tc_supported;
  1143. u8 enabled;
  1144. #elif defined(__LITTLE_ENDIAN)
  1145. u8 enabled;
  1146. u8 tc_supported;
  1147. u8 default_pri;
  1148. u8 reserved;
  1149. #endif
  1150. struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
  1151. };
  1152. struct dcbx_features {
  1153. struct dcbx_ets_feature ets;
  1154. struct dcbx_pfc_feature pfc;
  1155. struct dcbx_app_priority_feature app;
  1156. };
  1157. struct lldp_params {
  1158. #ifdef __BIG_ENDIAN
  1159. u8 msg_fast_tx_interval;
  1160. u8 msg_tx_hold;
  1161. u8 msg_tx_interval;
  1162. u8 admin_status;
  1163. #define LLDP_TX_ONLY 0x01
  1164. #define LLDP_RX_ONLY 0x02
  1165. #define LLDP_TX_RX 0x03
  1166. #define LLDP_DISABLED 0x04
  1167. u8 reserved1;
  1168. u8 tx_fast;
  1169. u8 tx_crd_max;
  1170. u8 tx_crd;
  1171. #elif defined(__LITTLE_ENDIAN)
  1172. u8 admin_status;
  1173. #define LLDP_TX_ONLY 0x01
  1174. #define LLDP_RX_ONLY 0x02
  1175. #define LLDP_TX_RX 0x03
  1176. #define LLDP_DISABLED 0x04
  1177. u8 msg_tx_interval;
  1178. u8 msg_tx_hold;
  1179. u8 msg_fast_tx_interval;
  1180. u8 tx_crd;
  1181. u8 tx_crd_max;
  1182. u8 tx_fast;
  1183. u8 reserved1;
  1184. #endif
  1185. #define REM_CHASSIS_ID_STAT_LEN 4
  1186. #define REM_PORT_ID_STAT_LEN 4
  1187. u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
  1188. u32 peer_port_id[REM_PORT_ID_STAT_LEN];
  1189. };
  1190. struct lldp_dcbx_stat {
  1191. #define LOCAL_CHASSIS_ID_STAT_LEN 2
  1192. #define LOCAL_PORT_ID_STAT_LEN 2
  1193. u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
  1194. u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
  1195. u32 num_tx_dcbx_pkts;
  1196. u32 num_rx_dcbx_pkts;
  1197. };
  1198. struct lldp_admin_mib {
  1199. u32 ver_cfg_flags;
  1200. #define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
  1201. #define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
  1202. #define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
  1203. #define DCBX_ETS_RECO_TX_ENABLED 0x00000008
  1204. #define DCBX_ETS_RECO_VALID 0x00000010
  1205. #define DCBX_ETS_WILLING 0x00000020
  1206. #define DCBX_PFC_WILLING 0x00000040
  1207. #define DCBX_APP_WILLING 0x00000080
  1208. #define DCBX_VERSION_CEE 0x00000100
  1209. #define DCBX_VERSION_IEEE 0x00000200
  1210. #define DCBX_DCBX_ENABLED 0x00000400
  1211. #define DCBX_CEE_VERSION_MASK 0x0000f000
  1212. #define DCBX_CEE_VERSION_SHIFT 12
  1213. #define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
  1214. #define DCBX_CEE_MAX_VERSION_SHIFT 16
  1215. struct dcbx_features features;
  1216. };
  1217. struct lldp_remote_mib {
  1218. u32 prefix_seq_num;
  1219. u32 flags;
  1220. #define DCBX_ETS_TLV_RX 0x00000001
  1221. #define DCBX_PFC_TLV_RX 0x00000002
  1222. #define DCBX_APP_TLV_RX 0x00000004
  1223. #define DCBX_ETS_RX_ERROR 0x00000010
  1224. #define DCBX_PFC_RX_ERROR 0x00000020
  1225. #define DCBX_APP_RX_ERROR 0x00000040
  1226. #define DCBX_ETS_REM_WILLING 0x00000100
  1227. #define DCBX_PFC_REM_WILLING 0x00000200
  1228. #define DCBX_APP_REM_WILLING 0x00000400
  1229. #define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
  1230. struct dcbx_features features;
  1231. u32 suffix_seq_num;
  1232. };
  1233. struct lldp_local_mib {
  1234. u32 prefix_seq_num;
  1235. u32 error;
  1236. #define DCBX_LOCAL_ETS_ERROR 0x00000001
  1237. #define DCBX_LOCAL_PFC_ERROR 0x00000002
  1238. #define DCBX_LOCAL_APP_ERROR 0x00000004
  1239. #define DCBX_LOCAL_PFC_MISMATCH 0x00000010
  1240. #define DCBX_LOCAL_APP_MISMATCH 0x00000020
  1241. struct dcbx_features features;
  1242. u32 suffix_seq_num;
  1243. };
  1244. /***END OF DCBX STRUCTURES DECLARATIONS***/
  1245. struct shmem2_region {
  1246. u32 size;
  1247. u32 dcc_support;
  1248. #define SHMEM_DCC_SUPPORT_NONE 0x00000000
  1249. #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
  1250. #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
  1251. #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
  1252. #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
  1253. #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
  1254. #define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
  1255. u32 ext_phy_fw_version2[PORT_MAX];
  1256. /*
  1257. * For backwards compatibility, if the mf_cfg_addr does not exist
  1258. * (the size filed is smaller than 0xc) the mf_cfg resides at the
  1259. * end of struct shmem_region
  1260. */
  1261. u32 mf_cfg_addr;
  1262. #define SHMEM_MF_CFG_ADDR_NONE 0x00000000
  1263. struct fw_flr_mb flr_mb;
  1264. u32 dcbx_lldp_params_offset;
  1265. #define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
  1266. u32 dcbx_neg_res_offset;
  1267. #define SHMEM_DCBX_NEG_RES_NONE 0x00000000
  1268. u32 dcbx_remote_mib_offset;
  1269. #define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
  1270. /*
  1271. * The other shmemX_base_addr holds the other path's shmem address
  1272. * required for example in case of common phy init, or for path1 to know
  1273. * the address of mcp debug trace which is located in offset from shmem
  1274. * of path0
  1275. */
  1276. u32 other_shmem_base_addr;
  1277. u32 other_shmem2_base_addr;
  1278. u32 reserved1[E2_VF_MAX / 32];
  1279. u32 reserved2[E2_FUNC_MAX][E2_VF_MAX / 32];
  1280. u32 dcbx_lldp_dcbx_stat_offset;
  1281. #define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
  1282. };
  1283. struct emac_stats {
  1284. u32 rx_stat_ifhcinoctets;
  1285. u32 rx_stat_ifhcinbadoctets;
  1286. u32 rx_stat_etherstatsfragments;
  1287. u32 rx_stat_ifhcinucastpkts;
  1288. u32 rx_stat_ifhcinmulticastpkts;
  1289. u32 rx_stat_ifhcinbroadcastpkts;
  1290. u32 rx_stat_dot3statsfcserrors;
  1291. u32 rx_stat_dot3statsalignmenterrors;
  1292. u32 rx_stat_dot3statscarriersenseerrors;
  1293. u32 rx_stat_xonpauseframesreceived;
  1294. u32 rx_stat_xoffpauseframesreceived;
  1295. u32 rx_stat_maccontrolframesreceived;
  1296. u32 rx_stat_xoffstateentered;
  1297. u32 rx_stat_dot3statsframestoolong;
  1298. u32 rx_stat_etherstatsjabbers;
  1299. u32 rx_stat_etherstatsundersizepkts;
  1300. u32 rx_stat_etherstatspkts64octets;
  1301. u32 rx_stat_etherstatspkts65octetsto127octets;
  1302. u32 rx_stat_etherstatspkts128octetsto255octets;
  1303. u32 rx_stat_etherstatspkts256octetsto511octets;
  1304. u32 rx_stat_etherstatspkts512octetsto1023octets;
  1305. u32 rx_stat_etherstatspkts1024octetsto1522octets;
  1306. u32 rx_stat_etherstatspktsover1522octets;
  1307. u32 rx_stat_falsecarriererrors;
  1308. u32 tx_stat_ifhcoutoctets;
  1309. u32 tx_stat_ifhcoutbadoctets;
  1310. u32 tx_stat_etherstatscollisions;
  1311. u32 tx_stat_outxonsent;
  1312. u32 tx_stat_outxoffsent;
  1313. u32 tx_stat_flowcontroldone;
  1314. u32 tx_stat_dot3statssinglecollisionframes;
  1315. u32 tx_stat_dot3statsmultiplecollisionframes;
  1316. u32 tx_stat_dot3statsdeferredtransmissions;
  1317. u32 tx_stat_dot3statsexcessivecollisions;
  1318. u32 tx_stat_dot3statslatecollisions;
  1319. u32 tx_stat_ifhcoutucastpkts;
  1320. u32 tx_stat_ifhcoutmulticastpkts;
  1321. u32 tx_stat_ifhcoutbroadcastpkts;
  1322. u32 tx_stat_etherstatspkts64octets;
  1323. u32 tx_stat_etherstatspkts65octetsto127octets;
  1324. u32 tx_stat_etherstatspkts128octetsto255octets;
  1325. u32 tx_stat_etherstatspkts256octetsto511octets;
  1326. u32 tx_stat_etherstatspkts512octetsto1023octets;
  1327. u32 tx_stat_etherstatspkts1024octetsto1522octets;
  1328. u32 tx_stat_etherstatspktsover1522octets;
  1329. u32 tx_stat_dot3statsinternalmactransmiterrors;
  1330. };
  1331. struct bmac1_stats {
  1332. u32 tx_stat_gtpkt_lo;
  1333. u32 tx_stat_gtpkt_hi;
  1334. u32 tx_stat_gtxpf_lo;
  1335. u32 tx_stat_gtxpf_hi;
  1336. u32 tx_stat_gtfcs_lo;
  1337. u32 tx_stat_gtfcs_hi;
  1338. u32 tx_stat_gtmca_lo;
  1339. u32 tx_stat_gtmca_hi;
  1340. u32 tx_stat_gtbca_lo;
  1341. u32 tx_stat_gtbca_hi;
  1342. u32 tx_stat_gtfrg_lo;
  1343. u32 tx_stat_gtfrg_hi;
  1344. u32 tx_stat_gtovr_lo;
  1345. u32 tx_stat_gtovr_hi;
  1346. u32 tx_stat_gt64_lo;
  1347. u32 tx_stat_gt64_hi;
  1348. u32 tx_stat_gt127_lo;
  1349. u32 tx_stat_gt127_hi;
  1350. u32 tx_stat_gt255_lo;
  1351. u32 tx_stat_gt255_hi;
  1352. u32 tx_stat_gt511_lo;
  1353. u32 tx_stat_gt511_hi;
  1354. u32 tx_stat_gt1023_lo;
  1355. u32 tx_stat_gt1023_hi;
  1356. u32 tx_stat_gt1518_lo;
  1357. u32 tx_stat_gt1518_hi;
  1358. u32 tx_stat_gt2047_lo;
  1359. u32 tx_stat_gt2047_hi;
  1360. u32 tx_stat_gt4095_lo;
  1361. u32 tx_stat_gt4095_hi;
  1362. u32 tx_stat_gt9216_lo;
  1363. u32 tx_stat_gt9216_hi;
  1364. u32 tx_stat_gt16383_lo;
  1365. u32 tx_stat_gt16383_hi;
  1366. u32 tx_stat_gtmax_lo;
  1367. u32 tx_stat_gtmax_hi;
  1368. u32 tx_stat_gtufl_lo;
  1369. u32 tx_stat_gtufl_hi;
  1370. u32 tx_stat_gterr_lo;
  1371. u32 tx_stat_gterr_hi;
  1372. u32 tx_stat_gtbyt_lo;
  1373. u32 tx_stat_gtbyt_hi;
  1374. u32 rx_stat_gr64_lo;
  1375. u32 rx_stat_gr64_hi;
  1376. u32 rx_stat_gr127_lo;
  1377. u32 rx_stat_gr127_hi;
  1378. u32 rx_stat_gr255_lo;
  1379. u32 rx_stat_gr255_hi;
  1380. u32 rx_stat_gr511_lo;
  1381. u32 rx_stat_gr511_hi;
  1382. u32 rx_stat_gr1023_lo;
  1383. u32 rx_stat_gr1023_hi;
  1384. u32 rx_stat_gr1518_lo;
  1385. u32 rx_stat_gr1518_hi;
  1386. u32 rx_stat_gr2047_lo;
  1387. u32 rx_stat_gr2047_hi;
  1388. u32 rx_stat_gr4095_lo;
  1389. u32 rx_stat_gr4095_hi;
  1390. u32 rx_stat_gr9216_lo;
  1391. u32 rx_stat_gr9216_hi;
  1392. u32 rx_stat_gr16383_lo;
  1393. u32 rx_stat_gr16383_hi;
  1394. u32 rx_stat_grmax_lo;
  1395. u32 rx_stat_grmax_hi;
  1396. u32 rx_stat_grpkt_lo;
  1397. u32 rx_stat_grpkt_hi;
  1398. u32 rx_stat_grfcs_lo;
  1399. u32 rx_stat_grfcs_hi;
  1400. u32 rx_stat_grmca_lo;
  1401. u32 rx_stat_grmca_hi;
  1402. u32 rx_stat_grbca_lo;
  1403. u32 rx_stat_grbca_hi;
  1404. u32 rx_stat_grxcf_lo;
  1405. u32 rx_stat_grxcf_hi;
  1406. u32 rx_stat_grxpf_lo;
  1407. u32 rx_stat_grxpf_hi;
  1408. u32 rx_stat_grxuo_lo;
  1409. u32 rx_stat_grxuo_hi;
  1410. u32 rx_stat_grjbr_lo;
  1411. u32 rx_stat_grjbr_hi;
  1412. u32 rx_stat_grovr_lo;
  1413. u32 rx_stat_grovr_hi;
  1414. u32 rx_stat_grflr_lo;
  1415. u32 rx_stat_grflr_hi;
  1416. u32 rx_stat_grmeg_lo;
  1417. u32 rx_stat_grmeg_hi;
  1418. u32 rx_stat_grmeb_lo;
  1419. u32 rx_stat_grmeb_hi;
  1420. u32 rx_stat_grbyt_lo;
  1421. u32 rx_stat_grbyt_hi;
  1422. u32 rx_stat_grund_lo;
  1423. u32 rx_stat_grund_hi;
  1424. u32 rx_stat_grfrg_lo;
  1425. u32 rx_stat_grfrg_hi;
  1426. u32 rx_stat_grerb_lo;
  1427. u32 rx_stat_grerb_hi;
  1428. u32 rx_stat_grfre_lo;
  1429. u32 rx_stat_grfre_hi;
  1430. u32 rx_stat_gripj_lo;
  1431. u32 rx_stat_gripj_hi;
  1432. };
  1433. struct bmac2_stats {
  1434. u32 tx_stat_gtpk_lo; /* gtpok */
  1435. u32 tx_stat_gtpk_hi; /* gtpok */
  1436. u32 tx_stat_gtxpf_lo; /* gtpf */
  1437. u32 tx_stat_gtxpf_hi; /* gtpf */
  1438. u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
  1439. u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
  1440. u32 tx_stat_gtfcs_lo;
  1441. u32 tx_stat_gtfcs_hi;
  1442. u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
  1443. u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
  1444. u32 tx_stat_gtmca_lo;
  1445. u32 tx_stat_gtmca_hi;
  1446. u32 tx_stat_gtbca_lo;
  1447. u32 tx_stat_gtbca_hi;
  1448. u32 tx_stat_gtovr_lo;
  1449. u32 tx_stat_gtovr_hi;
  1450. u32 tx_stat_gtfrg_lo;
  1451. u32 tx_stat_gtfrg_hi;
  1452. u32 tx_stat_gtpkt1_lo; /* gtpkt */
  1453. u32 tx_stat_gtpkt1_hi; /* gtpkt */
  1454. u32 tx_stat_gt64_lo;
  1455. u32 tx_stat_gt64_hi;
  1456. u32 tx_stat_gt127_lo;
  1457. u32 tx_stat_gt127_hi;
  1458. u32 tx_stat_gt255_lo;
  1459. u32 tx_stat_gt255_hi;
  1460. u32 tx_stat_gt511_lo;
  1461. u32 tx_stat_gt511_hi;
  1462. u32 tx_stat_gt1023_lo;
  1463. u32 tx_stat_gt1023_hi;
  1464. u32 tx_stat_gt1518_lo;
  1465. u32 tx_stat_gt1518_hi;
  1466. u32 tx_stat_gt2047_lo;
  1467. u32 tx_stat_gt2047_hi;
  1468. u32 tx_stat_gt4095_lo;
  1469. u32 tx_stat_gt4095_hi;
  1470. u32 tx_stat_gt9216_lo;
  1471. u32 tx_stat_gt9216_hi;
  1472. u32 tx_stat_gt16383_lo;
  1473. u32 tx_stat_gt16383_hi;
  1474. u32 tx_stat_gtmax_lo;
  1475. u32 tx_stat_gtmax_hi;
  1476. u32 tx_stat_gtufl_lo;
  1477. u32 tx_stat_gtufl_hi;
  1478. u32 tx_stat_gterr_lo;
  1479. u32 tx_stat_gterr_hi;
  1480. u32 tx_stat_gtbyt_lo;
  1481. u32 tx_stat_gtbyt_hi;
  1482. u32 rx_stat_gr64_lo;
  1483. u32 rx_stat_gr64_hi;
  1484. u32 rx_stat_gr127_lo;
  1485. u32 rx_stat_gr127_hi;
  1486. u32 rx_stat_gr255_lo;
  1487. u32 rx_stat_gr255_hi;
  1488. u32 rx_stat_gr511_lo;
  1489. u32 rx_stat_gr511_hi;
  1490. u32 rx_stat_gr1023_lo;
  1491. u32 rx_stat_gr1023_hi;
  1492. u32 rx_stat_gr1518_lo;
  1493. u32 rx_stat_gr1518_hi;
  1494. u32 rx_stat_gr2047_lo;
  1495. u32 rx_stat_gr2047_hi;
  1496. u32 rx_stat_gr4095_lo;
  1497. u32 rx_stat_gr4095_hi;
  1498. u32 rx_stat_gr9216_lo;
  1499. u32 rx_stat_gr9216_hi;
  1500. u32 rx_stat_gr16383_lo;
  1501. u32 rx_stat_gr16383_hi;
  1502. u32 rx_stat_grmax_lo;
  1503. u32 rx_stat_grmax_hi;
  1504. u32 rx_stat_grpkt_lo;
  1505. u32 rx_stat_grpkt_hi;
  1506. u32 rx_stat_grfcs_lo;
  1507. u32 rx_stat_grfcs_hi;
  1508. u32 rx_stat_gruca_lo;
  1509. u32 rx_stat_gruca_hi;
  1510. u32 rx_stat_grmca_lo;
  1511. u32 rx_stat_grmca_hi;
  1512. u32 rx_stat_grbca_lo;
  1513. u32 rx_stat_grbca_hi;
  1514. u32 rx_stat_grxpf_lo; /* grpf */
  1515. u32 rx_stat_grxpf_hi; /* grpf */
  1516. u32 rx_stat_grpp_lo;
  1517. u32 rx_stat_grpp_hi;
  1518. u32 rx_stat_grxuo_lo; /* gruo */
  1519. u32 rx_stat_grxuo_hi; /* gruo */
  1520. u32 rx_stat_grjbr_lo;
  1521. u32 rx_stat_grjbr_hi;
  1522. u32 rx_stat_grovr_lo;
  1523. u32 rx_stat_grovr_hi;
  1524. u32 rx_stat_grxcf_lo; /* grcf */
  1525. u32 rx_stat_grxcf_hi; /* grcf */
  1526. u32 rx_stat_grflr_lo;
  1527. u32 rx_stat_grflr_hi;
  1528. u32 rx_stat_grpok_lo;
  1529. u32 rx_stat_grpok_hi;
  1530. u32 rx_stat_grmeg_lo;
  1531. u32 rx_stat_grmeg_hi;
  1532. u32 rx_stat_grmeb_lo;
  1533. u32 rx_stat_grmeb_hi;
  1534. u32 rx_stat_grbyt_lo;
  1535. u32 rx_stat_grbyt_hi;
  1536. u32 rx_stat_grund_lo;
  1537. u32 rx_stat_grund_hi;
  1538. u32 rx_stat_grfrg_lo;
  1539. u32 rx_stat_grfrg_hi;
  1540. u32 rx_stat_grerb_lo; /* grerrbyt */
  1541. u32 rx_stat_grerb_hi; /* grerrbyt */
  1542. u32 rx_stat_grfre_lo; /* grfrerr */
  1543. u32 rx_stat_grfre_hi; /* grfrerr */
  1544. u32 rx_stat_gripj_lo;
  1545. u32 rx_stat_gripj_hi;
  1546. };
  1547. union mac_stats {
  1548. struct emac_stats emac_stats;
  1549. struct bmac1_stats bmac1_stats;
  1550. struct bmac2_stats bmac2_stats;
  1551. };
  1552. struct mac_stx {
  1553. /* in_bad_octets */
  1554. u32 rx_stat_ifhcinbadoctets_hi;
  1555. u32 rx_stat_ifhcinbadoctets_lo;
  1556. /* out_bad_octets */
  1557. u32 tx_stat_ifhcoutbadoctets_hi;
  1558. u32 tx_stat_ifhcoutbadoctets_lo;
  1559. /* crc_receive_errors */
  1560. u32 rx_stat_dot3statsfcserrors_hi;
  1561. u32 rx_stat_dot3statsfcserrors_lo;
  1562. /* alignment_errors */
  1563. u32 rx_stat_dot3statsalignmenterrors_hi;
  1564. u32 rx_stat_dot3statsalignmenterrors_lo;
  1565. /* carrier_sense_errors */
  1566. u32 rx_stat_dot3statscarriersenseerrors_hi;
  1567. u32 rx_stat_dot3statscarriersenseerrors_lo;
  1568. /* false_carrier_detections */
  1569. u32 rx_stat_falsecarriererrors_hi;
  1570. u32 rx_stat_falsecarriererrors_lo;
  1571. /* runt_packets_received */
  1572. u32 rx_stat_etherstatsundersizepkts_hi;
  1573. u32 rx_stat_etherstatsundersizepkts_lo;
  1574. /* jabber_packets_received */
  1575. u32 rx_stat_dot3statsframestoolong_hi;
  1576. u32 rx_stat_dot3statsframestoolong_lo;
  1577. /* error_runt_packets_received */
  1578. u32 rx_stat_etherstatsfragments_hi;
  1579. u32 rx_stat_etherstatsfragments_lo;
  1580. /* error_jabber_packets_received */
  1581. u32 rx_stat_etherstatsjabbers_hi;
  1582. u32 rx_stat_etherstatsjabbers_lo;
  1583. /* control_frames_received */
  1584. u32 rx_stat_maccontrolframesreceived_hi;
  1585. u32 rx_stat_maccontrolframesreceived_lo;
  1586. u32 rx_stat_bmac_xpf_hi;
  1587. u32 rx_stat_bmac_xpf_lo;
  1588. u32 rx_stat_bmac_xcf_hi;
  1589. u32 rx_stat_bmac_xcf_lo;
  1590. /* xoff_state_entered */
  1591. u32 rx_stat_xoffstateentered_hi;
  1592. u32 rx_stat_xoffstateentered_lo;
  1593. /* pause_xon_frames_received */
  1594. u32 rx_stat_xonpauseframesreceived_hi;
  1595. u32 rx_stat_xonpauseframesreceived_lo;
  1596. /* pause_xoff_frames_received */
  1597. u32 rx_stat_xoffpauseframesreceived_hi;
  1598. u32 rx_stat_xoffpauseframesreceived_lo;
  1599. /* pause_xon_frames_transmitted */
  1600. u32 tx_stat_outxonsent_hi;
  1601. u32 tx_stat_outxonsent_lo;
  1602. /* pause_xoff_frames_transmitted */
  1603. u32 tx_stat_outxoffsent_hi;
  1604. u32 tx_stat_outxoffsent_lo;
  1605. /* flow_control_done */
  1606. u32 tx_stat_flowcontroldone_hi;
  1607. u32 tx_stat_flowcontroldone_lo;
  1608. /* ether_stats_collisions */
  1609. u32 tx_stat_etherstatscollisions_hi;
  1610. u32 tx_stat_etherstatscollisions_lo;
  1611. /* single_collision_transmit_frames */
  1612. u32 tx_stat_dot3statssinglecollisionframes_hi;
  1613. u32 tx_stat_dot3statssinglecollisionframes_lo;
  1614. /* multiple_collision_transmit_frames */
  1615. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  1616. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  1617. /* deferred_transmissions */
  1618. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  1619. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  1620. /* excessive_collision_frames */
  1621. u32 tx_stat_dot3statsexcessivecollisions_hi;
  1622. u32 tx_stat_dot3statsexcessivecollisions_lo;
  1623. /* late_collision_frames */
  1624. u32 tx_stat_dot3statslatecollisions_hi;
  1625. u32 tx_stat_dot3statslatecollisions_lo;
  1626. /* frames_transmitted_64_bytes */
  1627. u32 tx_stat_etherstatspkts64octets_hi;
  1628. u32 tx_stat_etherstatspkts64octets_lo;
  1629. /* frames_transmitted_65_127_bytes */
  1630. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  1631. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  1632. /* frames_transmitted_128_255_bytes */
  1633. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  1634. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  1635. /* frames_transmitted_256_511_bytes */
  1636. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  1637. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  1638. /* frames_transmitted_512_1023_bytes */
  1639. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  1640. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  1641. /* frames_transmitted_1024_1522_bytes */
  1642. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  1643. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  1644. /* frames_transmitted_1523_9022_bytes */
  1645. u32 tx_stat_etherstatspktsover1522octets_hi;
  1646. u32 tx_stat_etherstatspktsover1522octets_lo;
  1647. u32 tx_stat_bmac_2047_hi;
  1648. u32 tx_stat_bmac_2047_lo;
  1649. u32 tx_stat_bmac_4095_hi;
  1650. u32 tx_stat_bmac_4095_lo;
  1651. u32 tx_stat_bmac_9216_hi;
  1652. u32 tx_stat_bmac_9216_lo;
  1653. u32 tx_stat_bmac_16383_hi;
  1654. u32 tx_stat_bmac_16383_lo;
  1655. /* internal_mac_transmit_errors */
  1656. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  1657. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  1658. /* if_out_discards */
  1659. u32 tx_stat_bmac_ufl_hi;
  1660. u32 tx_stat_bmac_ufl_lo;
  1661. };
  1662. #define MAC_STX_IDX_MAX 2
  1663. struct host_port_stats {
  1664. u32 host_port_stats_start;
  1665. struct mac_stx mac_stx[MAC_STX_IDX_MAX];
  1666. u32 brb_drop_hi;
  1667. u32 brb_drop_lo;
  1668. u32 host_port_stats_end;
  1669. };
  1670. struct host_func_stats {
  1671. u32 host_func_stats_start;
  1672. u32 total_bytes_received_hi;
  1673. u32 total_bytes_received_lo;
  1674. u32 total_bytes_transmitted_hi;
  1675. u32 total_bytes_transmitted_lo;
  1676. u32 total_unicast_packets_received_hi;
  1677. u32 total_unicast_packets_received_lo;
  1678. u32 total_multicast_packets_received_hi;
  1679. u32 total_multicast_packets_received_lo;
  1680. u32 total_broadcast_packets_received_hi;
  1681. u32 total_broadcast_packets_received_lo;
  1682. u32 total_unicast_packets_transmitted_hi;
  1683. u32 total_unicast_packets_transmitted_lo;
  1684. u32 total_multicast_packets_transmitted_hi;
  1685. u32 total_multicast_packets_transmitted_lo;
  1686. u32 total_broadcast_packets_transmitted_hi;
  1687. u32 total_broadcast_packets_transmitted_lo;
  1688. u32 valid_bytes_received_hi;
  1689. u32 valid_bytes_received_lo;
  1690. u32 host_func_stats_end;
  1691. };
  1692. #define BCM_5710_FW_MAJOR_VERSION 6
  1693. #define BCM_5710_FW_MINOR_VERSION 2
  1694. #define BCM_5710_FW_REVISION_VERSION 9
  1695. #define BCM_5710_FW_ENGINEERING_VERSION 0
  1696. #define BCM_5710_FW_COMPILE_FLAGS 1
  1697. /*
  1698. * attention bits
  1699. */
  1700. struct atten_sp_status_block {
  1701. __le32 attn_bits;
  1702. __le32 attn_bits_ack;
  1703. u8 status_block_id;
  1704. u8 reserved0;
  1705. __le16 attn_bits_index;
  1706. __le32 reserved1;
  1707. };
  1708. /*
  1709. * common data for all protocols
  1710. */
  1711. struct doorbell_hdr {
  1712. u8 header;
  1713. #define DOORBELL_HDR_RX (0x1<<0)
  1714. #define DOORBELL_HDR_RX_SHIFT 0
  1715. #define DOORBELL_HDR_DB_TYPE (0x1<<1)
  1716. #define DOORBELL_HDR_DB_TYPE_SHIFT 1
  1717. #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
  1718. #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
  1719. #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
  1720. #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
  1721. };
  1722. /*
  1723. * doorbell message sent to the chip
  1724. */
  1725. struct doorbell {
  1726. #if defined(__BIG_ENDIAN)
  1727. u16 zero_fill2;
  1728. u8 zero_fill1;
  1729. struct doorbell_hdr header;
  1730. #elif defined(__LITTLE_ENDIAN)
  1731. struct doorbell_hdr header;
  1732. u8 zero_fill1;
  1733. u16 zero_fill2;
  1734. #endif
  1735. };
  1736. /*
  1737. * doorbell message sent to the chip
  1738. */
  1739. struct doorbell_set_prod {
  1740. #if defined(__BIG_ENDIAN)
  1741. u16 prod;
  1742. u8 zero_fill1;
  1743. struct doorbell_hdr header;
  1744. #elif defined(__LITTLE_ENDIAN)
  1745. struct doorbell_hdr header;
  1746. u8 zero_fill1;
  1747. u16 prod;
  1748. #endif
  1749. };
  1750. /*
  1751. * 3 lines. status block
  1752. */
  1753. struct hc_status_block_e1x {
  1754. __le16 index_values[HC_SB_MAX_INDICES_E1X];
  1755. __le16 running_index[HC_SB_MAX_SM];
  1756. u32 rsrv;
  1757. };
  1758. /*
  1759. * host status block
  1760. */
  1761. struct host_hc_status_block_e1x {
  1762. struct hc_status_block_e1x sb;
  1763. };
  1764. /*
  1765. * 3 lines. status block
  1766. */
  1767. struct hc_status_block_e2 {
  1768. __le16 index_values[HC_SB_MAX_INDICES_E2];
  1769. __le16 running_index[HC_SB_MAX_SM];
  1770. u32 reserved;
  1771. };
  1772. /*
  1773. * host status block
  1774. */
  1775. struct host_hc_status_block_e2 {
  1776. struct hc_status_block_e2 sb;
  1777. };
  1778. /*
  1779. * 5 lines. slow-path status block
  1780. */
  1781. struct hc_sp_status_block {
  1782. __le16 index_values[HC_SP_SB_MAX_INDICES];
  1783. __le16 running_index;
  1784. __le16 rsrv;
  1785. u32 rsrv1;
  1786. };
  1787. /*
  1788. * host status block
  1789. */
  1790. struct host_sp_status_block {
  1791. struct atten_sp_status_block atten_status_block;
  1792. struct hc_sp_status_block sp_sb;
  1793. };
  1794. /*
  1795. * IGU driver acknowledgment register
  1796. */
  1797. struct igu_ack_register {
  1798. #if defined(__BIG_ENDIAN)
  1799. u16 sb_id_and_flags;
  1800. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1801. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1802. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1803. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1804. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1805. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1806. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1807. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1808. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1809. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1810. u16 status_block_index;
  1811. #elif defined(__LITTLE_ENDIAN)
  1812. u16 status_block_index;
  1813. u16 sb_id_and_flags;
  1814. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1815. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1816. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1817. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1818. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1819. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1820. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1821. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1822. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1823. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1824. #endif
  1825. };
  1826. /*
  1827. * IGU driver acknowledgement register
  1828. */
  1829. struct igu_backward_compatible {
  1830. u32 sb_id_and_flags;
  1831. #define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
  1832. #define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
  1833. #define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
  1834. #define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
  1835. #define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
  1836. #define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
  1837. #define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
  1838. #define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
  1839. #define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
  1840. #define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
  1841. #define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
  1842. #define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
  1843. u32 reserved_2;
  1844. };
  1845. /*
  1846. * IGU driver acknowledgement register
  1847. */
  1848. struct igu_regular {
  1849. u32 sb_id_and_flags;
  1850. #define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
  1851. #define IGU_REGULAR_SB_INDEX_SHIFT 0
  1852. #define IGU_REGULAR_RESERVED0 (0x1<<20)
  1853. #define IGU_REGULAR_RESERVED0_SHIFT 20
  1854. #define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
  1855. #define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
  1856. #define IGU_REGULAR_BUPDATE (0x1<<24)
  1857. #define IGU_REGULAR_BUPDATE_SHIFT 24
  1858. #define IGU_REGULAR_ENABLE_INT (0x3<<25)
  1859. #define IGU_REGULAR_ENABLE_INT_SHIFT 25
  1860. #define IGU_REGULAR_RESERVED_1 (0x1<<27)
  1861. #define IGU_REGULAR_RESERVED_1_SHIFT 27
  1862. #define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
  1863. #define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
  1864. #define IGU_REGULAR_CLEANUP_SET (0x1<<30)
  1865. #define IGU_REGULAR_CLEANUP_SET_SHIFT 30
  1866. #define IGU_REGULAR_BCLEANUP (0x1<<31)
  1867. #define IGU_REGULAR_BCLEANUP_SHIFT 31
  1868. u32 reserved_2;
  1869. };
  1870. /*
  1871. * IGU driver acknowledgement register
  1872. */
  1873. union igu_consprod_reg {
  1874. struct igu_regular regular;
  1875. struct igu_backward_compatible backward_compatible;
  1876. };
  1877. /*
  1878. * Control register for the IGU command register
  1879. */
  1880. struct igu_ctrl_reg {
  1881. u32 ctrl_data;
  1882. #define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
  1883. #define IGU_CTRL_REG_ADDRESS_SHIFT 0
  1884. #define IGU_CTRL_REG_FID (0x7F<<12)
  1885. #define IGU_CTRL_REG_FID_SHIFT 12
  1886. #define IGU_CTRL_REG_RESERVED (0x1<<19)
  1887. #define IGU_CTRL_REG_RESERVED_SHIFT 19
  1888. #define IGU_CTRL_REG_TYPE (0x1<<20)
  1889. #define IGU_CTRL_REG_TYPE_SHIFT 20
  1890. #define IGU_CTRL_REG_UNUSED (0x7FF<<21)
  1891. #define IGU_CTRL_REG_UNUSED_SHIFT 21
  1892. };
  1893. /*
  1894. * Parser parsing flags field
  1895. */
  1896. struct parsing_flags {
  1897. __le16 flags;
  1898. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
  1899. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
  1900. #define PARSING_FLAGS_VLAN (0x1<<1)
  1901. #define PARSING_FLAGS_VLAN_SHIFT 1
  1902. #define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
  1903. #define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
  1904. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
  1905. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
  1906. #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
  1907. #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
  1908. #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
  1909. #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
  1910. #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
  1911. #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
  1912. #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
  1913. #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
  1914. #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
  1915. #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
  1916. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
  1917. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
  1918. #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
  1919. #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
  1920. #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
  1921. #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
  1922. #define PARSING_FLAGS_RESERVED0 (0x3<<14)
  1923. #define PARSING_FLAGS_RESERVED0_SHIFT 14
  1924. };
  1925. struct regpair {
  1926. __le32 lo;
  1927. __le32 hi;
  1928. };
  1929. /*
  1930. * dmae command structure
  1931. */
  1932. struct dmae_command {
  1933. u32 opcode;
  1934. #define DMAE_COMMAND_SRC (0x1<<0)
  1935. #define DMAE_COMMAND_SRC_SHIFT 0
  1936. #define DMAE_COMMAND_DST (0x3<<1)
  1937. #define DMAE_COMMAND_DST_SHIFT 1
  1938. #define DMAE_COMMAND_C_DST (0x1<<3)
  1939. #define DMAE_COMMAND_C_DST_SHIFT 3
  1940. #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
  1941. #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
  1942. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
  1943. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
  1944. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
  1945. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
  1946. #define DMAE_COMMAND_ENDIANITY (0x3<<9)
  1947. #define DMAE_COMMAND_ENDIANITY_SHIFT 9
  1948. #define DMAE_COMMAND_PORT (0x1<<11)
  1949. #define DMAE_COMMAND_PORT_SHIFT 11
  1950. #define DMAE_COMMAND_CRC_RESET (0x1<<12)
  1951. #define DMAE_COMMAND_CRC_RESET_SHIFT 12
  1952. #define DMAE_COMMAND_SRC_RESET (0x1<<13)
  1953. #define DMAE_COMMAND_SRC_RESET_SHIFT 13
  1954. #define DMAE_COMMAND_DST_RESET (0x1<<14)
  1955. #define DMAE_COMMAND_DST_RESET_SHIFT 14
  1956. #define DMAE_COMMAND_E1HVN (0x3<<15)
  1957. #define DMAE_COMMAND_E1HVN_SHIFT 15
  1958. #define DMAE_COMMAND_DST_VN (0x3<<17)
  1959. #define DMAE_COMMAND_DST_VN_SHIFT 17
  1960. #define DMAE_COMMAND_C_FUNC (0x1<<19)
  1961. #define DMAE_COMMAND_C_FUNC_SHIFT 19
  1962. #define DMAE_COMMAND_ERR_POLICY (0x3<<20)
  1963. #define DMAE_COMMAND_ERR_POLICY_SHIFT 20
  1964. #define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
  1965. #define DMAE_COMMAND_RESERVED0_SHIFT 22
  1966. u32 src_addr_lo;
  1967. u32 src_addr_hi;
  1968. u32 dst_addr_lo;
  1969. u32 dst_addr_hi;
  1970. #if defined(__BIG_ENDIAN)
  1971. u16 reserved1;
  1972. u16 len;
  1973. #elif defined(__LITTLE_ENDIAN)
  1974. u16 len;
  1975. u16 reserved1;
  1976. #endif
  1977. u32 comp_addr_lo;
  1978. u32 comp_addr_hi;
  1979. u32 comp_val;
  1980. u32 crc32;
  1981. u32 crc32_c;
  1982. #if defined(__BIG_ENDIAN)
  1983. u16 crc16_c;
  1984. u16 crc16;
  1985. #elif defined(__LITTLE_ENDIAN)
  1986. u16 crc16;
  1987. u16 crc16_c;
  1988. #endif
  1989. #if defined(__BIG_ENDIAN)
  1990. u16 reserved3;
  1991. u16 crc_t10;
  1992. #elif defined(__LITTLE_ENDIAN)
  1993. u16 crc_t10;
  1994. u16 reserved3;
  1995. #endif
  1996. #if defined(__BIG_ENDIAN)
  1997. u16 xsum8;
  1998. u16 xsum16;
  1999. #elif defined(__LITTLE_ENDIAN)
  2000. u16 xsum16;
  2001. u16 xsum8;
  2002. #endif
  2003. };
  2004. struct double_regpair {
  2005. u32 regpair0_lo;
  2006. u32 regpair0_hi;
  2007. u32 regpair1_lo;
  2008. u32 regpair1_hi;
  2009. };
  2010. /*
  2011. * SDM operation gen command (generate aggregative interrupt)
  2012. */
  2013. struct sdm_op_gen {
  2014. __le32 command;
  2015. #define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
  2016. #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
  2017. #define SDM_OP_GEN_COMP_TYPE (0x7<<5)
  2018. #define SDM_OP_GEN_COMP_TYPE_SHIFT 5
  2019. #define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
  2020. #define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
  2021. #define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
  2022. #define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
  2023. #define SDM_OP_GEN_RESERVED (0x7FFF<<17)
  2024. #define SDM_OP_GEN_RESERVED_SHIFT 17
  2025. };
  2026. /*
  2027. * The eth Rx Buffer Descriptor
  2028. */
  2029. struct eth_rx_bd {
  2030. __le32 addr_lo;
  2031. __le32 addr_hi;
  2032. };
  2033. /*
  2034. * The eth Rx SGE Descriptor
  2035. */
  2036. struct eth_rx_sge {
  2037. __le32 addr_lo;
  2038. __le32 addr_hi;
  2039. };
  2040. /*
  2041. * The eth storm context of Ustorm
  2042. */
  2043. struct ustorm_eth_st_context {
  2044. u32 reserved0[48];
  2045. };
  2046. /*
  2047. * The eth storm context of Tstorm
  2048. */
  2049. struct tstorm_eth_st_context {
  2050. u32 __reserved0[28];
  2051. };
  2052. /*
  2053. * The eth aggregative context of Xstorm
  2054. */
  2055. struct xstorm_eth_ag_context {
  2056. u32 reserved0;
  2057. #if defined(__BIG_ENDIAN)
  2058. u8 cdu_reserved;
  2059. u8 reserved2;
  2060. u16 reserved1;
  2061. #elif defined(__LITTLE_ENDIAN)
  2062. u16 reserved1;
  2063. u8 reserved2;
  2064. u8 cdu_reserved;
  2065. #endif
  2066. u32 reserved3[30];
  2067. };
  2068. /*
  2069. * The eth aggregative context of Tstorm
  2070. */
  2071. struct tstorm_eth_ag_context {
  2072. u32 __reserved0[14];
  2073. };
  2074. /*
  2075. * The eth aggregative context of Cstorm
  2076. */
  2077. struct cstorm_eth_ag_context {
  2078. u32 __reserved0[10];
  2079. };
  2080. /*
  2081. * The eth aggregative context of Ustorm
  2082. */
  2083. struct ustorm_eth_ag_context {
  2084. u32 __reserved0;
  2085. #if defined(__BIG_ENDIAN)
  2086. u8 cdu_usage;
  2087. u8 __reserved2;
  2088. u16 __reserved1;
  2089. #elif defined(__LITTLE_ENDIAN)
  2090. u16 __reserved1;
  2091. u8 __reserved2;
  2092. u8 cdu_usage;
  2093. #endif
  2094. u32 __reserved3[6];
  2095. };
  2096. /*
  2097. * Timers connection context
  2098. */
  2099. struct timers_block_context {
  2100. u32 __reserved_0;
  2101. u32 __reserved_1;
  2102. u32 __reserved_2;
  2103. u32 flags;
  2104. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
  2105. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
  2106. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
  2107. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
  2108. #define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
  2109. #define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
  2110. };
  2111. /*
  2112. * structure for easy accessibility to assembler
  2113. */
  2114. struct eth_tx_bd_flags {
  2115. u8 as_bitfield;
  2116. #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
  2117. #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
  2118. #define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
  2119. #define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
  2120. #define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
  2121. #define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
  2122. #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
  2123. #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
  2124. #define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
  2125. #define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
  2126. #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
  2127. #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
  2128. #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
  2129. #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
  2130. };
  2131. /*
  2132. * The eth Tx Buffer Descriptor
  2133. */
  2134. struct eth_tx_start_bd {
  2135. __le32 addr_lo;
  2136. __le32 addr_hi;
  2137. __le16 nbd;
  2138. __le16 nbytes;
  2139. __le16 vlan_or_ethertype;
  2140. struct eth_tx_bd_flags bd_flags;
  2141. u8 general_data;
  2142. #define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
  2143. #define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
  2144. #define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
  2145. #define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
  2146. };
  2147. /*
  2148. * Tx regular BD structure
  2149. */
  2150. struct eth_tx_bd {
  2151. __le32 addr_lo;
  2152. __le32 addr_hi;
  2153. __le16 total_pkt_bytes;
  2154. __le16 nbytes;
  2155. u8 reserved[4];
  2156. };
  2157. /*
  2158. * Tx parsing BD structure for ETH E1/E1h
  2159. */
  2160. struct eth_tx_parse_bd_e1x {
  2161. u8 global_data;
  2162. #define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
  2163. #define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
  2164. #define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
  2165. #define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
  2166. #define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
  2167. #define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
  2168. #define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
  2169. #define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
  2170. #define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
  2171. #define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
  2172. u8 tcp_flags;
  2173. #define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
  2174. #define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
  2175. #define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
  2176. #define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
  2177. #define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
  2178. #define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
  2179. #define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
  2180. #define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
  2181. #define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
  2182. #define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
  2183. #define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
  2184. #define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
  2185. #define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
  2186. #define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
  2187. #define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
  2188. #define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
  2189. u8 ip_hlen_w;
  2190. s8 reserved;
  2191. __le16 total_hlen_w;
  2192. __le16 tcp_pseudo_csum;
  2193. __le16 lso_mss;
  2194. __le16 ip_id;
  2195. __le32 tcp_send_seq;
  2196. };
  2197. /*
  2198. * Tx parsing BD structure for ETH E2
  2199. */
  2200. struct eth_tx_parse_bd_e2 {
  2201. __le16 dst_mac_addr_lo;
  2202. __le16 dst_mac_addr_mid;
  2203. __le16 dst_mac_addr_hi;
  2204. __le16 src_mac_addr_lo;
  2205. __le16 src_mac_addr_mid;
  2206. __le16 src_mac_addr_hi;
  2207. __le32 parsing_data;
  2208. #define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
  2209. #define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
  2210. #define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
  2211. #define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
  2212. #define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
  2213. #define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
  2214. #define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
  2215. #define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
  2216. };
  2217. /*
  2218. * The last BD in the BD memory will hold a pointer to the next BD memory
  2219. */
  2220. struct eth_tx_next_bd {
  2221. __le32 addr_lo;
  2222. __le32 addr_hi;
  2223. u8 reserved[8];
  2224. };
  2225. /*
  2226. * union for 4 Bd types
  2227. */
  2228. union eth_tx_bd_types {
  2229. struct eth_tx_start_bd start_bd;
  2230. struct eth_tx_bd reg_bd;
  2231. struct eth_tx_parse_bd_e1x parse_bd_e1x;
  2232. struct eth_tx_parse_bd_e2 parse_bd_e2;
  2233. struct eth_tx_next_bd next_bd;
  2234. };
  2235. /*
  2236. * The eth storm context of Xstorm
  2237. */
  2238. struct xstorm_eth_st_context {
  2239. u32 reserved0[60];
  2240. };
  2241. /*
  2242. * The eth storm context of Cstorm
  2243. */
  2244. struct cstorm_eth_st_context {
  2245. u32 __reserved0[4];
  2246. };
  2247. /*
  2248. * Ethernet connection context
  2249. */
  2250. struct eth_context {
  2251. struct ustorm_eth_st_context ustorm_st_context;
  2252. struct tstorm_eth_st_context tstorm_st_context;
  2253. struct xstorm_eth_ag_context xstorm_ag_context;
  2254. struct tstorm_eth_ag_context tstorm_ag_context;
  2255. struct cstorm_eth_ag_context cstorm_ag_context;
  2256. struct ustorm_eth_ag_context ustorm_ag_context;
  2257. struct timers_block_context timers_context;
  2258. struct xstorm_eth_st_context xstorm_st_context;
  2259. struct cstorm_eth_st_context cstorm_st_context;
  2260. };
  2261. /*
  2262. * Ethernet doorbell
  2263. */
  2264. struct eth_tx_doorbell {
  2265. #if defined(__BIG_ENDIAN)
  2266. u16 npackets;
  2267. u8 params;
  2268. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  2269. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  2270. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  2271. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  2272. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  2273. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  2274. struct doorbell_hdr hdr;
  2275. #elif defined(__LITTLE_ENDIAN)
  2276. struct doorbell_hdr hdr;
  2277. u8 params;
  2278. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  2279. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  2280. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  2281. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  2282. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  2283. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  2284. u16 npackets;
  2285. #endif
  2286. };
  2287. /*
  2288. * client init fc data
  2289. */
  2290. struct client_init_fc_data {
  2291. __le16 cqe_pause_thr_low;
  2292. __le16 cqe_pause_thr_high;
  2293. __le16 bd_pause_thr_low;
  2294. __le16 bd_pause_thr_high;
  2295. __le16 sge_pause_thr_low;
  2296. __le16 sge_pause_thr_high;
  2297. __le16 rx_cos_mask;
  2298. u8 safc_group_num;
  2299. u8 safc_group_en_flg;
  2300. u8 traffic_type;
  2301. u8 reserved0;
  2302. __le16 reserved1;
  2303. __le32 reserved2;
  2304. };
  2305. /*
  2306. * client init ramrod data
  2307. */
  2308. struct client_init_general_data {
  2309. u8 client_id;
  2310. u8 statistics_counter_id;
  2311. u8 statistics_en_flg;
  2312. u8 is_fcoe_flg;
  2313. u8 activate_flg;
  2314. u8 sp_client_id;
  2315. __le16 reserved0;
  2316. __le32 reserved1[2];
  2317. };
  2318. /*
  2319. * client init rx data
  2320. */
  2321. struct client_init_rx_data {
  2322. u8 tpa_en_flg;
  2323. u8 vmqueue_mode_en_flg;
  2324. u8 extra_data_over_sgl_en_flg;
  2325. u8 cache_line_alignment_log_size;
  2326. u8 enable_dynamic_hc;
  2327. u8 max_sges_for_packet;
  2328. u8 client_qzone_id;
  2329. u8 drop_ip_cs_err_flg;
  2330. u8 drop_tcp_cs_err_flg;
  2331. u8 drop_ttl0_flg;
  2332. u8 drop_udp_cs_err_flg;
  2333. u8 inner_vlan_removal_enable_flg;
  2334. u8 outer_vlan_removal_enable_flg;
  2335. u8 status_block_id;
  2336. u8 rx_sb_index_number;
  2337. u8 reserved0[3];
  2338. __le16 bd_buff_size;
  2339. __le16 sge_buff_size;
  2340. __le16 mtu;
  2341. struct regpair bd_page_base;
  2342. struct regpair sge_page_base;
  2343. struct regpair cqe_page_base;
  2344. u8 is_leading_rss;
  2345. u8 is_approx_mcast;
  2346. __le16 max_agg_size;
  2347. __le32 reserved2[3];
  2348. };
  2349. /*
  2350. * client init tx data
  2351. */
  2352. struct client_init_tx_data {
  2353. u8 enforce_security_flg;
  2354. u8 tx_status_block_id;
  2355. u8 tx_sb_index_number;
  2356. u8 reserved0;
  2357. __le16 mtu;
  2358. __le16 reserved1;
  2359. struct regpair tx_bd_page_base;
  2360. __le32 reserved2[2];
  2361. };
  2362. /*
  2363. * client init ramrod data
  2364. */
  2365. struct client_init_ramrod_data {
  2366. struct client_init_general_data general;
  2367. struct client_init_rx_data rx;
  2368. struct client_init_tx_data tx;
  2369. struct client_init_fc_data fc;
  2370. };
  2371. /*
  2372. * The data contain client ID need to the ramrod
  2373. */
  2374. struct eth_common_ramrod_data {
  2375. u32 client_id;
  2376. u32 reserved1;
  2377. };
  2378. /*
  2379. * union for sgl and raw data.
  2380. */
  2381. union eth_sgl_or_raw_data {
  2382. __le16 sgl[8];
  2383. u32 raw_data[4];
  2384. };
  2385. /*
  2386. * regular eth FP CQE parameters struct
  2387. */
  2388. struct eth_fast_path_rx_cqe {
  2389. u8 type_error_flags;
  2390. #define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
  2391. #define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
  2392. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
  2393. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
  2394. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
  2395. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
  2396. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
  2397. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
  2398. #define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
  2399. #define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
  2400. #define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
  2401. #define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
  2402. #define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x3<<6)
  2403. #define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 6
  2404. u8 status_flags;
  2405. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
  2406. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
  2407. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
  2408. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
  2409. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
  2410. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
  2411. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
  2412. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
  2413. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
  2414. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
  2415. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
  2416. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
  2417. u8 placement_offset;
  2418. u8 queue_index;
  2419. __le32 rss_hash_result;
  2420. __le16 vlan_tag;
  2421. __le16 pkt_len;
  2422. __le16 len_on_bd;
  2423. struct parsing_flags pars_flags;
  2424. union eth_sgl_or_raw_data sgl_or_raw_data;
  2425. };
  2426. /*
  2427. * The data for RSS setup ramrod
  2428. */
  2429. struct eth_halt_ramrod_data {
  2430. u32 client_id;
  2431. u32 reserved0;
  2432. };
  2433. /*
  2434. * The data for statistics query ramrod
  2435. */
  2436. struct common_query_ramrod_data {
  2437. #if defined(__BIG_ENDIAN)
  2438. u8 reserved0;
  2439. u8 collect_port;
  2440. u16 drv_counter;
  2441. #elif defined(__LITTLE_ENDIAN)
  2442. u16 drv_counter;
  2443. u8 collect_port;
  2444. u8 reserved0;
  2445. #endif
  2446. u32 ctr_id_vector;
  2447. };
  2448. /*
  2449. * Place holder for ramrods protocol specific data
  2450. */
  2451. struct ramrod_data {
  2452. __le32 data_lo;
  2453. __le32 data_hi;
  2454. };
  2455. /*
  2456. * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
  2457. */
  2458. union eth_ramrod_data {
  2459. struct ramrod_data general;
  2460. };
  2461. /*
  2462. * Eth Rx Cqe structure- general structure for ramrods
  2463. */
  2464. struct common_ramrod_eth_rx_cqe {
  2465. u8 ramrod_type;
  2466. #define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
  2467. #define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
  2468. #define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
  2469. #define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
  2470. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
  2471. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
  2472. u8 conn_type;
  2473. __le16 reserved1;
  2474. __le32 conn_and_cmd_data;
  2475. #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
  2476. #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
  2477. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
  2478. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
  2479. struct ramrod_data protocol_data;
  2480. __le32 reserved2[4];
  2481. };
  2482. /*
  2483. * Rx Last CQE in page (in ETH)
  2484. */
  2485. struct eth_rx_cqe_next_page {
  2486. __le32 addr_lo;
  2487. __le32 addr_hi;
  2488. __le32 reserved[6];
  2489. };
  2490. /*
  2491. * union for all eth rx cqe types (fix their sizes)
  2492. */
  2493. union eth_rx_cqe {
  2494. struct eth_fast_path_rx_cqe fast_path_cqe;
  2495. struct common_ramrod_eth_rx_cqe ramrod_cqe;
  2496. struct eth_rx_cqe_next_page next_page_cqe;
  2497. };
  2498. /*
  2499. * common data for all protocols
  2500. */
  2501. struct spe_hdr {
  2502. __le32 conn_and_cmd_data;
  2503. #define SPE_HDR_CID (0xFFFFFF<<0)
  2504. #define SPE_HDR_CID_SHIFT 0
  2505. #define SPE_HDR_CMD_ID (0xFF<<24)
  2506. #define SPE_HDR_CMD_ID_SHIFT 24
  2507. __le16 type;
  2508. #define SPE_HDR_CONN_TYPE (0xFF<<0)
  2509. #define SPE_HDR_CONN_TYPE_SHIFT 0
  2510. #define SPE_HDR_FUNCTION_ID (0xFF<<8)
  2511. #define SPE_HDR_FUNCTION_ID_SHIFT 8
  2512. __le16 reserved1;
  2513. };
  2514. /*
  2515. * Ethernet slow path element
  2516. */
  2517. union eth_specific_data {
  2518. u8 protocol_data[8];
  2519. struct regpair client_init_ramrod_init_data;
  2520. struct eth_halt_ramrod_data halt_ramrod_data;
  2521. struct regpair update_data_addr;
  2522. struct eth_common_ramrod_data common_ramrod_data;
  2523. };
  2524. /*
  2525. * Ethernet slow path element
  2526. */
  2527. struct eth_spe {
  2528. struct spe_hdr hdr;
  2529. union eth_specific_data data;
  2530. };
  2531. /*
  2532. * array of 13 bds as appears in the eth xstorm context
  2533. */
  2534. struct eth_tx_bds_array {
  2535. union eth_tx_bd_types bds[13];
  2536. };
  2537. /*
  2538. * Common configuration parameters per function in Tstorm
  2539. */
  2540. struct tstorm_eth_function_common_config {
  2541. #if defined(__BIG_ENDIAN)
  2542. u8 reserved1;
  2543. u8 rss_result_mask;
  2544. u16 config_flags;
  2545. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2546. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2547. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2548. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2549. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2550. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2551. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2552. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2553. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2554. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2555. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
  2556. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
  2557. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
  2558. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
  2559. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
  2560. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
  2561. #elif defined(__LITTLE_ENDIAN)
  2562. u16 config_flags;
  2563. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2564. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2565. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2566. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2567. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2568. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2569. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2570. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2571. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2572. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2573. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
  2574. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
  2575. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
  2576. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
  2577. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
  2578. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
  2579. u8 rss_result_mask;
  2580. u8 reserved1;
  2581. #endif
  2582. u16 vlan_id[2];
  2583. };
  2584. /*
  2585. * RSS idirection table update configuration
  2586. */
  2587. struct rss_update_config {
  2588. #if defined(__BIG_ENDIAN)
  2589. u16 toe_rss_bitmap;
  2590. u16 flags;
  2591. #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
  2592. #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
  2593. #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
  2594. #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
  2595. #define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
  2596. #define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
  2597. #elif defined(__LITTLE_ENDIAN)
  2598. u16 flags;
  2599. #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
  2600. #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
  2601. #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
  2602. #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
  2603. #define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
  2604. #define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
  2605. u16 toe_rss_bitmap;
  2606. #endif
  2607. u32 reserved1;
  2608. };
  2609. /*
  2610. * parameters for eth update ramrod
  2611. */
  2612. struct eth_update_ramrod_data {
  2613. struct tstorm_eth_function_common_config func_config;
  2614. u8 indirectionTable[128];
  2615. struct rss_update_config rss_config;
  2616. };
  2617. /*
  2618. * MAC filtering configuration command header
  2619. */
  2620. struct mac_configuration_hdr {
  2621. u8 length;
  2622. u8 offset;
  2623. u16 client_id;
  2624. u16 echo;
  2625. u16 reserved1;
  2626. };
  2627. /*
  2628. * MAC address in list for ramrod
  2629. */
  2630. struct mac_configuration_entry {
  2631. __le16 lsb_mac_addr;
  2632. __le16 middle_mac_addr;
  2633. __le16 msb_mac_addr;
  2634. __le16 vlan_id;
  2635. u8 pf_id;
  2636. u8 flags;
  2637. #define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
  2638. #define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
  2639. #define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
  2640. #define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
  2641. #define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
  2642. #define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
  2643. #define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
  2644. #define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
  2645. #define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
  2646. #define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
  2647. #define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
  2648. #define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
  2649. u16 reserved0;
  2650. u32 clients_bit_vector;
  2651. };
  2652. /*
  2653. * MAC filtering configuration command
  2654. */
  2655. struct mac_configuration_cmd {
  2656. struct mac_configuration_hdr hdr;
  2657. struct mac_configuration_entry config_table[64];
  2658. };
  2659. /*
  2660. * approximate-match multicast filtering for E1H per function in Tstorm
  2661. */
  2662. struct tstorm_eth_approximate_match_multicast_filtering {
  2663. u32 mcast_add_hash_bit_array[8];
  2664. };
  2665. /*
  2666. * MAC filtering configuration parameters per port in Tstorm
  2667. */
  2668. struct tstorm_eth_mac_filter_config {
  2669. u32 ucast_drop_all;
  2670. u32 ucast_accept_all;
  2671. u32 mcast_drop_all;
  2672. u32 mcast_accept_all;
  2673. u32 bcast_drop_all;
  2674. u32 bcast_accept_all;
  2675. u32 vlan_filter[2];
  2676. u32 unmatched_unicast;
  2677. u32 reserved;
  2678. };
  2679. /*
  2680. * common flag to indicate existence of TPA.
  2681. */
  2682. struct tstorm_eth_tpa_exist {
  2683. #if defined(__BIG_ENDIAN)
  2684. u16 reserved1;
  2685. u8 reserved0;
  2686. u8 tpa_exist;
  2687. #elif defined(__LITTLE_ENDIAN)
  2688. u8 tpa_exist;
  2689. u8 reserved0;
  2690. u16 reserved1;
  2691. #endif
  2692. u32 reserved2;
  2693. };
  2694. /*
  2695. * Three RX producers for ETH
  2696. */
  2697. struct ustorm_eth_rx_producers {
  2698. #if defined(__BIG_ENDIAN)
  2699. u16 bd_prod;
  2700. u16 cqe_prod;
  2701. #elif defined(__LITTLE_ENDIAN)
  2702. u16 cqe_prod;
  2703. u16 bd_prod;
  2704. #endif
  2705. #if defined(__BIG_ENDIAN)
  2706. u16 reserved;
  2707. u16 sge_prod;
  2708. #elif defined(__LITTLE_ENDIAN)
  2709. u16 sge_prod;
  2710. u16 reserved;
  2711. #endif
  2712. };
  2713. /*
  2714. * cfc delete event data
  2715. */
  2716. struct cfc_del_event_data {
  2717. u32 cid;
  2718. u8 error;
  2719. u8 reserved0;
  2720. u16 reserved1;
  2721. u32 reserved2;
  2722. };
  2723. /*
  2724. * per-port SAFC demo variables
  2725. */
  2726. struct cmng_flags_per_port {
  2727. u8 con_number[NUM_OF_PROTOCOLS];
  2728. u32 cmng_enables;
  2729. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
  2730. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
  2731. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
  2732. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
  2733. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
  2734. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
  2735. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
  2736. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
  2737. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
  2738. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
  2739. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<5)
  2740. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 5
  2741. #define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x3FFFFFF<<6)
  2742. #define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 6
  2743. };
  2744. /*
  2745. * per-port rate shaping variables
  2746. */
  2747. struct rate_shaping_vars_per_port {
  2748. u32 rs_periodic_timeout;
  2749. u32 rs_threshold;
  2750. };
  2751. /*
  2752. * per-port fairness variables
  2753. */
  2754. struct fairness_vars_per_port {
  2755. u32 upper_bound;
  2756. u32 fair_threshold;
  2757. u32 fairness_timeout;
  2758. };
  2759. /*
  2760. * per-port SAFC variables
  2761. */
  2762. struct safc_struct_per_port {
  2763. #if defined(__BIG_ENDIAN)
  2764. u16 __reserved1;
  2765. u8 __reserved0;
  2766. u8 safc_timeout_usec;
  2767. #elif defined(__LITTLE_ENDIAN)
  2768. u8 safc_timeout_usec;
  2769. u8 __reserved0;
  2770. u16 __reserved1;
  2771. #endif
  2772. u8 cos_to_traffic_types[MAX_COS_NUMBER];
  2773. u32 __reserved2;
  2774. u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
  2775. };
  2776. /*
  2777. * per-port PFC variables
  2778. */
  2779. struct pfc_struct_per_port {
  2780. u8 priority_to_traffic_types[MAX_PFC_PRIORITIES];
  2781. #if defined(__BIG_ENDIAN)
  2782. u16 pfc_pause_quanta_in_nanosec;
  2783. u8 __reserved0;
  2784. u8 priority_non_pausable_mask;
  2785. #elif defined(__LITTLE_ENDIAN)
  2786. u8 priority_non_pausable_mask;
  2787. u8 __reserved0;
  2788. u16 pfc_pause_quanta_in_nanosec;
  2789. #endif
  2790. };
  2791. /*
  2792. * Priority and cos
  2793. */
  2794. struct priority_cos {
  2795. #if defined(__BIG_ENDIAN)
  2796. u16 reserved1;
  2797. u8 cos;
  2798. u8 priority;
  2799. #elif defined(__LITTLE_ENDIAN)
  2800. u8 priority;
  2801. u8 cos;
  2802. u16 reserved1;
  2803. #endif
  2804. u32 reserved2;
  2805. };
  2806. /*
  2807. * Per-port congestion management variables
  2808. */
  2809. struct cmng_struct_per_port {
  2810. struct rate_shaping_vars_per_port rs_vars;
  2811. struct fairness_vars_per_port fair_vars;
  2812. struct safc_struct_per_port safc_vars;
  2813. struct pfc_struct_per_port pfc_vars;
  2814. #if defined(__BIG_ENDIAN)
  2815. u16 __reserved1;
  2816. u8 dcb_enabled;
  2817. u8 llfc_mode;
  2818. #elif defined(__LITTLE_ENDIAN)
  2819. u8 llfc_mode;
  2820. u8 dcb_enabled;
  2821. u16 __reserved1;
  2822. #endif
  2823. struct priority_cos
  2824. traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
  2825. struct cmng_flags_per_port flags;
  2826. };
  2827. /*
  2828. * Dynamic HC counters set by the driver
  2829. */
  2830. struct hc_dynamic_drv_counter {
  2831. u32 val[HC_SB_MAX_DYNAMIC_INDICES];
  2832. };
  2833. /*
  2834. * zone A per-queue data
  2835. */
  2836. struct cstorm_queue_zone_data {
  2837. struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
  2838. struct regpair reserved[2];
  2839. };
  2840. /*
  2841. * Dynamic host coalescing init parameters
  2842. */
  2843. struct dynamic_hc_config {
  2844. u32 threshold[3];
  2845. u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
  2846. u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
  2847. u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
  2848. u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
  2849. u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
  2850. };
  2851. /*
  2852. * Protocol-common statistics collected by the Xstorm (per client)
  2853. */
  2854. struct xstorm_per_client_stats {
  2855. __le32 reserved0;
  2856. __le32 unicast_pkts_sent;
  2857. struct regpair unicast_bytes_sent;
  2858. struct regpair multicast_bytes_sent;
  2859. __le32 multicast_pkts_sent;
  2860. __le32 broadcast_pkts_sent;
  2861. struct regpair broadcast_bytes_sent;
  2862. __le16 stats_counter;
  2863. __le16 reserved1;
  2864. __le32 reserved2;
  2865. };
  2866. /*
  2867. * Common statistics collected by the Xstorm (per port)
  2868. */
  2869. struct xstorm_common_stats {
  2870. struct xstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
  2871. };
  2872. /*
  2873. * Protocol-common statistics collected by the Tstorm (per port)
  2874. */
  2875. struct tstorm_per_port_stats {
  2876. __le32 mac_filter_discard;
  2877. __le32 xxoverflow_discard;
  2878. __le32 brb_truncate_discard;
  2879. __le32 mac_discard;
  2880. };
  2881. /*
  2882. * Protocol-common statistics collected by the Tstorm (per client)
  2883. */
  2884. struct tstorm_per_client_stats {
  2885. struct regpair rcv_unicast_bytes;
  2886. struct regpair rcv_broadcast_bytes;
  2887. struct regpair rcv_multicast_bytes;
  2888. struct regpair rcv_error_bytes;
  2889. __le32 checksum_discard;
  2890. __le32 packets_too_big_discard;
  2891. __le32 rcv_unicast_pkts;
  2892. __le32 rcv_broadcast_pkts;
  2893. __le32 rcv_multicast_pkts;
  2894. __le32 no_buff_discard;
  2895. __le32 ttl0_discard;
  2896. __le16 stats_counter;
  2897. __le16 reserved0;
  2898. };
  2899. /*
  2900. * Protocol-common statistics collected by the Tstorm
  2901. */
  2902. struct tstorm_common_stats {
  2903. struct tstorm_per_port_stats port_statistics;
  2904. struct tstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
  2905. };
  2906. /*
  2907. * Protocol-common statistics collected by the Ustorm (per client)
  2908. */
  2909. struct ustorm_per_client_stats {
  2910. struct regpair ucast_no_buff_bytes;
  2911. struct regpair mcast_no_buff_bytes;
  2912. struct regpair bcast_no_buff_bytes;
  2913. __le32 ucast_no_buff_pkts;
  2914. __le32 mcast_no_buff_pkts;
  2915. __le32 bcast_no_buff_pkts;
  2916. __le16 stats_counter;
  2917. __le16 reserved0;
  2918. };
  2919. /*
  2920. * Protocol-common statistics collected by the Ustorm
  2921. */
  2922. struct ustorm_common_stats {
  2923. struct ustorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
  2924. };
  2925. /*
  2926. * Eth statistics query structure for the eth_stats_query ramrod
  2927. */
  2928. struct eth_stats_query {
  2929. struct xstorm_common_stats xstorm_common;
  2930. struct tstorm_common_stats tstorm_common;
  2931. struct ustorm_common_stats ustorm_common;
  2932. };
  2933. /*
  2934. * set mac event data
  2935. */
  2936. struct set_mac_event_data {
  2937. u16 echo;
  2938. u16 reserved0;
  2939. u32 reserved1;
  2940. u32 reserved2;
  2941. };
  2942. /*
  2943. * union for all event ring message types
  2944. */
  2945. union event_data {
  2946. struct set_mac_event_data set_mac_event;
  2947. struct cfc_del_event_data cfc_del_event;
  2948. };
  2949. /*
  2950. * per PF event ring data
  2951. */
  2952. struct event_ring_data {
  2953. struct regpair base_addr;
  2954. #if defined(__BIG_ENDIAN)
  2955. u8 index_id;
  2956. u8 sb_id;
  2957. u16 producer;
  2958. #elif defined(__LITTLE_ENDIAN)
  2959. u16 producer;
  2960. u8 sb_id;
  2961. u8 index_id;
  2962. #endif
  2963. u32 reserved0;
  2964. };
  2965. /*
  2966. * event ring message element (each element is 128 bits)
  2967. */
  2968. struct event_ring_msg {
  2969. u8 opcode;
  2970. u8 reserved0;
  2971. u16 reserved1;
  2972. union event_data data;
  2973. };
  2974. /*
  2975. * event ring next page element (128 bits)
  2976. */
  2977. struct event_ring_next {
  2978. struct regpair addr;
  2979. u32 reserved[2];
  2980. };
  2981. /*
  2982. * union for event ring element types (each element is 128 bits)
  2983. */
  2984. union event_ring_elem {
  2985. struct event_ring_msg message;
  2986. struct event_ring_next next_page;
  2987. };
  2988. /*
  2989. * per-vnic fairness variables
  2990. */
  2991. struct fairness_vars_per_vn {
  2992. u32 cos_credit_delta[MAX_COS_NUMBER];
  2993. u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
  2994. u32 vn_credit_delta;
  2995. u32 __reserved0;
  2996. };
  2997. /*
  2998. * The data for flow control configuration
  2999. */
  3000. struct flow_control_configuration {
  3001. struct priority_cos
  3002. traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
  3003. #if defined(__BIG_ENDIAN)
  3004. u16 reserved1;
  3005. u8 dcb_version;
  3006. u8 dcb_enabled;
  3007. #elif defined(__LITTLE_ENDIAN)
  3008. u8 dcb_enabled;
  3009. u8 dcb_version;
  3010. u16 reserved1;
  3011. #endif
  3012. u32 reserved2;
  3013. };
  3014. /*
  3015. * FW version stored in the Xstorm RAM
  3016. */
  3017. struct fw_version {
  3018. #if defined(__BIG_ENDIAN)
  3019. u8 engineering;
  3020. u8 revision;
  3021. u8 minor;
  3022. u8 major;
  3023. #elif defined(__LITTLE_ENDIAN)
  3024. u8 major;
  3025. u8 minor;
  3026. u8 revision;
  3027. u8 engineering;
  3028. #endif
  3029. u32 flags;
  3030. #define FW_VERSION_OPTIMIZED (0x1<<0)
  3031. #define FW_VERSION_OPTIMIZED_SHIFT 0
  3032. #define FW_VERSION_BIG_ENDIEN (0x1<<1)
  3033. #define FW_VERSION_BIG_ENDIEN_SHIFT 1
  3034. #define FW_VERSION_CHIP_VERSION (0x3<<2)
  3035. #define FW_VERSION_CHIP_VERSION_SHIFT 2
  3036. #define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
  3037. #define __FW_VERSION_RESERVED_SHIFT 4
  3038. };
  3039. /*
  3040. * Dynamic Host-Coalescing - Driver(host) counters
  3041. */
  3042. struct hc_dynamic_sb_drv_counters {
  3043. u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
  3044. };
  3045. /*
  3046. * 2 bytes. configuration/state parameters for a single protocol index
  3047. */
  3048. struct hc_index_data {
  3049. #if defined(__BIG_ENDIAN)
  3050. u8 flags;
  3051. #define HC_INDEX_DATA_SM_ID (0x1<<0)
  3052. #define HC_INDEX_DATA_SM_ID_SHIFT 0
  3053. #define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
  3054. #define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
  3055. #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
  3056. #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
  3057. #define HC_INDEX_DATA_RESERVE (0x1F<<3)
  3058. #define HC_INDEX_DATA_RESERVE_SHIFT 3
  3059. u8 timeout;
  3060. #elif defined(__LITTLE_ENDIAN)
  3061. u8 timeout;
  3062. u8 flags;
  3063. #define HC_INDEX_DATA_SM_ID (0x1<<0)
  3064. #define HC_INDEX_DATA_SM_ID_SHIFT 0
  3065. #define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
  3066. #define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
  3067. #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
  3068. #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
  3069. #define HC_INDEX_DATA_RESERVE (0x1F<<3)
  3070. #define HC_INDEX_DATA_RESERVE_SHIFT 3
  3071. #endif
  3072. };
  3073. /*
  3074. * HC state-machine
  3075. */
  3076. struct hc_status_block_sm {
  3077. #if defined(__BIG_ENDIAN)
  3078. u8 igu_seg_id;
  3079. u8 igu_sb_id;
  3080. u8 timer_value;
  3081. u8 __flags;
  3082. #elif defined(__LITTLE_ENDIAN)
  3083. u8 __flags;
  3084. u8 timer_value;
  3085. u8 igu_sb_id;
  3086. u8 igu_seg_id;
  3087. #endif
  3088. u32 time_to_expire;
  3089. };
  3090. /*
  3091. * hold PCI identification variables- used in various places in firmware
  3092. */
  3093. struct pci_entity {
  3094. #if defined(__BIG_ENDIAN)
  3095. u8 vf_valid;
  3096. u8 vf_id;
  3097. u8 vnic_id;
  3098. u8 pf_id;
  3099. #elif defined(__LITTLE_ENDIAN)
  3100. u8 pf_id;
  3101. u8 vnic_id;
  3102. u8 vf_id;
  3103. u8 vf_valid;
  3104. #endif
  3105. };
  3106. /*
  3107. * The fast-path status block meta-data, common to all chips
  3108. */
  3109. struct hc_sb_data {
  3110. struct regpair host_sb_addr;
  3111. struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
  3112. struct pci_entity p_func;
  3113. #if defined(__BIG_ENDIAN)
  3114. u8 rsrv0;
  3115. u8 dhc_qzone_id;
  3116. u8 __dynamic_hc_level;
  3117. u8 same_igu_sb_1b;
  3118. #elif defined(__LITTLE_ENDIAN)
  3119. u8 same_igu_sb_1b;
  3120. u8 __dynamic_hc_level;
  3121. u8 dhc_qzone_id;
  3122. u8 rsrv0;
  3123. #endif
  3124. struct regpair rsrv1[2];
  3125. };
  3126. /*
  3127. * The fast-path status block meta-data
  3128. */
  3129. struct hc_sp_status_block_data {
  3130. struct regpair host_sb_addr;
  3131. #if defined(__BIG_ENDIAN)
  3132. u16 rsrv;
  3133. u8 igu_seg_id;
  3134. u8 igu_sb_id;
  3135. #elif defined(__LITTLE_ENDIAN)
  3136. u8 igu_sb_id;
  3137. u8 igu_seg_id;
  3138. u16 rsrv;
  3139. #endif
  3140. struct pci_entity p_func;
  3141. };
  3142. /*
  3143. * The fast-path status block meta-data
  3144. */
  3145. struct hc_status_block_data_e1x {
  3146. struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
  3147. struct hc_sb_data common;
  3148. };
  3149. /*
  3150. * The fast-path status block meta-data
  3151. */
  3152. struct hc_status_block_data_e2 {
  3153. struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
  3154. struct hc_sb_data common;
  3155. };
  3156. /*
  3157. * FW version stored in first line of pram
  3158. */
  3159. struct pram_fw_version {
  3160. u8 major;
  3161. u8 minor;
  3162. u8 revision;
  3163. u8 engineering;
  3164. u8 flags;
  3165. #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
  3166. #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
  3167. #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
  3168. #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
  3169. #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
  3170. #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
  3171. #define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
  3172. #define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
  3173. #define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
  3174. #define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
  3175. };
  3176. /*
  3177. * Ethernet slow path element
  3178. */
  3179. union protocol_common_specific_data {
  3180. u8 protocol_data[8];
  3181. struct regpair phy_address;
  3182. struct regpair mac_config_addr;
  3183. struct common_query_ramrod_data query_ramrod_data;
  3184. };
  3185. /*
  3186. * The send queue element
  3187. */
  3188. struct protocol_common_spe {
  3189. struct spe_hdr hdr;
  3190. union protocol_common_specific_data data;
  3191. };
  3192. /*
  3193. * a single rate shaping counter. can be used as protocol or vnic counter
  3194. */
  3195. struct rate_shaping_counter {
  3196. u32 quota;
  3197. #if defined(__BIG_ENDIAN)
  3198. u16 __reserved0;
  3199. u16 rate;
  3200. #elif defined(__LITTLE_ENDIAN)
  3201. u16 rate;
  3202. u16 __reserved0;
  3203. #endif
  3204. };
  3205. /*
  3206. * per-vnic rate shaping variables
  3207. */
  3208. struct rate_shaping_vars_per_vn {
  3209. struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
  3210. struct rate_shaping_counter vn_counter;
  3211. };
  3212. /*
  3213. * The send queue element
  3214. */
  3215. struct slow_path_element {
  3216. struct spe_hdr hdr;
  3217. struct regpair protocol_data;
  3218. };
  3219. /*
  3220. * eth/toe flags that indicate if to query
  3221. */
  3222. struct stats_indication_flags {
  3223. u32 collect_eth;
  3224. u32 collect_toe;
  3225. };
  3226. /*
  3227. * per-port PFC variables
  3228. */
  3229. struct storm_pfc_struct_per_port {
  3230. #if defined(__BIG_ENDIAN)
  3231. u16 mid_mac_addr;
  3232. u16 msb_mac_addr;
  3233. #elif defined(__LITTLE_ENDIAN)
  3234. u16 msb_mac_addr;
  3235. u16 mid_mac_addr;
  3236. #endif
  3237. #if defined(__BIG_ENDIAN)
  3238. u16 pfc_pause_quanta_in_nanosec;
  3239. u16 lsb_mac_addr;
  3240. #elif defined(__LITTLE_ENDIAN)
  3241. u16 lsb_mac_addr;
  3242. u16 pfc_pause_quanta_in_nanosec;
  3243. #endif
  3244. };
  3245. /*
  3246. * Per-port congestion management variables
  3247. */
  3248. struct storm_cmng_struct_per_port {
  3249. struct storm_pfc_struct_per_port pfc_vars;
  3250. };
  3251. /*
  3252. * zone A per-queue data
  3253. */
  3254. struct tstorm_queue_zone_data {
  3255. struct regpair reserved[4];
  3256. };
  3257. /*
  3258. * zone B per-VF data
  3259. */
  3260. struct tstorm_vf_zone_data {
  3261. struct regpair reserved;
  3262. };
  3263. /*
  3264. * zone A per-queue data
  3265. */
  3266. struct ustorm_queue_zone_data {
  3267. struct ustorm_eth_rx_producers eth_rx_producers;
  3268. struct regpair reserved[3];
  3269. };
  3270. /*
  3271. * zone B per-VF data
  3272. */
  3273. struct ustorm_vf_zone_data {
  3274. struct regpair reserved;
  3275. };
  3276. /*
  3277. * data per VF-PF channel
  3278. */
  3279. struct vf_pf_channel_data {
  3280. #if defined(__BIG_ENDIAN)
  3281. u16 reserved0;
  3282. u8 valid;
  3283. u8 state;
  3284. #elif defined(__LITTLE_ENDIAN)
  3285. u8 state;
  3286. u8 valid;
  3287. u16 reserved0;
  3288. #endif
  3289. u32 reserved1;
  3290. };
  3291. /*
  3292. * zone A per-queue data
  3293. */
  3294. struct xstorm_queue_zone_data {
  3295. struct regpair reserved[4];
  3296. };
  3297. /*
  3298. * zone B per-VF data
  3299. */
  3300. struct xstorm_vf_zone_data {
  3301. struct regpair reserved;
  3302. };
  3303. #endif /* BNX2X_HSI_H */