setup-sh7724.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_cmt.h>
  22. #include <linux/io.h>
  23. #include <asm/clock.h>
  24. #include <asm/mmzone.h>
  25. /* Serial */
  26. static struct plat_sci_port sci_platform_data[] = {
  27. {
  28. .mapbase = 0xffe00000,
  29. .flags = UPF_BOOT_AUTOCONF,
  30. .type = PORT_SCIF,
  31. .irqs = { 80, 80, 80, 80 },
  32. }, {
  33. .mapbase = 0xffe10000,
  34. .flags = UPF_BOOT_AUTOCONF,
  35. .type = PORT_SCIF,
  36. .irqs = { 81, 81, 81, 81 },
  37. }, {
  38. .mapbase = 0xffe20000,
  39. .flags = UPF_BOOT_AUTOCONF,
  40. .type = PORT_SCIF,
  41. .irqs = { 82, 82, 82, 82 },
  42. }, {
  43. .mapbase = 0xa4e30000,
  44. .flags = UPF_BOOT_AUTOCONF,
  45. .type = PORT_SCIFA,
  46. .irqs = { 56, 56, 56, 56 },
  47. }, {
  48. .mapbase = 0xa4e40000,
  49. .flags = UPF_BOOT_AUTOCONF,
  50. .type = PORT_SCIFA,
  51. .irqs = { 88, 88, 88, 88 },
  52. }, {
  53. .mapbase = 0xa4e50000,
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .type = PORT_SCIFA,
  56. .irqs = { 109, 109, 109, 109 },
  57. }, {
  58. .flags = 0,
  59. }
  60. };
  61. static struct platform_device sci_device = {
  62. .name = "sh-sci",
  63. .id = -1,
  64. .dev = {
  65. .platform_data = sci_platform_data,
  66. },
  67. };
  68. /* RTC */
  69. static struct resource rtc_resources[] = {
  70. [0] = {
  71. .start = 0xa465fec0,
  72. .end = 0xa465fec0 + 0x58 - 1,
  73. .flags = IORESOURCE_IO,
  74. },
  75. [1] = {
  76. /* Period IRQ */
  77. .start = 69,
  78. .flags = IORESOURCE_IRQ,
  79. },
  80. [2] = {
  81. /* Carry IRQ */
  82. .start = 70,
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. [3] = {
  86. /* Alarm IRQ */
  87. .start = 68,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. };
  91. static struct platform_device rtc_device = {
  92. .name = "sh-rtc",
  93. .id = -1,
  94. .num_resources = ARRAY_SIZE(rtc_resources),
  95. .resource = rtc_resources,
  96. };
  97. static struct platform_device *sh7724_devices[] __initdata = {
  98. &sci_device,
  99. &rtc_device,
  100. };
  101. static int __init sh7724_devices_setup(void)
  102. {
  103. clk_always_enable("rtc0"); /* RTC */
  104. return platform_add_devices(sh7724_devices,
  105. ARRAY_SIZE(sh7724_devices));
  106. }
  107. device_initcall(sh7724_devices_setup);
  108. enum {
  109. UNUSED = 0,
  110. /* interrupt sources */
  111. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  112. HUDI,
  113. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  114. _2DG_TRI, _2DG_INI, _2DG_CEI, _2DG_BRK,
  115. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  116. VIO_CEU20I, VIO_BEU20I, VIO_VEU3F1, VIO_VOUI,
  117. SCIFA_SCIFA0,
  118. VPU_VPUI,
  119. TPU_TPUI,
  120. CEU21I,
  121. BEU21I,
  122. USB_USI0,
  123. ATAPI,
  124. RTC_ATI, RTC_PRI, RTC_CUI,
  125. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  126. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  127. KEYSC_KEYI,
  128. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  129. VEU3F0I,
  130. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  131. SPU_SPUI0, SPU_SPUI1,
  132. SCIFA_SCIFA1,
  133. /* ICB_ICBI, */
  134. ETHI,
  135. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  136. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  137. SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2,
  138. CMT_CMTI,
  139. TSIF_TSIFI,
  140. /* ICB_LMBI, */
  141. FSI_FSI,
  142. SCIFA_SCIFA2,
  143. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  144. IRDA_IRDAI,
  145. SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2,
  146. JPU_JPUI,
  147. MMC_MMCI0, MMC_MMCI1, MMC_MMCI2,
  148. LCDC_LCDCI,
  149. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  150. /* interrupt groups */
  151. DMAC1A, _2DG, DMAC0A, VIO, RTC,
  152. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMC,
  153. };
  154. static struct intc_vect vectors[] __initdata = {
  155. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  156. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  157. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  158. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  159. INTC_VECT(DMAC1A_DEI0, 0x700),
  160. INTC_VECT(DMAC1A_DEI1, 0x720),
  161. INTC_VECT(DMAC1A_DEI2, 0x740),
  162. INTC_VECT(DMAC1A_DEI3, 0x760),
  163. INTC_VECT(_2DG_TRI, 0x780),
  164. INTC_VECT(_2DG_INI, 0x7A0),
  165. INTC_VECT(_2DG_CEI, 0x7C0),
  166. INTC_VECT(_2DG_BRK, 0x7E0),
  167. INTC_VECT(DMAC0A_DEI0, 0x800),
  168. INTC_VECT(DMAC0A_DEI1, 0x820),
  169. INTC_VECT(DMAC0A_DEI2, 0x840),
  170. INTC_VECT(DMAC0A_DEI3, 0x860),
  171. INTC_VECT(VIO_CEU20I, 0x880),
  172. INTC_VECT(VIO_BEU20I, 0x8A0),
  173. INTC_VECT(VIO_VEU3F1, 0x8C0),
  174. INTC_VECT(VIO_VOUI, 0x8E0),
  175. INTC_VECT(SCIFA_SCIFA0, 0x900),
  176. INTC_VECT(VPU_VPUI, 0x980),
  177. INTC_VECT(TPU_TPUI, 0x9A0),
  178. INTC_VECT(CEU21I, 0x9E0),
  179. INTC_VECT(BEU21I, 0xA00),
  180. INTC_VECT(USB_USI0, 0xA20),
  181. INTC_VECT(ATAPI, 0xA60),
  182. INTC_VECT(RTC_ATI, 0xA80),
  183. INTC_VECT(RTC_PRI, 0xAA0),
  184. INTC_VECT(RTC_CUI, 0xAC0),
  185. INTC_VECT(DMAC1B_DEI4, 0xB00),
  186. INTC_VECT(DMAC1B_DEI5, 0xB20),
  187. INTC_VECT(DMAC1B_DADERR, 0xB40),
  188. INTC_VECT(DMAC0B_DEI4, 0xB80),
  189. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  190. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  191. INTC_VECT(KEYSC_KEYI, 0xBE0),
  192. INTC_VECT(SCIF_SCIF0, 0xC00),
  193. INTC_VECT(SCIF_SCIF1, 0xC20),
  194. INTC_VECT(SCIF_SCIF2, 0xC40),
  195. INTC_VECT(VEU3F0I, 0xC60),
  196. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  197. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  198. INTC_VECT(SPU_SPUI0, 0xCC0),
  199. INTC_VECT(SPU_SPUI1, 0xCE0),
  200. INTC_VECT(SCIFA_SCIFA1, 0xD00),
  201. /* INTC_VECT(ICB_ICBI, 0xD20), */
  202. INTC_VECT(ETHI, 0xD60),
  203. INTC_VECT(I2C1_ALI, 0xD80),
  204. INTC_VECT(I2C1_TACKI, 0xDA0),
  205. INTC_VECT(I2C1_WAITI, 0xDC0),
  206. INTC_VECT(I2C1_DTEI, 0xDE0),
  207. INTC_VECT(I2C0_ALI, 0xE00),
  208. INTC_VECT(I2C0_TACKI, 0xE20),
  209. INTC_VECT(I2C0_WAITI, 0xE40),
  210. INTC_VECT(I2C0_DTEI, 0xE60),
  211. INTC_VECT(SDHI0_SDHII0, 0xE80),
  212. INTC_VECT(SDHI0_SDHII1, 0xEA0),
  213. INTC_VECT(SDHI0_SDHII2, 0xEC0),
  214. INTC_VECT(CMT_CMTI, 0xF00),
  215. INTC_VECT(TSIF_TSIFI, 0xF20),
  216. /* INTC_VECT(ICB_LMBI, 0xF60), */
  217. INTC_VECT(FSI_FSI, 0xF80),
  218. INTC_VECT(SCIFA_SCIFA2, 0xFA0),
  219. INTC_VECT(TMU0_TUNI0, 0x400),
  220. INTC_VECT(TMU0_TUNI1, 0x420),
  221. INTC_VECT(TMU0_TUNI2, 0x440),
  222. INTC_VECT(IRDA_IRDAI, 0x480),
  223. INTC_VECT(SDHI1_SDHII0, 0x4E0),
  224. INTC_VECT(SDHI1_SDHII1, 0x500),
  225. INTC_VECT(SDHI1_SDHII2, 0x520),
  226. INTC_VECT(JPU_JPUI, 0x560),
  227. INTC_VECT(MMC_MMCI0, 0x580),
  228. INTC_VECT(MMC_MMCI1, 0x5A0),
  229. INTC_VECT(MMC_MMCI2, 0x5C0),
  230. INTC_VECT(LCDC_LCDCI, 0xF40),
  231. INTC_VECT(TMU1_TUNI0, 0x920),
  232. INTC_VECT(TMU1_TUNI1, 0x940),
  233. INTC_VECT(TMU1_TUNI2, 0x960),
  234. };
  235. static struct intc_group groups[] __initdata = {
  236. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  237. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI, _2DG_BRK),
  238. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  239. INTC_GROUP(VIO, VIO_CEU20I, VIO_BEU20I, VIO_VEU3F1, VIO_VOUI),
  240. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  241. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  242. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  243. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  244. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  245. INTC_GROUP(SDHI0, SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2),
  246. INTC_GROUP(SDHI1, SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2),
  247. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  248. INTC_GROUP(MMC, MMC_MMCI0, MMC_MMCI1, MMC_MMCI2),
  249. };
  250. /* FIXMEEEEEEEEEEEEEEEEEEE !!!!! */
  251. /* very bad manual !! */
  252. static struct intc_mask_reg mask_registers[] __initdata = {
  253. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  254. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  255. /*SDHII3?*/0, SDHI1_SDHII2, SDHI1_SDHII1, SDHI1_SDHII0 } },
  256. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  257. { VIO_VOUI, VIO_VEU3F1, VIO_BEU20I, VIO_CEU20I,
  258. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  259. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  260. { 0, 0, 0, VPU_VPUI, ATAPI, ETHI, 0, /*SCIFA3*/SCIFA_SCIFA0 } },
  261. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  262. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  263. SPU_SPUI1, SPU_SPUI0, BEU21I, IRDA_IRDAI } },
  264. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  265. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  266. JPU_JPUI, 0, 0, LCDC_LCDCI } },
  267. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  268. { KEYSC_KEYI, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  269. VEU3F0I, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  270. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  271. { 0, 0, /*ICB_ICBI*/0, /*SCIFA4*/SCIFA_SCIFA1,
  272. CEU21I, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  273. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  274. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  275. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  276. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  277. { /*SDHII3*/0, SDHI0_SDHII2, SDHI0_SDHII1, SDHI0_SDHII0,
  278. 0, 0, /*SCIFA5*/SCIFA_SCIFA2, FSI_FSI } },
  279. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  280. { 0, 0, 0, CMT_CMTI, 0, /*USB1*/0, USB_USI0, 0 } },
  281. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  282. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  283. 0, RTC_ATI, RTC_PRI, RTC_CUI } },
  284. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  285. { _2DG_BRK, _2DG_CEI, _2DG_INI, _2DG_TRI,
  286. 0, TPU_TPUI, /*ICB_LMBI*/0, TSIF_TSIFI } },
  287. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  288. { 0, 0, 0, 0, 0, 0, 0, 0/*2DDMAC*/ } },
  289. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  290. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  291. };
  292. static struct intc_prio_reg prio_registers[] __initdata = {
  293. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  294. TMU0_TUNI2, IRDA_IRDAI } },
  295. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU_JPUI, LCDC_LCDCI,
  296. DMAC1A, BEU21I } },
  297. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  298. TMU1_TUNI2, SPU } },
  299. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMC, 0, ATAPI } },
  300. { 0xa4080010, 0, 16, 4, /* IPRE */
  301. { DMAC0A, /*BEU?VEU?*/VIO, /*SCIFA3*/SCIFA_SCIFA0, /*VPU5F*/
  302. VPU_VPUI } },
  303. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B,
  304. USB_USI0, CMT_CMTI } },
  305. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  306. SCIF_SCIF2, VEU3F0I } },
  307. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  308. I2C1, I2C0 } },
  309. { 0xa4080020, 0, 16, 4, /* IPRI */ { /*SCIFA4*/SCIFA_SCIFA1, /*ICB*/0,
  310. TSIF_TSIFI, _2DG/*ICB?*/ } },
  311. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU21I, ETHI, FSI_FSI, SDHI1 } },
  312. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, /*ICB?*/0, SDHI0 } },
  313. { 0xa408002c, 0, 16, 4, /* IPRL */ { /*SCIFA5*/SCIFA_SCIFA2, 0,
  314. TPU_TPUI, /*2DDMAC*/0 } },
  315. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  316. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  317. };
  318. static struct intc_sense_reg sense_registers[] __initdata = {
  319. { 0xa414001c, 16, 2, /* ICR1 */
  320. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  321. };
  322. static struct intc_mask_reg ack_registers[] __initdata = {
  323. { 0xa4140024, 0, 8, /* INTREQ00 */
  324. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  325. };
  326. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7724", vectors, groups,
  327. mask_registers, prio_registers, sense_registers,
  328. ack_registers);
  329. void __init plat_irq_setup(void)
  330. {
  331. register_intc_controller(&intc_desc);
  332. }