head-nommu.S 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * linux/arch/arm/kernel/head-nommu.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (C) 2003-2006 Hyok S. Choi
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Common kernel startup code (non-paged MM)
  12. *
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/cp15.h>
  20. #include <asm/thread_info.h>
  21. #include <asm/v7m.h>
  22. /*
  23. * Kernel startup entry point.
  24. * ---------------------------
  25. *
  26. * This is normally called from the decompressor code. The requirements
  27. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  28. * r1 = machine nr.
  29. *
  30. * See linux/arch/arm/tools/mach-types for the complete list of machine
  31. * numbers for r1.
  32. *
  33. */
  34. __HEAD
  35. #ifdef CONFIG_CPU_THUMBONLY
  36. .thumb
  37. ENTRY(stext)
  38. #else
  39. .arm
  40. ENTRY(stext)
  41. THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
  42. THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
  43. THUMB( .thumb ) @ switch to Thumb now.
  44. THUMB(1: )
  45. #endif
  46. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  47. @ and irqs disabled
  48. #if defined(CONFIG_CPU_CP15)
  49. mrc p15, 0, r9, c0, c0 @ get processor id
  50. #elif defined(CONFIG_CPU_V7M)
  51. ldr r9, =BASEADDR_V7M_SCB
  52. ldr r9, [r9, V7M_SCB_CPUID]
  53. #else
  54. ldr r9, =CONFIG_PROCESSOR_ID
  55. #endif
  56. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  57. movs r10, r5 @ invalid processor (r5=0)?
  58. beq __error_p @ yes, error 'p'
  59. ldr r13, =__mmap_switched @ address to jump to after
  60. @ initialising sctlr
  61. adr lr, BSYM(1f) @ return (PIC) address
  62. ARM( add pc, r10, #PROCINFO_INITFUNC )
  63. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  64. THUMB( mov pc, r12 )
  65. 1: b __after_proc_init
  66. ENDPROC(stext)
  67. #ifdef CONFIG_SMP
  68. __CPUINIT
  69. ENTRY(secondary_startup)
  70. /*
  71. * Common entry point for secondary CPUs.
  72. *
  73. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  74. * the processor type - there is no need to check the machine type
  75. * as it has already been validated by the primary processor.
  76. */
  77. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  78. #ifndef CONFIG_CPU_CP15
  79. ldr r9, =CONFIG_PROCESSOR_ID
  80. #else
  81. mrc p15, 0, r9, c0, c0 @ get processor id
  82. #endif
  83. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  84. movs r10, r5 @ invalid processor?
  85. beq __error_p @ yes, error 'p'
  86. adr r4, __secondary_data
  87. ldmia r4, {r7, r12}
  88. adr lr, BSYM(__after_proc_init) @ return address
  89. mov r13, r12 @ __secondary_switched address
  90. ARM( add pc, r10, #PROCINFO_INITFUNC )
  91. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  92. THUMB( mov pc, r12 )
  93. ENDPROC(secondary_startup)
  94. ENTRY(__secondary_switched)
  95. ldr sp, [r7, #8] @ set up the stack pointer
  96. mov fp, #0
  97. b secondary_start_kernel
  98. ENDPROC(__secondary_switched)
  99. .type __secondary_data, %object
  100. __secondary_data:
  101. .long secondary_data
  102. .long __secondary_switched
  103. #endif /* CONFIG_SMP */
  104. /*
  105. * Set the Control Register and Read the process ID.
  106. */
  107. __after_proc_init:
  108. #ifdef CONFIG_CPU_CP15
  109. /*
  110. * CP15 system control register value returned in r0 from
  111. * the CPU init function.
  112. */
  113. #if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
  114. orr r0, r0, #CR_A
  115. #else
  116. bic r0, r0, #CR_A
  117. #endif
  118. #ifdef CONFIG_CPU_DCACHE_DISABLE
  119. bic r0, r0, #CR_C
  120. #endif
  121. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  122. bic r0, r0, #CR_Z
  123. #endif
  124. #ifdef CONFIG_CPU_ICACHE_DISABLE
  125. bic r0, r0, #CR_I
  126. #endif
  127. #ifdef CONFIG_CPU_HIGH_VECTOR
  128. orr r0, r0, #CR_V
  129. #else
  130. bic r0, r0, #CR_V
  131. #endif
  132. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  133. #endif /* CONFIG_CPU_CP15 */
  134. mov pc, r13
  135. ENDPROC(__after_proc_init)
  136. .ltorg
  137. #include "head-common.S"