quirks.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * The bridge optimization stuff has been removed. If you really
  11. * have a silly BIOS which is unable to set your host bridge right,
  12. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include "pci.h"
  22. /* Deal with broken BIOS'es that neglect to enable passive release,
  23. which can cause problems in combination with the 82441FX/PPro MTRRs */
  24. static void __devinit quirk_passive_release(struct pci_dev *dev)
  25. {
  26. struct pci_dev *d = NULL;
  27. unsigned char dlc;
  28. /* We have to make sure a particular bit is set in the PIIX3
  29. ISA bridge, so we have to go out and find it. */
  30. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  31. pci_read_config_byte(d, 0x82, &dlc);
  32. if (!(dlc & 1<<1)) {
  33. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  34. dlc |= 1<<1;
  35. pci_write_config_byte(d, 0x82, dlc);
  36. }
  37. }
  38. }
  39. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  40. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  41. but VIA don't answer queries. If you happen to have good contacts at VIA
  42. ask them for me please -- Alan
  43. This appears to be BIOS not version dependent. So presumably there is a
  44. chipset level fix */
  45. int isa_dma_bridge_buggy; /* Exported */
  46. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  47. {
  48. if (!isa_dma_bridge_buggy) {
  49. isa_dma_bridge_buggy=1;
  50. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  51. }
  52. }
  53. /*
  54. * Its not totally clear which chipsets are the problematic ones
  55. * We know 82C586 and 82C596 variants are affected.
  56. */
  57. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  58. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  64. int pci_pci_problems;
  65. /*
  66. * Chipsets where PCI->PCI transfers vanish or hang
  67. */
  68. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  69. {
  70. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  71. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  72. pci_pci_problems |= PCIPCI_FAIL;
  73. }
  74. }
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  77. /*
  78. * Triton requires workarounds to be used by the drivers
  79. */
  80. static void __devinit quirk_triton(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  83. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_TRITON;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  91. /*
  92. * VIA Apollo KT133 needs PCI latency patch
  93. * Made according to a windows driver based patch by George E. Breese
  94. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  95. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  96. * the info on which Mr Breese based his work.
  97. *
  98. * Updated based on further information from the site and also on
  99. * information provided by VIA
  100. */
  101. static void __devinit quirk_vialatency(struct pci_dev *dev)
  102. {
  103. struct pci_dev *p;
  104. u8 rev;
  105. u8 busarb;
  106. /* Ok we have a potential problem chipset here. Now see if we have
  107. a buggy southbridge */
  108. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  109. if (p!=NULL) {
  110. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  111. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  112. /* Check for buggy part revisions */
  113. if (rev < 0x40 || rev > 0x42)
  114. goto exit;
  115. } else {
  116. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  117. if (p==NULL) /* No problem parts */
  118. goto exit;
  119. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  120. /* Check for buggy part revisions */
  121. if (rev < 0x10 || rev > 0x12)
  122. goto exit;
  123. }
  124. /*
  125. * Ok we have the problem. Now set the PCI master grant to
  126. * occur every master grant. The apparent bug is that under high
  127. * PCI load (quite common in Linux of course) you can get data
  128. * loss when the CPU is held off the bus for 3 bus master requests
  129. * This happens to include the IDE controllers....
  130. *
  131. * VIA only apply this fix when an SB Live! is present but under
  132. * both Linux and Windows this isnt enough, and we have seen
  133. * corruption without SB Live! but with things like 3 UDMA IDE
  134. * controllers. So we ignore that bit of the VIA recommendation..
  135. */
  136. pci_read_config_byte(dev, 0x76, &busarb);
  137. /* Set bit 4 and bi 5 of byte 76 to 0x01
  138. "Master priority rotation on every PCI master grant */
  139. busarb &= ~(1<<5);
  140. busarb |= (1<<4);
  141. pci_write_config_byte(dev, 0x76, busarb);
  142. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  143. exit:
  144. pci_dev_put(p);
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  149. /*
  150. * VIA Apollo VP3 needs ETBF on BT848/878
  151. */
  152. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  153. {
  154. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  155. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  156. pci_pci_problems |= PCIPCI_VIAETBF;
  157. }
  158. }
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  160. static void __devinit quirk_vsfx(struct pci_dev *dev)
  161. {
  162. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  163. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  164. pci_pci_problems |= PCIPCI_VSFX;
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  168. /*
  169. * Ali Magik requires workarounds to be used by the drivers
  170. * that DMA to AGP space. Latency must be set to 0xA and triton
  171. * workaround applied too
  172. * [Info kindly provided by ALi]
  173. */
  174. static void __init quirk_alimagik(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  177. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  178. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  183. /*
  184. * Natoma has some interesting boundary conditions with Zoran stuff
  185. * at least
  186. */
  187. static void __devinit quirk_natoma(struct pci_dev *dev)
  188. {
  189. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  190. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  191. pci_pci_problems |= PCIPCI_NATOMA;
  192. }
  193. }
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  200. /*
  201. * This chip can cause PCI parity errors if config register 0xA0 is read
  202. * while DMAs are occurring.
  203. */
  204. static void __devinit quirk_citrine(struct pci_dev *dev)
  205. {
  206. dev->cfg_size = 0xA0;
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  209. /*
  210. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  211. * If it's needed, re-allocate the region.
  212. */
  213. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  214. {
  215. struct resource *r = &dev->resource[0];
  216. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  217. r->start = 0;
  218. r->end = 0x3ffffff;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  223. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region, unsigned size, int nr)
  224. {
  225. region &= ~(size-1);
  226. if (region) {
  227. struct resource *res = dev->resource + nr;
  228. res->name = pci_name(dev);
  229. res->start = region;
  230. res->end = region + size - 1;
  231. res->flags = IORESOURCE_IO;
  232. pci_claim_resource(dev, nr);
  233. }
  234. }
  235. /*
  236. * ATI Northbridge setups MCE the processor if you even
  237. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  238. */
  239. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  240. {
  241. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  242. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  243. request_region(0x3b0, 0x0C, "RadeonIGP");
  244. request_region(0x3d3, 0x01, "RadeonIGP");
  245. }
  246. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  247. /*
  248. * Let's make the southbridge information explicit instead
  249. * of having to worry about people probing the ACPI areas,
  250. * for example.. (Yes, it happens, and if you read the wrong
  251. * ACPI register it will put the machine to sleep with no
  252. * way of waking it up again. Bummer).
  253. *
  254. * ALI M7101: Two IO regions pointed to by words at
  255. * 0xE0 (64 bytes of ACPI registers)
  256. * 0xE2 (32 bytes of SMB registers)
  257. */
  258. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  259. {
  260. u16 region;
  261. pci_read_config_word(dev, 0xE0, &region);
  262. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  263. pci_read_config_word(dev, 0xE2, &region);
  264. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  267. /*
  268. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  269. * 0x40 (64 bytes of ACPI registers)
  270. * 0x90 (32 bytes of SMB registers)
  271. */
  272. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  273. {
  274. u32 region;
  275. pci_read_config_dword(dev, 0x40, &region);
  276. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  277. pci_read_config_dword(dev, 0x90, &region);
  278. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  279. }
  280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  281. /*
  282. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  283. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  284. * 0x58 (64 bytes of GPIO I/O space)
  285. */
  286. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  287. {
  288. u32 region;
  289. pci_read_config_dword(dev, 0x40, &region);
  290. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES);
  291. pci_read_config_dword(dev, 0x58, &region);
  292. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1);
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  301. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  304. /*
  305. * VIA ACPI: One IO region pointed to by longword at
  306. * 0x48 or 0x20 (256 bytes of ACPI registers)
  307. */
  308. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  309. {
  310. u8 rev;
  311. u32 region;
  312. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  313. if (rev & 0x10) {
  314. pci_read_config_dword(dev, 0x48, &region);
  315. region &= PCI_BASE_ADDRESS_IO_MASK;
  316. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES);
  317. }
  318. }
  319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  320. /*
  321. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  322. * 0x48 (256 bytes of ACPI registers)
  323. * 0x70 (128 bytes of hardware monitoring register)
  324. * 0x90 (16 bytes of SMB registers)
  325. */
  326. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  327. {
  328. u16 hm;
  329. u32 smb;
  330. quirk_vt82c586_acpi(dev);
  331. pci_read_config_word(dev, 0x70, &hm);
  332. hm &= PCI_BASE_ADDRESS_IO_MASK;
  333. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1);
  334. pci_read_config_dword(dev, 0x90, &smb);
  335. smb &= PCI_BASE_ADDRESS_IO_MASK;
  336. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2);
  337. }
  338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  339. /*
  340. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  341. * 0x88 (128 bytes of power management registers)
  342. * 0xd0 (16 bytes of SMB registers)
  343. */
  344. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  345. {
  346. u16 pm, smb;
  347. pci_read_config_word(dev, 0x88, &pm);
  348. pm &= PCI_BASE_ADDRESS_IO_MASK;
  349. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES);
  350. pci_read_config_word(dev, 0xd0, &smb);
  351. smb &= PCI_BASE_ADDRESS_IO_MASK;
  352. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1);
  353. }
  354. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  355. #ifdef CONFIG_X86_IO_APIC
  356. #include <asm/io_apic.h>
  357. /*
  358. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  359. * devices to the external APIC.
  360. *
  361. * TODO: When we have device-specific interrupt routers,
  362. * this code will go away from quirks.
  363. */
  364. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  365. {
  366. u8 tmp;
  367. if (nr_ioapics < 1)
  368. tmp = 0; /* nothing routed to external APIC */
  369. else
  370. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  371. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  372. tmp == 0 ? "Disa" : "Ena");
  373. /* Offset 0x58: External APIC IRQ output control */
  374. pci_write_config_byte (dev, 0x58, tmp);
  375. }
  376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  377. /*
  378. * The AMD io apic can hang the box when an apic irq is masked.
  379. * We check all revs >= B0 (yet not in the pre production!) as the bug
  380. * is currently marked NoFix
  381. *
  382. * We have multiple reports of hangs with this chipset that went away with
  383. * noapic specified. For the moment we assume its the errata. We may be wrong
  384. * of course. However the advice is demonstrably good even if so..
  385. */
  386. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  387. {
  388. u8 rev;
  389. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  390. if (rev >= 0x02) {
  391. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  392. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  393. }
  394. }
  395. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  396. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  397. {
  398. if (dev->devfn == 0 && dev->bus->number == 0)
  399. sis_apic_bug = 1;
  400. }
  401. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  402. int pci_msi_quirk;
  403. #define AMD8131_revA0 0x01
  404. #define AMD8131_revB0 0x11
  405. #define AMD8131_MISC 0x40
  406. #define AMD8131_NIOAMODE_BIT 0
  407. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  408. {
  409. unsigned char revid, tmp;
  410. pci_msi_quirk = 1;
  411. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  412. if (nr_ioapics == 0)
  413. return;
  414. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  415. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  416. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  417. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  418. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  419. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  420. }
  421. }
  422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
  423. static void __init quirk_svw_msi(struct pci_dev *dev)
  424. {
  425. pci_msi_quirk = 1;
  426. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  427. }
  428. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  429. #endif /* CONFIG_X86_IO_APIC */
  430. /*
  431. * FIXME: it is questionable that quirk_via_acpi
  432. * is needed. It shows up as an ISA bridge, and does not
  433. * support the PCI_INTERRUPT_LINE register at all. Therefore
  434. * it seems like setting the pci_dev's 'irq' to the
  435. * value of the ACPI SCI interrupt is only done for convenience.
  436. * -jgarzik
  437. */
  438. static void __devinit quirk_via_acpi(struct pci_dev *d)
  439. {
  440. /*
  441. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  442. */
  443. u8 irq;
  444. pci_read_config_byte(d, 0x42, &irq);
  445. irq &= 0xf;
  446. if (irq && (irq != 2))
  447. d->irq = irq;
  448. }
  449. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  450. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  451. /*
  452. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  453. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  454. * when written, it makes an internal connection to the PIC.
  455. * For these devices, this register is defined to be 4 bits wide.
  456. * Normally this is fine. However for IO-APIC motherboards, or
  457. * non-x86 architectures (yes Via exists on PPC among other places),
  458. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  459. * interrupts delivered properly.
  460. */
  461. static void quirk_via_irq(struct pci_dev *dev)
  462. {
  463. u8 irq, new_irq;
  464. new_irq = dev->irq & 0xf;
  465. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  466. if (new_irq != irq) {
  467. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  468. pci_name(dev), irq, new_irq);
  469. udelay(15); /* unknown if delay really needed */
  470. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  471. }
  472. }
  473. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  474. /*
  475. * PIIX3 USB: We have to disable USB interrupts that are
  476. * hardwired to PIRQD# and may be shared with an
  477. * external device.
  478. *
  479. * Legacy Support Register (LEGSUP):
  480. * bit13: USB PIRQ Enable (USBPIRQDEN),
  481. * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
  482. *
  483. * We mask out all r/wc bits, too.
  484. */
  485. static void __devinit quirk_piix3_usb(struct pci_dev *dev)
  486. {
  487. u16 legsup;
  488. pci_read_config_word(dev, 0xc0, &legsup);
  489. legsup &= 0x50ef;
  490. pci_write_config_word(dev, 0xc0, legsup);
  491. }
  492. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
  493. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
  494. /*
  495. * VIA VT82C598 has its device ID settable and many BIOSes
  496. * set it to the ID of VT82C597 for backward compatibility.
  497. * We need to switch it off to be able to recognize the real
  498. * type of the chip.
  499. */
  500. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  501. {
  502. pci_write_config_byte(dev, 0xfc, 0);
  503. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  504. }
  505. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  506. /*
  507. * CardBus controllers have a legacy base address that enables them
  508. * to respond as i82365 pcmcia controllers. We don't want them to
  509. * do this even if the Linux CardBus driver is not loaded, because
  510. * the Linux i82365 driver does not (and should not) handle CardBus.
  511. */
  512. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  513. {
  514. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  515. return;
  516. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  517. }
  518. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  519. /*
  520. * Following the PCI ordering rules is optional on the AMD762. I'm not
  521. * sure what the designers were smoking but let's not inhale...
  522. *
  523. * To be fair to AMD, it follows the spec by default, its BIOS people
  524. * who turn it off!
  525. */
  526. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  527. {
  528. u32 pcic;
  529. pci_read_config_dword(dev, 0x4C, &pcic);
  530. if ((pcic&6)!=6) {
  531. pcic |= 6;
  532. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  533. pci_write_config_dword(dev, 0x4C, pcic);
  534. pci_read_config_dword(dev, 0x84, &pcic);
  535. pcic |= (1<<23); /* Required in this mode */
  536. pci_write_config_dword(dev, 0x84, pcic);
  537. }
  538. }
  539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  540. /*
  541. * DreamWorks provided workaround for Dunord I-3000 problem
  542. *
  543. * This card decodes and responds to addresses not apparently
  544. * assigned to it. We force a larger allocation to ensure that
  545. * nothing gets put too close to it.
  546. */
  547. static void __devinit quirk_dunord ( struct pci_dev * dev )
  548. {
  549. struct resource *r = &dev->resource [1];
  550. r->start = 0;
  551. r->end = 0xffffff;
  552. }
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  554. /*
  555. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  556. * is subtractive decoding (transparent), and does indicate this
  557. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  558. * instead of 0x01.
  559. */
  560. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  561. {
  562. dev->transparent = 1;
  563. }
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  566. /*
  567. * Common misconfiguration of the MediaGX/Geode PCI master that will
  568. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  569. * datasheets found at http://www.national.com/ds/GX for info on what
  570. * these bits do. <christer@weinigel.se>
  571. */
  572. static void __init quirk_mediagx_master(struct pci_dev *dev)
  573. {
  574. u8 reg;
  575. pci_read_config_byte(dev, 0x41, &reg);
  576. if (reg & 2) {
  577. reg &= ~2;
  578. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  579. pci_write_config_byte(dev, 0x41, reg);
  580. }
  581. }
  582. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  583. /*
  584. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  585. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  586. * secondary channels respectively). If the device reports Compatible mode
  587. * but does use BAR0-3 for address decoding, we assume that firmware has
  588. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  589. * Exceptions (if they exist) must be handled in chip/architecture specific
  590. * fixups.
  591. *
  592. * Note: for non x86 people. You may need an arch specific quirk to handle
  593. * moving IDE devices to native mode as well. Some plug in card devices power
  594. * up in compatible mode and assume the BIOS will adjust them.
  595. *
  596. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  597. * we do now ? We don't want is pci_enable_device to come along
  598. * and assign new resources. Both approaches work for that.
  599. */
  600. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  601. {
  602. struct resource *res;
  603. int first_bar = 2, last_bar = 0;
  604. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  605. return;
  606. res = &dev->resource[0];
  607. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  608. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  609. res[0].start = res[0].end = res[0].flags = 0;
  610. res[1].start = res[1].end = res[1].flags = 0;
  611. first_bar = 0;
  612. last_bar = 1;
  613. }
  614. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  615. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  616. res[2].start = res[2].end = res[2].flags = 0;
  617. res[3].start = res[3].end = res[3].flags = 0;
  618. last_bar = 3;
  619. }
  620. if (!last_bar)
  621. return;
  622. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  623. first_bar, last_bar, pci_name(dev));
  624. }
  625. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  626. /*
  627. * Ensure C0 rev restreaming is off. This is normally done by
  628. * the BIOS but in the odd case it is not the results are corruption
  629. * hence the presence of a Linux check
  630. */
  631. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  632. {
  633. u16 config;
  634. u8 rev;
  635. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  636. if (rev != 0x04) /* Only C0 requires this */
  637. return;
  638. pci_read_config_word(pdev, 0x40, &config);
  639. if (config & (1<<6)) {
  640. config &= ~(1<<6);
  641. pci_write_config_word(pdev, 0x40, config);
  642. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  643. }
  644. }
  645. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  646. /*
  647. * Serverworks CSB5 IDE does not fully support native mode
  648. */
  649. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  650. {
  651. u8 prog;
  652. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  653. if (prog & 5) {
  654. prog &= ~5;
  655. pdev->class &= ~5;
  656. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  657. /* need to re-assign BARs for compat mode */
  658. quirk_ide_bases(pdev);
  659. }
  660. }
  661. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  662. /*
  663. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  664. */
  665. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  666. {
  667. u8 prog;
  668. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  669. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  670. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  671. prog &= ~5;
  672. pdev->class &= ~5;
  673. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  674. /* need to re-assign BARs for compat mode */
  675. quirk_ide_bases(pdev);
  676. }
  677. }
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  679. /* This was originally an Alpha specific thing, but it really fits here.
  680. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  681. */
  682. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  683. {
  684. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  685. }
  686. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  687. /*
  688. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  689. * is not activated. The myth is that Asus said that they do not want the
  690. * users to be irritated by just another PCI Device in the Win98 device
  691. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  692. * package 2.7.0 for details)
  693. *
  694. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  695. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  696. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  697. * bridge as trigger.
  698. */
  699. static int __initdata asus_hides_smbus = 0;
  700. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  701. {
  702. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  703. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  704. switch(dev->subsystem_device) {
  705. case 0x8025: /* P4B-LX */
  706. case 0x8070: /* P4B */
  707. case 0x8088: /* P4B533 */
  708. case 0x1626: /* L3C notebook */
  709. asus_hides_smbus = 1;
  710. }
  711. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  712. switch(dev->subsystem_device) {
  713. case 0x80b1: /* P4GE-V */
  714. case 0x80b2: /* P4PE */
  715. case 0x8093: /* P4B533-V */
  716. asus_hides_smbus = 1;
  717. }
  718. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  719. switch(dev->subsystem_device) {
  720. case 0x8030: /* P4T533 */
  721. asus_hides_smbus = 1;
  722. }
  723. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  724. switch (dev->subsystem_device) {
  725. case 0x8070: /* P4G8X Deluxe */
  726. asus_hides_smbus = 1;
  727. }
  728. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  729. switch (dev->subsystem_device) {
  730. case 0x1751: /* M2N notebook */
  731. case 0x1821: /* M5N notebook */
  732. asus_hides_smbus = 1;
  733. }
  734. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  735. switch (dev->subsystem_device) {
  736. case 0x184b: /* W1N notebook */
  737. case 0x186a: /* M6Ne notebook */
  738. asus_hides_smbus = 1;
  739. }
  740. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  741. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  742. switch(dev->subsystem_device) {
  743. case 0x088C: /* HP Compaq nc8000 */
  744. case 0x0890: /* HP Compaq nc6000 */
  745. asus_hides_smbus = 1;
  746. }
  747. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  748. switch (dev->subsystem_device) {
  749. case 0x12bc: /* HP D330L */
  750. asus_hides_smbus = 1;
  751. }
  752. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  753. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  754. switch(dev->subsystem_device) {
  755. case 0x0001: /* Toshiba Satellite A40 */
  756. asus_hides_smbus = 1;
  757. }
  758. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  759. switch(dev->subsystem_device) {
  760. case 0x0001: /* Toshiba Tecra M2 */
  761. asus_hides_smbus = 1;
  762. }
  763. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  764. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  765. switch(dev->subsystem_device) {
  766. case 0xC00C: /* Samsung P35 notebook */
  767. asus_hides_smbus = 1;
  768. }
  769. }
  770. }
  771. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  772. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  773. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  776. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  777. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  778. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  779. {
  780. u16 val;
  781. if (likely(!asus_hides_smbus))
  782. return;
  783. pci_read_config_word(dev, 0xF2, &val);
  784. if (val & 0x8) {
  785. pci_write_config_word(dev, 0xF2, val & (~0x8));
  786. pci_read_config_word(dev, 0xF2, &val);
  787. if (val & 0x8)
  788. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  789. else
  790. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  791. }
  792. }
  793. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  794. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  795. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  796. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  797. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  798. /*
  799. * SiS 96x south bridge: BIOS typically hides SMBus device...
  800. */
  801. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  802. {
  803. u8 val = 0;
  804. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  805. pci_read_config_byte(dev, 0x77, &val);
  806. pci_write_config_byte(dev, 0x77, val & ~0x10);
  807. pci_read_config_byte(dev, 0x77, &val);
  808. }
  809. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  810. #define UHCI_USBCMD 0 /* command register */
  811. #define UHCI_USBSTS 2 /* status register */
  812. #define UHCI_USBINTR 4 /* interrupt register */
  813. #define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  814. #define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  815. #define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
  816. #define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
  817. #define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
  818. #define OHCI_CONTROL 0x04
  819. #define OHCI_CMDSTATUS 0x08
  820. #define OHCI_INTRSTATUS 0x0c
  821. #define OHCI_INTRENABLE 0x10
  822. #define OHCI_INTRDISABLE 0x14
  823. #define OHCI_OCR (1 << 3) /* ownership change request */
  824. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  825. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  826. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  827. #define EHCI_USBCMD 0 /* command register */
  828. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  829. #define EHCI_USBSTS 4 /* status register */
  830. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  831. #define EHCI_USBINTR 8 /* interrupt register */
  832. #define EHCI_USBLEGSUP 0 /* legacy support register */
  833. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  834. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  835. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  836. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  837. int usb_early_handoff __devinitdata = 0;
  838. static int __init usb_handoff_early(char *str)
  839. {
  840. usb_early_handoff = 1;
  841. return 0;
  842. }
  843. __setup("usb-handoff", usb_handoff_early);
  844. static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
  845. {
  846. unsigned long base = 0;
  847. int wait_time, delta;
  848. u16 val, sts;
  849. int i;
  850. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  851. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  852. base = pci_resource_start(pdev, i);
  853. break;
  854. }
  855. if (!base)
  856. return;
  857. /*
  858. * stop controller
  859. */
  860. sts = inw(base + UHCI_USBSTS);
  861. val = inw(base + UHCI_USBCMD);
  862. val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
  863. outw(val, base + UHCI_USBCMD);
  864. /*
  865. * wait while it stops if it was running
  866. */
  867. if ((sts & UHCI_USBSTS_HALTED) == 0)
  868. {
  869. wait_time = 1000;
  870. delta = 100;
  871. do {
  872. outw(0x1f, base + UHCI_USBSTS);
  873. udelay(delta);
  874. wait_time -= delta;
  875. val = inw(base + UHCI_USBSTS);
  876. if (val & UHCI_USBSTS_HALTED)
  877. break;
  878. } while (wait_time > 0);
  879. }
  880. /*
  881. * disable interrupts & legacy support
  882. */
  883. outw(0, base + UHCI_USBINTR);
  884. outw(0x1f, base + UHCI_USBSTS);
  885. pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
  886. if (val & 0xbf)
  887. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
  888. }
  889. static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
  890. {
  891. void __iomem *base;
  892. int wait_time;
  893. base = ioremap_nocache(pci_resource_start(pdev, 0),
  894. pci_resource_len(pdev, 0));
  895. if (base == NULL) return;
  896. if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  897. wait_time = 500; /* 0.5 seconds */
  898. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  899. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  900. while (wait_time > 0 &&
  901. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  902. wait_time -= 10;
  903. msleep(10);
  904. }
  905. }
  906. /*
  907. * disable interrupts
  908. */
  909. writel(~(u32)0, base + OHCI_INTRDISABLE);
  910. writel(~(u32)0, base + OHCI_INTRSTATUS);
  911. iounmap(base);
  912. }
  913. static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
  914. {
  915. int wait_time, delta;
  916. void __iomem *base, *op_reg_base;
  917. u32 hcc_params, val, temp;
  918. u8 cap_length;
  919. base = ioremap_nocache(pci_resource_start(pdev, 0),
  920. pci_resource_len(pdev, 0));
  921. if (base == NULL) return;
  922. cap_length = readb(base);
  923. op_reg_base = base + cap_length;
  924. hcc_params = readl(base + EHCI_HCC_PARAMS);
  925. hcc_params = (hcc_params >> 8) & 0xff;
  926. if (hcc_params) {
  927. pci_read_config_dword(pdev,
  928. hcc_params + EHCI_USBLEGSUP,
  929. &val);
  930. if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
  931. /*
  932. * Ok, BIOS is in smm mode, try to hand off...
  933. */
  934. pci_read_config_dword(pdev,
  935. hcc_params + EHCI_USBLEGCTLSTS,
  936. &temp);
  937. pci_write_config_dword(pdev,
  938. hcc_params + EHCI_USBLEGCTLSTS,
  939. temp | EHCI_USBLEGCTLSTS_SOOE);
  940. val |= EHCI_USBLEGSUP_OS;
  941. pci_write_config_dword(pdev,
  942. hcc_params + EHCI_USBLEGSUP,
  943. val);
  944. wait_time = 500;
  945. do {
  946. msleep(10);
  947. wait_time -= 10;
  948. pci_read_config_dword(pdev,
  949. hcc_params + EHCI_USBLEGSUP,
  950. &val);
  951. } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
  952. if (!wait_time) {
  953. /*
  954. * well, possibly buggy BIOS...
  955. */
  956. printk(KERN_WARNING "EHCI early BIOS handoff "
  957. "failed (BIOS bug ?)\n");
  958. pci_write_config_dword(pdev,
  959. hcc_params + EHCI_USBLEGSUP,
  960. EHCI_USBLEGSUP_OS);
  961. pci_write_config_dword(pdev,
  962. hcc_params + EHCI_USBLEGCTLSTS,
  963. 0);
  964. }
  965. }
  966. }
  967. /*
  968. * halt EHCI & disable its interrupts in any case
  969. */
  970. val = readl(op_reg_base + EHCI_USBSTS);
  971. if ((val & EHCI_USBSTS_HALTED) == 0) {
  972. val = readl(op_reg_base + EHCI_USBCMD);
  973. val &= ~EHCI_USBCMD_RUN;
  974. writel(val, op_reg_base + EHCI_USBCMD);
  975. wait_time = 2000;
  976. delta = 100;
  977. do {
  978. writel(0x3f, op_reg_base + EHCI_USBSTS);
  979. udelay(delta);
  980. wait_time -= delta;
  981. val = readl(op_reg_base + EHCI_USBSTS);
  982. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  983. break;
  984. }
  985. } while (wait_time > 0);
  986. }
  987. writel(0, op_reg_base + EHCI_USBINTR);
  988. writel(0x3f, op_reg_base + EHCI_USBSTS);
  989. iounmap(base);
  990. return;
  991. }
  992. static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
  993. {
  994. if (!usb_early_handoff)
  995. return;
  996. if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
  997. quirk_usb_handoff_uhci(pdev);
  998. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
  999. quirk_usb_handoff_ohci(pdev);
  1000. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
  1001. quirk_usb_disable_ehci(pdev);
  1002. }
  1003. return;
  1004. }
  1005. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
  1006. /*
  1007. * ... This is further complicated by the fact that some SiS96x south
  1008. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1009. * spotted a compatible north bridge to make sure.
  1010. * (pci_find_device doesn't work yet)
  1011. *
  1012. * We can also enable the sis96x bit in the discovery register..
  1013. */
  1014. static int __devinitdata sis_96x_compatible = 0;
  1015. #define SIS_DETECT_REGISTER 0x40
  1016. static void __init quirk_sis_503(struct pci_dev *dev)
  1017. {
  1018. u8 reg;
  1019. u16 devid;
  1020. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1021. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1022. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1023. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1024. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1025. return;
  1026. }
  1027. /* Make people aware that we changed the config.. */
  1028. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1029. /*
  1030. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1031. * the 503 quirk in the quirk table, so they'll automatically
  1032. * run and enable things like the SMBus device
  1033. */
  1034. dev->device = devid;
  1035. }
  1036. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1037. {
  1038. sis_96x_compatible = 1;
  1039. }
  1040. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1041. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1042. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1043. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1044. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1045. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1046. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1047. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1048. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1049. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1050. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1051. #ifdef CONFIG_X86_IO_APIC
  1052. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1053. {
  1054. int i;
  1055. if ((pdev->class >> 8) != 0xff00)
  1056. return;
  1057. /* the first BAR is the location of the IO APIC...we must
  1058. * not touch this (and it's already covered by the fixmap), so
  1059. * forcibly insert it into the resource tree */
  1060. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1061. insert_resource(&iomem_resource, &pdev->resource[0]);
  1062. /* The next five BARs all seem to be rubbish, so just clean
  1063. * them out */
  1064. for (i=1; i < 6; i++) {
  1065. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1066. }
  1067. }
  1068. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1069. #endif
  1070. #ifdef CONFIG_SCSI_SATA
  1071. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1072. {
  1073. u8 prog, comb, tmp;
  1074. int ich = 0;
  1075. /*
  1076. * Narrow down to Intel SATA PCI devices.
  1077. */
  1078. switch (pdev->device) {
  1079. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1080. case 0x24d1:
  1081. case 0x24df:
  1082. case 0x25a3:
  1083. case 0x25b0:
  1084. ich = 5;
  1085. break;
  1086. case 0x2651:
  1087. case 0x2652:
  1088. case 0x2653:
  1089. case 0x2680: /* ESB2 */
  1090. ich = 6;
  1091. break;
  1092. case 0x27c0:
  1093. case 0x27c4:
  1094. ich = 7;
  1095. break;
  1096. default:
  1097. /* we do not handle this PCI device */
  1098. return;
  1099. }
  1100. /*
  1101. * Read combined mode register.
  1102. */
  1103. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1104. if (ich == 5) {
  1105. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1106. if (tmp == 0x4) /* bits 10x */
  1107. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1108. else if (tmp == 0x6) /* bits 11x */
  1109. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1110. else
  1111. return; /* not in combined mode */
  1112. } else {
  1113. WARN_ON((ich != 6) && (ich != 7));
  1114. tmp &= 0x3; /* interesting bits 1:0 */
  1115. if (tmp & (1 << 0))
  1116. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1117. else if (tmp & (1 << 1))
  1118. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1119. else
  1120. return; /* not in combined mode */
  1121. }
  1122. /*
  1123. * Read programming interface register.
  1124. * (Tells us if it's legacy or native mode)
  1125. */
  1126. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1127. /* if SATA port is in native mode, we're ok. */
  1128. if (prog & comb)
  1129. return;
  1130. /* SATA port is in legacy mode. Reserve port so that
  1131. * IDE driver does not attempt to use it. If request_region
  1132. * fails, it will be obvious at boot time, so we don't bother
  1133. * checking return values.
  1134. */
  1135. if (comb == (1 << 0))
  1136. request_region(0x1f0, 8, "libata"); /* port 0 */
  1137. else
  1138. request_region(0x170, 8, "libata"); /* port 1 */
  1139. }
  1140. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1141. #endif /* CONFIG_SCSI_SATA */
  1142. int pcie_mch_quirk;
  1143. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1144. {
  1145. pcie_mch_quirk = 1;
  1146. }
  1147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1150. /*
  1151. * It's possible for the MSI to get corrupted if shpc and acpi
  1152. * are used together on certain PXH-based systems.
  1153. */
  1154. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1155. {
  1156. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1157. PCI_CAP_ID_MSI);
  1158. dev->no_msi = 1;
  1159. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1160. "disabling MSI for SHPC device\n");
  1161. }
  1162. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1163. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1164. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1165. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1166. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1167. static void __devinit quirk_netmos(struct pci_dev *dev)
  1168. {
  1169. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1170. unsigned int num_serial = dev->subsystem_device & 0xf;
  1171. /*
  1172. * These Netmos parts are multiport serial devices with optional
  1173. * parallel ports. Even when parallel ports are present, they
  1174. * are identified as class SERIAL, which means the serial driver
  1175. * will claim them. To prevent this, mark them as class OTHER.
  1176. * These combo devices should be claimed by parport_serial.
  1177. *
  1178. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1179. * of parallel ports and <S> is the number of serial ports.
  1180. */
  1181. switch (dev->device) {
  1182. case PCI_DEVICE_ID_NETMOS_9735:
  1183. case PCI_DEVICE_ID_NETMOS_9745:
  1184. case PCI_DEVICE_ID_NETMOS_9835:
  1185. case PCI_DEVICE_ID_NETMOS_9845:
  1186. case PCI_DEVICE_ID_NETMOS_9855:
  1187. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1188. num_parallel) {
  1189. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1190. "%u serial); changing class SERIAL to OTHER "
  1191. "(use parport_serial)\n",
  1192. dev->device, num_parallel, num_serial);
  1193. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1194. (dev->class & 0xff);
  1195. }
  1196. }
  1197. }
  1198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1199. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1200. {
  1201. while (f < end) {
  1202. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1203. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1204. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1205. f->hook(dev);
  1206. }
  1207. f++;
  1208. }
  1209. }
  1210. extern struct pci_fixup __start_pci_fixups_early[];
  1211. extern struct pci_fixup __end_pci_fixups_early[];
  1212. extern struct pci_fixup __start_pci_fixups_header[];
  1213. extern struct pci_fixup __end_pci_fixups_header[];
  1214. extern struct pci_fixup __start_pci_fixups_final[];
  1215. extern struct pci_fixup __end_pci_fixups_final[];
  1216. extern struct pci_fixup __start_pci_fixups_enable[];
  1217. extern struct pci_fixup __end_pci_fixups_enable[];
  1218. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1219. {
  1220. struct pci_fixup *start, *end;
  1221. switch(pass) {
  1222. case pci_fixup_early:
  1223. start = __start_pci_fixups_early;
  1224. end = __end_pci_fixups_early;
  1225. break;
  1226. case pci_fixup_header:
  1227. start = __start_pci_fixups_header;
  1228. end = __end_pci_fixups_header;
  1229. break;
  1230. case pci_fixup_final:
  1231. start = __start_pci_fixups_final;
  1232. end = __end_pci_fixups_final;
  1233. break;
  1234. case pci_fixup_enable:
  1235. start = __start_pci_fixups_enable;
  1236. end = __end_pci_fixups_enable;
  1237. break;
  1238. default:
  1239. /* stupid compiler warning, you would think with an enum... */
  1240. return;
  1241. }
  1242. pci_do_fixups(dev, start, end);
  1243. }
  1244. EXPORT_SYMBOL(pcie_mch_quirk);
  1245. #ifdef CONFIG_HOTPLUG
  1246. EXPORT_SYMBOL(pci_fixup_device);
  1247. #endif