vmwgfx_drv.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_GET_3D_CAP \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  81. struct drm_vmw_get_3d_cap_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  87. struct drm_vmw_fence_signaled_arg)
  88. #define DRM_IOCTL_VMW_FENCE_UNREF \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  90. struct drm_vmw_fence_arg)
  91. /**
  92. * The core DRM version of this macro doesn't account for
  93. * DRM_COMMAND_BASE.
  94. */
  95. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  96. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  97. /**
  98. * Ioctl definitions.
  99. */
  100. static struct drm_ioctl_desc vmw_ioctls[] = {
  101. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  102. DRM_AUTH | DRM_UNLOCKED),
  103. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  104. DRM_AUTH | DRM_UNLOCKED),
  105. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  106. DRM_AUTH | DRM_UNLOCKED),
  107. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  108. vmw_kms_cursor_bypass_ioctl,
  109. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  110. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  111. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  112. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  113. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  114. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  115. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  116. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  117. DRM_AUTH | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  119. DRM_AUTH | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  121. DRM_AUTH | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  123. DRM_AUTH | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  125. DRM_AUTH | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  127. DRM_AUTH | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  129. DRM_AUTH | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  131. vmw_fence_obj_signaled_ioctl,
  132. DRM_AUTH | DRM_UNLOCKED),
  133. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  134. DRM_AUTH | DRM_UNLOCKED),
  135. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  136. DRM_AUTH | DRM_UNLOCKED),
  137. };
  138. static struct pci_device_id vmw_pci_id_list[] = {
  139. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  140. {0, 0, 0}
  141. };
  142. static int enable_fbdev;
  143. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  144. static void vmw_master_init(struct vmw_master *);
  145. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  146. void *ptr);
  147. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  148. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  149. static void vmw_print_capabilities(uint32_t capabilities)
  150. {
  151. DRM_INFO("Capabilities:\n");
  152. if (capabilities & SVGA_CAP_RECT_COPY)
  153. DRM_INFO(" Rect copy.\n");
  154. if (capabilities & SVGA_CAP_CURSOR)
  155. DRM_INFO(" Cursor.\n");
  156. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  157. DRM_INFO(" Cursor bypass.\n");
  158. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  159. DRM_INFO(" Cursor bypass 2.\n");
  160. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  161. DRM_INFO(" 8bit emulation.\n");
  162. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  163. DRM_INFO(" Alpha cursor.\n");
  164. if (capabilities & SVGA_CAP_3D)
  165. DRM_INFO(" 3D.\n");
  166. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  167. DRM_INFO(" Extended Fifo.\n");
  168. if (capabilities & SVGA_CAP_MULTIMON)
  169. DRM_INFO(" Multimon.\n");
  170. if (capabilities & SVGA_CAP_PITCHLOCK)
  171. DRM_INFO(" Pitchlock.\n");
  172. if (capabilities & SVGA_CAP_IRQMASK)
  173. DRM_INFO(" Irq mask.\n");
  174. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  175. DRM_INFO(" Display Topology.\n");
  176. if (capabilities & SVGA_CAP_GMR)
  177. DRM_INFO(" GMR.\n");
  178. if (capabilities & SVGA_CAP_TRACES)
  179. DRM_INFO(" Traces.\n");
  180. if (capabilities & SVGA_CAP_GMR2)
  181. DRM_INFO(" GMR2.\n");
  182. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  183. DRM_INFO(" Screen Object 2.\n");
  184. }
  185. static int vmw_request_device(struct vmw_private *dev_priv)
  186. {
  187. int ret;
  188. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  189. if (unlikely(ret != 0)) {
  190. DRM_ERROR("Unable to initialize FIFO.\n");
  191. return ret;
  192. }
  193. vmw_fence_fifo_up(dev_priv->fman);
  194. return 0;
  195. }
  196. static void vmw_release_device(struct vmw_private *dev_priv)
  197. {
  198. vmw_fence_fifo_down(dev_priv->fman);
  199. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  200. }
  201. /**
  202. * Increase the 3d resource refcount.
  203. * If the count was prevously zero, initialize the fifo, switching to svga
  204. * mode. Note that the master holds a ref as well, and may request an
  205. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  206. */
  207. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  208. bool unhide_svga)
  209. {
  210. int ret = 0;
  211. mutex_lock(&dev_priv->release_mutex);
  212. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  213. ret = vmw_request_device(dev_priv);
  214. if (unlikely(ret != 0))
  215. --dev_priv->num_3d_resources;
  216. } else if (unhide_svga) {
  217. mutex_lock(&dev_priv->hw_mutex);
  218. vmw_write(dev_priv, SVGA_REG_ENABLE,
  219. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  220. ~SVGA_REG_ENABLE_HIDE);
  221. mutex_unlock(&dev_priv->hw_mutex);
  222. }
  223. mutex_unlock(&dev_priv->release_mutex);
  224. return ret;
  225. }
  226. /**
  227. * Decrease the 3d resource refcount.
  228. * If the count reaches zero, disable the fifo, switching to vga mode.
  229. * Note that the master holds a refcount as well, and may request an
  230. * explicit switch to vga mode when it releases its refcount to account
  231. * for the situation of an X server vt switch to VGA with 3d resources
  232. * active.
  233. */
  234. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  235. bool hide_svga)
  236. {
  237. int32_t n3d;
  238. mutex_lock(&dev_priv->release_mutex);
  239. if (unlikely(--dev_priv->num_3d_resources == 0))
  240. vmw_release_device(dev_priv);
  241. else if (hide_svga) {
  242. mutex_lock(&dev_priv->hw_mutex);
  243. vmw_write(dev_priv, SVGA_REG_ENABLE,
  244. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  245. SVGA_REG_ENABLE_HIDE);
  246. mutex_unlock(&dev_priv->hw_mutex);
  247. }
  248. n3d = (int32_t) dev_priv->num_3d_resources;
  249. mutex_unlock(&dev_priv->release_mutex);
  250. BUG_ON(n3d < 0);
  251. }
  252. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  253. {
  254. struct vmw_private *dev_priv;
  255. int ret;
  256. uint32_t svga_id;
  257. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  258. if (unlikely(dev_priv == NULL)) {
  259. DRM_ERROR("Failed allocating a device private struct.\n");
  260. return -ENOMEM;
  261. }
  262. memset(dev_priv, 0, sizeof(*dev_priv));
  263. dev_priv->dev = dev;
  264. dev_priv->vmw_chipset = chipset;
  265. dev_priv->last_read_seqno = (uint32_t) -100;
  266. mutex_init(&dev_priv->hw_mutex);
  267. mutex_init(&dev_priv->cmdbuf_mutex);
  268. mutex_init(&dev_priv->release_mutex);
  269. rwlock_init(&dev_priv->resource_lock);
  270. idr_init(&dev_priv->context_idr);
  271. idr_init(&dev_priv->surface_idr);
  272. idr_init(&dev_priv->stream_idr);
  273. mutex_init(&dev_priv->init_mutex);
  274. init_waitqueue_head(&dev_priv->fence_queue);
  275. init_waitqueue_head(&dev_priv->fifo_queue);
  276. dev_priv->fence_queue_waiters = 0;
  277. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  278. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  279. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  280. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  281. dev_priv->enable_fb = enable_fbdev;
  282. mutex_lock(&dev_priv->hw_mutex);
  283. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  284. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  285. if (svga_id != SVGA_ID_2) {
  286. ret = -ENOSYS;
  287. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  288. mutex_unlock(&dev_priv->hw_mutex);
  289. goto out_err0;
  290. }
  291. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  292. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  293. dev_priv->max_gmr_descriptors =
  294. vmw_read(dev_priv,
  295. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  296. dev_priv->max_gmr_ids =
  297. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  298. }
  299. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  300. dev_priv->max_gmr_pages =
  301. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  302. dev_priv->memory_size =
  303. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  304. }
  305. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  306. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  307. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  308. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  309. mutex_unlock(&dev_priv->hw_mutex);
  310. vmw_print_capabilities(dev_priv->capabilities);
  311. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  312. DRM_INFO("Max GMR ids is %u\n",
  313. (unsigned)dev_priv->max_gmr_ids);
  314. DRM_INFO("Max GMR descriptors is %u\n",
  315. (unsigned)dev_priv->max_gmr_descriptors);
  316. }
  317. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  318. DRM_INFO("Max number of GMR pages is %u\n",
  319. (unsigned)dev_priv->max_gmr_pages);
  320. DRM_INFO("Max dedicated hypervisor graphics memory is %u\n",
  321. (unsigned)dev_priv->memory_size);
  322. }
  323. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  324. dev_priv->vram_start, dev_priv->vram_size / 1024);
  325. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  326. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  327. ret = vmw_ttm_global_init(dev_priv);
  328. if (unlikely(ret != 0))
  329. goto out_err0;
  330. vmw_master_init(&dev_priv->fbdev_master);
  331. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  332. dev_priv->active_master = &dev_priv->fbdev_master;
  333. ret = ttm_bo_device_init(&dev_priv->bdev,
  334. dev_priv->bo_global_ref.ref.object,
  335. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  336. false);
  337. if (unlikely(ret != 0)) {
  338. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  339. goto out_err1;
  340. }
  341. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  342. (dev_priv->vram_size >> PAGE_SHIFT));
  343. if (unlikely(ret != 0)) {
  344. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  345. goto out_err2;
  346. }
  347. dev_priv->has_gmr = true;
  348. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  349. dev_priv->max_gmr_ids) != 0) {
  350. DRM_INFO("No GMR memory available. "
  351. "Graphics memory resources are very limited.\n");
  352. dev_priv->has_gmr = false;
  353. }
  354. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  355. dev_priv->mmio_size, DRM_MTRR_WC);
  356. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  357. dev_priv->mmio_size);
  358. if (unlikely(dev_priv->mmio_virt == NULL)) {
  359. ret = -ENOMEM;
  360. DRM_ERROR("Failed mapping MMIO.\n");
  361. goto out_err3;
  362. }
  363. /* Need mmio memory to check for fifo pitchlock cap. */
  364. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  365. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  366. !vmw_fifo_have_pitchlock(dev_priv)) {
  367. ret = -ENOSYS;
  368. DRM_ERROR("Hardware has no pitchlock\n");
  369. goto out_err4;
  370. }
  371. dev_priv->tdev = ttm_object_device_init
  372. (dev_priv->mem_global_ref.object, 12);
  373. if (unlikely(dev_priv->tdev == NULL)) {
  374. DRM_ERROR("Unable to initialize TTM object management.\n");
  375. ret = -ENOMEM;
  376. goto out_err4;
  377. }
  378. dev->dev_private = dev_priv;
  379. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  380. dev_priv->stealth = (ret != 0);
  381. if (dev_priv->stealth) {
  382. /**
  383. * Request at least the mmio PCI resource.
  384. */
  385. DRM_INFO("It appears like vesafb is loaded. "
  386. "Ignore above error if any.\n");
  387. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  388. if (unlikely(ret != 0)) {
  389. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  390. goto out_no_device;
  391. }
  392. }
  393. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  394. if (unlikely(dev_priv->fman == NULL))
  395. goto out_no_fman;
  396. /* Need to start the fifo to check if we can do screen objects */
  397. ret = vmw_3d_resource_inc(dev_priv, true);
  398. if (unlikely(ret != 0))
  399. goto out_no_fifo;
  400. vmw_kms_save_vga(dev_priv);
  401. /* Start kms and overlay systems, needs fifo. */
  402. ret = vmw_kms_init(dev_priv);
  403. if (unlikely(ret != 0))
  404. goto out_no_kms;
  405. vmw_overlay_init(dev_priv);
  406. /* 3D Depends on Screen Objects being used. */
  407. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  408. "Detected device 3D availability.\n" :
  409. "Detected no device 3D availability.\n");
  410. /* We might be done with the fifo now */
  411. if (dev_priv->enable_fb) {
  412. vmw_fb_init(dev_priv);
  413. } else {
  414. vmw_kms_restore_vga(dev_priv);
  415. vmw_3d_resource_dec(dev_priv, true);
  416. }
  417. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  418. ret = drm_irq_install(dev);
  419. if (unlikely(ret != 0)) {
  420. DRM_ERROR("Failed installing irq: %d\n", ret);
  421. goto out_no_irq;
  422. }
  423. }
  424. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  425. register_pm_notifier(&dev_priv->pm_nb);
  426. return 0;
  427. out_no_irq:
  428. if (dev_priv->enable_fb)
  429. vmw_fb_close(dev_priv);
  430. vmw_overlay_close(dev_priv);
  431. vmw_kms_close(dev_priv);
  432. out_no_kms:
  433. /* We still have a 3D resource reference held */
  434. if (dev_priv->enable_fb) {
  435. vmw_kms_restore_vga(dev_priv);
  436. vmw_3d_resource_dec(dev_priv, false);
  437. }
  438. out_no_fifo:
  439. vmw_fence_manager_takedown(dev_priv->fman);
  440. out_no_fman:
  441. if (dev_priv->stealth)
  442. pci_release_region(dev->pdev, 2);
  443. else
  444. pci_release_regions(dev->pdev);
  445. out_no_device:
  446. ttm_object_device_release(&dev_priv->tdev);
  447. out_err4:
  448. iounmap(dev_priv->mmio_virt);
  449. out_err3:
  450. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  451. dev_priv->mmio_size, DRM_MTRR_WC);
  452. if (dev_priv->has_gmr)
  453. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  454. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  455. out_err2:
  456. (void)ttm_bo_device_release(&dev_priv->bdev);
  457. out_err1:
  458. vmw_ttm_global_release(dev_priv);
  459. out_err0:
  460. idr_destroy(&dev_priv->surface_idr);
  461. idr_destroy(&dev_priv->context_idr);
  462. idr_destroy(&dev_priv->stream_idr);
  463. kfree(dev_priv);
  464. return ret;
  465. }
  466. static int vmw_driver_unload(struct drm_device *dev)
  467. {
  468. struct vmw_private *dev_priv = vmw_priv(dev);
  469. unregister_pm_notifier(&dev_priv->pm_nb);
  470. if (dev_priv->ctx.cmd_bounce)
  471. vfree(dev_priv->ctx.cmd_bounce);
  472. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  473. drm_irq_uninstall(dev_priv->dev);
  474. if (dev_priv->enable_fb) {
  475. vmw_fb_close(dev_priv);
  476. vmw_kms_restore_vga(dev_priv);
  477. vmw_3d_resource_dec(dev_priv, false);
  478. }
  479. vmw_kms_close(dev_priv);
  480. vmw_overlay_close(dev_priv);
  481. vmw_fence_manager_takedown(dev_priv->fman);
  482. if (dev_priv->stealth)
  483. pci_release_region(dev->pdev, 2);
  484. else
  485. pci_release_regions(dev->pdev);
  486. ttm_object_device_release(&dev_priv->tdev);
  487. iounmap(dev_priv->mmio_virt);
  488. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  489. dev_priv->mmio_size, DRM_MTRR_WC);
  490. if (dev_priv->has_gmr)
  491. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  492. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  493. (void)ttm_bo_device_release(&dev_priv->bdev);
  494. vmw_ttm_global_release(dev_priv);
  495. idr_destroy(&dev_priv->surface_idr);
  496. idr_destroy(&dev_priv->context_idr);
  497. idr_destroy(&dev_priv->stream_idr);
  498. kfree(dev_priv);
  499. return 0;
  500. }
  501. static void vmw_postclose(struct drm_device *dev,
  502. struct drm_file *file_priv)
  503. {
  504. struct vmw_fpriv *vmw_fp;
  505. vmw_fp = vmw_fpriv(file_priv);
  506. ttm_object_file_release(&vmw_fp->tfile);
  507. if (vmw_fp->locked_master)
  508. drm_master_put(&vmw_fp->locked_master);
  509. kfree(vmw_fp);
  510. }
  511. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  512. {
  513. struct vmw_private *dev_priv = vmw_priv(dev);
  514. struct vmw_fpriv *vmw_fp;
  515. int ret = -ENOMEM;
  516. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  517. if (unlikely(vmw_fp == NULL))
  518. return ret;
  519. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  520. if (unlikely(vmw_fp->tfile == NULL))
  521. goto out_no_tfile;
  522. file_priv->driver_priv = vmw_fp;
  523. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  524. dev_priv->bdev.dev_mapping =
  525. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  526. return 0;
  527. out_no_tfile:
  528. kfree(vmw_fp);
  529. return ret;
  530. }
  531. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  532. unsigned long arg)
  533. {
  534. struct drm_file *file_priv = filp->private_data;
  535. struct drm_device *dev = file_priv->minor->dev;
  536. unsigned int nr = DRM_IOCTL_NR(cmd);
  537. /*
  538. * Do extra checking on driver private ioctls.
  539. */
  540. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  541. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  542. struct drm_ioctl_desc *ioctl =
  543. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  544. if (unlikely(ioctl->cmd_drv != cmd)) {
  545. DRM_ERROR("Invalid command format, ioctl %d\n",
  546. nr - DRM_COMMAND_BASE);
  547. return -EINVAL;
  548. }
  549. }
  550. return drm_ioctl(filp, cmd, arg);
  551. }
  552. static int vmw_firstopen(struct drm_device *dev)
  553. {
  554. struct vmw_private *dev_priv = vmw_priv(dev);
  555. dev_priv->is_opened = true;
  556. return 0;
  557. }
  558. static void vmw_lastclose(struct drm_device *dev)
  559. {
  560. struct vmw_private *dev_priv = vmw_priv(dev);
  561. struct drm_crtc *crtc;
  562. struct drm_mode_set set;
  563. int ret;
  564. /**
  565. * Do nothing on the lastclose call from drm_unload.
  566. */
  567. if (!dev_priv->is_opened)
  568. return;
  569. dev_priv->is_opened = false;
  570. set.x = 0;
  571. set.y = 0;
  572. set.fb = NULL;
  573. set.mode = NULL;
  574. set.connectors = NULL;
  575. set.num_connectors = 0;
  576. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  577. set.crtc = crtc;
  578. ret = crtc->funcs->set_config(&set);
  579. WARN_ON(ret != 0);
  580. }
  581. }
  582. static void vmw_master_init(struct vmw_master *vmaster)
  583. {
  584. ttm_lock_init(&vmaster->lock);
  585. INIT_LIST_HEAD(&vmaster->fb_surf);
  586. mutex_init(&vmaster->fb_surf_mutex);
  587. }
  588. static int vmw_master_create(struct drm_device *dev,
  589. struct drm_master *master)
  590. {
  591. struct vmw_master *vmaster;
  592. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  593. if (unlikely(vmaster == NULL))
  594. return -ENOMEM;
  595. vmw_master_init(vmaster);
  596. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  597. master->driver_priv = vmaster;
  598. return 0;
  599. }
  600. static void vmw_master_destroy(struct drm_device *dev,
  601. struct drm_master *master)
  602. {
  603. struct vmw_master *vmaster = vmw_master(master);
  604. master->driver_priv = NULL;
  605. kfree(vmaster);
  606. }
  607. static int vmw_master_set(struct drm_device *dev,
  608. struct drm_file *file_priv,
  609. bool from_open)
  610. {
  611. struct vmw_private *dev_priv = vmw_priv(dev);
  612. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  613. struct vmw_master *active = dev_priv->active_master;
  614. struct vmw_master *vmaster = vmw_master(file_priv->master);
  615. int ret = 0;
  616. if (!dev_priv->enable_fb) {
  617. ret = vmw_3d_resource_inc(dev_priv, true);
  618. if (unlikely(ret != 0))
  619. return ret;
  620. vmw_kms_save_vga(dev_priv);
  621. mutex_lock(&dev_priv->hw_mutex);
  622. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  623. mutex_unlock(&dev_priv->hw_mutex);
  624. }
  625. if (active) {
  626. BUG_ON(active != &dev_priv->fbdev_master);
  627. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  628. if (unlikely(ret != 0))
  629. goto out_no_active_lock;
  630. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  631. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  632. if (unlikely(ret != 0)) {
  633. DRM_ERROR("Unable to clean VRAM on "
  634. "master drop.\n");
  635. }
  636. dev_priv->active_master = NULL;
  637. }
  638. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  639. if (!from_open) {
  640. ttm_vt_unlock(&vmaster->lock);
  641. BUG_ON(vmw_fp->locked_master != file_priv->master);
  642. drm_master_put(&vmw_fp->locked_master);
  643. }
  644. dev_priv->active_master = vmaster;
  645. return 0;
  646. out_no_active_lock:
  647. if (!dev_priv->enable_fb) {
  648. mutex_lock(&dev_priv->hw_mutex);
  649. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  650. mutex_unlock(&dev_priv->hw_mutex);
  651. vmw_kms_restore_vga(dev_priv);
  652. vmw_3d_resource_dec(dev_priv, true);
  653. }
  654. return ret;
  655. }
  656. static void vmw_master_drop(struct drm_device *dev,
  657. struct drm_file *file_priv,
  658. bool from_release)
  659. {
  660. struct vmw_private *dev_priv = vmw_priv(dev);
  661. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  662. struct vmw_master *vmaster = vmw_master(file_priv->master);
  663. int ret;
  664. /**
  665. * Make sure the master doesn't disappear while we have
  666. * it locked.
  667. */
  668. vmw_fp->locked_master = drm_master_get(file_priv->master);
  669. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  670. if (unlikely((ret != 0))) {
  671. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  672. drm_master_put(&vmw_fp->locked_master);
  673. }
  674. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  675. if (!dev_priv->enable_fb) {
  676. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  677. if (unlikely(ret != 0))
  678. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  679. mutex_lock(&dev_priv->hw_mutex);
  680. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  681. mutex_unlock(&dev_priv->hw_mutex);
  682. vmw_kms_restore_vga(dev_priv);
  683. vmw_3d_resource_dec(dev_priv, true);
  684. }
  685. dev_priv->active_master = &dev_priv->fbdev_master;
  686. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  687. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  688. if (dev_priv->enable_fb)
  689. vmw_fb_on(dev_priv);
  690. }
  691. static void vmw_remove(struct pci_dev *pdev)
  692. {
  693. struct drm_device *dev = pci_get_drvdata(pdev);
  694. drm_put_dev(dev);
  695. }
  696. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  697. void *ptr)
  698. {
  699. struct vmw_private *dev_priv =
  700. container_of(nb, struct vmw_private, pm_nb);
  701. struct vmw_master *vmaster = dev_priv->active_master;
  702. switch (val) {
  703. case PM_HIBERNATION_PREPARE:
  704. case PM_SUSPEND_PREPARE:
  705. ttm_suspend_lock(&vmaster->lock);
  706. /**
  707. * This empties VRAM and unbinds all GMR bindings.
  708. * Buffer contents is moved to swappable memory.
  709. */
  710. ttm_bo_swapout_all(&dev_priv->bdev);
  711. break;
  712. case PM_POST_HIBERNATION:
  713. case PM_POST_SUSPEND:
  714. case PM_POST_RESTORE:
  715. ttm_suspend_unlock(&vmaster->lock);
  716. break;
  717. case PM_RESTORE_PREPARE:
  718. break;
  719. default:
  720. break;
  721. }
  722. return 0;
  723. }
  724. /**
  725. * These might not be needed with the virtual SVGA device.
  726. */
  727. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  728. {
  729. struct drm_device *dev = pci_get_drvdata(pdev);
  730. struct vmw_private *dev_priv = vmw_priv(dev);
  731. if (dev_priv->num_3d_resources != 0) {
  732. DRM_INFO("Can't suspend or hibernate "
  733. "while 3D resources are active.\n");
  734. return -EBUSY;
  735. }
  736. pci_save_state(pdev);
  737. pci_disable_device(pdev);
  738. pci_set_power_state(pdev, PCI_D3hot);
  739. return 0;
  740. }
  741. static int vmw_pci_resume(struct pci_dev *pdev)
  742. {
  743. pci_set_power_state(pdev, PCI_D0);
  744. pci_restore_state(pdev);
  745. return pci_enable_device(pdev);
  746. }
  747. static int vmw_pm_suspend(struct device *kdev)
  748. {
  749. struct pci_dev *pdev = to_pci_dev(kdev);
  750. struct pm_message dummy;
  751. dummy.event = 0;
  752. return vmw_pci_suspend(pdev, dummy);
  753. }
  754. static int vmw_pm_resume(struct device *kdev)
  755. {
  756. struct pci_dev *pdev = to_pci_dev(kdev);
  757. return vmw_pci_resume(pdev);
  758. }
  759. static int vmw_pm_prepare(struct device *kdev)
  760. {
  761. struct pci_dev *pdev = to_pci_dev(kdev);
  762. struct drm_device *dev = pci_get_drvdata(pdev);
  763. struct vmw_private *dev_priv = vmw_priv(dev);
  764. /**
  765. * Release 3d reference held by fbdev and potentially
  766. * stop fifo.
  767. */
  768. dev_priv->suspended = true;
  769. if (dev_priv->enable_fb)
  770. vmw_3d_resource_dec(dev_priv, true);
  771. if (dev_priv->num_3d_resources != 0) {
  772. DRM_INFO("Can't suspend or hibernate "
  773. "while 3D resources are active.\n");
  774. if (dev_priv->enable_fb)
  775. vmw_3d_resource_inc(dev_priv, true);
  776. dev_priv->suspended = false;
  777. return -EBUSY;
  778. }
  779. return 0;
  780. }
  781. static void vmw_pm_complete(struct device *kdev)
  782. {
  783. struct pci_dev *pdev = to_pci_dev(kdev);
  784. struct drm_device *dev = pci_get_drvdata(pdev);
  785. struct vmw_private *dev_priv = vmw_priv(dev);
  786. /**
  787. * Reclaim 3d reference held by fbdev and potentially
  788. * start fifo.
  789. */
  790. if (dev_priv->enable_fb)
  791. vmw_3d_resource_inc(dev_priv, false);
  792. dev_priv->suspended = false;
  793. }
  794. static const struct dev_pm_ops vmw_pm_ops = {
  795. .prepare = vmw_pm_prepare,
  796. .complete = vmw_pm_complete,
  797. .suspend = vmw_pm_suspend,
  798. .resume = vmw_pm_resume,
  799. };
  800. static struct drm_driver driver = {
  801. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  802. DRIVER_MODESET,
  803. .load = vmw_driver_load,
  804. .unload = vmw_driver_unload,
  805. .firstopen = vmw_firstopen,
  806. .lastclose = vmw_lastclose,
  807. .irq_preinstall = vmw_irq_preinstall,
  808. .irq_postinstall = vmw_irq_postinstall,
  809. .irq_uninstall = vmw_irq_uninstall,
  810. .irq_handler = vmw_irq_handler,
  811. .get_vblank_counter = vmw_get_vblank_counter,
  812. .reclaim_buffers_locked = NULL,
  813. .ioctls = vmw_ioctls,
  814. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  815. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  816. .master_create = vmw_master_create,
  817. .master_destroy = vmw_master_destroy,
  818. .master_set = vmw_master_set,
  819. .master_drop = vmw_master_drop,
  820. .open = vmw_driver_open,
  821. .postclose = vmw_postclose,
  822. .fops = {
  823. .owner = THIS_MODULE,
  824. .open = drm_open,
  825. .release = drm_release,
  826. .unlocked_ioctl = vmw_unlocked_ioctl,
  827. .mmap = vmw_mmap,
  828. .poll = drm_poll,
  829. .fasync = drm_fasync,
  830. #if defined(CONFIG_COMPAT)
  831. .compat_ioctl = drm_compat_ioctl,
  832. #endif
  833. .llseek = noop_llseek,
  834. },
  835. .name = VMWGFX_DRIVER_NAME,
  836. .desc = VMWGFX_DRIVER_DESC,
  837. .date = VMWGFX_DRIVER_DATE,
  838. .major = VMWGFX_DRIVER_MAJOR,
  839. .minor = VMWGFX_DRIVER_MINOR,
  840. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  841. };
  842. static struct pci_driver vmw_pci_driver = {
  843. .name = VMWGFX_DRIVER_NAME,
  844. .id_table = vmw_pci_id_list,
  845. .probe = vmw_probe,
  846. .remove = vmw_remove,
  847. .driver = {
  848. .pm = &vmw_pm_ops
  849. }
  850. };
  851. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  852. {
  853. return drm_get_pci_dev(pdev, ent, &driver);
  854. }
  855. static int __init vmwgfx_init(void)
  856. {
  857. int ret;
  858. ret = drm_pci_init(&driver, &vmw_pci_driver);
  859. if (ret)
  860. DRM_ERROR("Failed initializing DRM.\n");
  861. return ret;
  862. }
  863. static void __exit vmwgfx_exit(void)
  864. {
  865. drm_pci_exit(&driver, &vmw_pci_driver);
  866. }
  867. module_init(vmwgfx_init);
  868. module_exit(vmwgfx_exit);
  869. MODULE_AUTHOR("VMware Inc. and others");
  870. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  871. MODULE_LICENSE("GPL and additional rights");
  872. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  873. __stringify(VMWGFX_DRIVER_MINOR) "."
  874. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  875. "0");