vmx.c 225 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "cpuid.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mod_devicetable.h>
  29. #include <linux/ftrace_event.h>
  30. #include <linux/slab.h>
  31. #include <linux/tboot.h>
  32. #include "kvm_cache_regs.h"
  33. #include "x86.h"
  34. #include <asm/io.h>
  35. #include <asm/desc.h>
  36. #include <asm/vmx.h>
  37. #include <asm/virtext.h>
  38. #include <asm/mce.h>
  39. #include <asm/i387.h>
  40. #include <asm/xcr.h>
  41. #include <asm/perf_event.h>
  42. #include <asm/kexec.h>
  43. #include "trace.h"
  44. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  45. #define __ex_clear(x, reg) \
  46. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  47. MODULE_AUTHOR("Qumranet");
  48. MODULE_LICENSE("GPL");
  49. static const struct x86_cpu_id vmx_cpu_id[] = {
  50. X86_FEATURE_MATCH(X86_FEATURE_VMX),
  51. {}
  52. };
  53. MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
  54. static bool __read_mostly enable_vpid = 1;
  55. module_param_named(vpid, enable_vpid, bool, 0444);
  56. static bool __read_mostly flexpriority_enabled = 1;
  57. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  58. static bool __read_mostly enable_ept = 1;
  59. module_param_named(ept, enable_ept, bool, S_IRUGO);
  60. static bool __read_mostly enable_unrestricted_guest = 1;
  61. module_param_named(unrestricted_guest,
  62. enable_unrestricted_guest, bool, S_IRUGO);
  63. static bool __read_mostly enable_ept_ad_bits = 1;
  64. module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
  65. static bool __read_mostly emulate_invalid_guest_state = true;
  66. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  67. static bool __read_mostly vmm_exclusive = 1;
  68. module_param(vmm_exclusive, bool, S_IRUGO);
  69. static bool __read_mostly fasteoi = 1;
  70. module_param(fasteoi, bool, S_IRUGO);
  71. static bool __read_mostly enable_apicv;
  72. module_param(enable_apicv, bool, S_IRUGO);
  73. /*
  74. * If nested=1, nested virtualization is supported, i.e., guests may use
  75. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  76. * use VMX instructions.
  77. */
  78. static bool __read_mostly nested = 0;
  79. module_param(nested, bool, S_IRUGO);
  80. #define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
  81. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
  82. #define KVM_VM_CR0_ALWAYS_ON \
  83. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  84. #define KVM_CR4_GUEST_OWNED_BITS \
  85. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  86. | X86_CR4_OSXMMEXCPT)
  87. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  88. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  89. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  90. /*
  91. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  92. * ple_gap: upper bound on the amount of time between two successive
  93. * executions of PAUSE in a loop. Also indicate if ple enabled.
  94. * According to test, this time is usually smaller than 128 cycles.
  95. * ple_window: upper bound on the amount of time a guest is allowed to execute
  96. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  97. * less than 2^12 cycles
  98. * Time is measured based on a counter that runs at the same rate as the TSC,
  99. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  100. */
  101. #define KVM_VMX_DEFAULT_PLE_GAP 128
  102. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  103. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  104. module_param(ple_gap, int, S_IRUGO);
  105. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  106. module_param(ple_window, int, S_IRUGO);
  107. extern const ulong vmx_return;
  108. #define NR_AUTOLOAD_MSRS 8
  109. #define VMCS02_POOL_SIZE 1
  110. struct vmcs {
  111. u32 revision_id;
  112. u32 abort;
  113. char data[0];
  114. };
  115. /*
  116. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  117. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  118. * loaded on this CPU (so we can clear them if the CPU goes down).
  119. */
  120. struct loaded_vmcs {
  121. struct vmcs *vmcs;
  122. int cpu;
  123. int launched;
  124. struct list_head loaded_vmcss_on_cpu_link;
  125. };
  126. struct shared_msr_entry {
  127. unsigned index;
  128. u64 data;
  129. u64 mask;
  130. };
  131. /*
  132. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  133. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  134. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  135. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  136. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  137. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  138. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  139. * underlying hardware which will be used to run L2.
  140. * This structure is packed to ensure that its layout is identical across
  141. * machines (necessary for live migration).
  142. * If there are changes in this struct, VMCS12_REVISION must be changed.
  143. */
  144. typedef u64 natural_width;
  145. struct __packed vmcs12 {
  146. /* According to the Intel spec, a VMCS region must start with the
  147. * following two fields. Then follow implementation-specific data.
  148. */
  149. u32 revision_id;
  150. u32 abort;
  151. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  152. u32 padding[7]; /* room for future expansion */
  153. u64 io_bitmap_a;
  154. u64 io_bitmap_b;
  155. u64 msr_bitmap;
  156. u64 vm_exit_msr_store_addr;
  157. u64 vm_exit_msr_load_addr;
  158. u64 vm_entry_msr_load_addr;
  159. u64 tsc_offset;
  160. u64 virtual_apic_page_addr;
  161. u64 apic_access_addr;
  162. u64 ept_pointer;
  163. u64 guest_physical_address;
  164. u64 vmcs_link_pointer;
  165. u64 guest_ia32_debugctl;
  166. u64 guest_ia32_pat;
  167. u64 guest_ia32_efer;
  168. u64 guest_ia32_perf_global_ctrl;
  169. u64 guest_pdptr0;
  170. u64 guest_pdptr1;
  171. u64 guest_pdptr2;
  172. u64 guest_pdptr3;
  173. u64 host_ia32_pat;
  174. u64 host_ia32_efer;
  175. u64 host_ia32_perf_global_ctrl;
  176. u64 padding64[8]; /* room for future expansion */
  177. /*
  178. * To allow migration of L1 (complete with its L2 guests) between
  179. * machines of different natural widths (32 or 64 bit), we cannot have
  180. * unsigned long fields with no explict size. We use u64 (aliased
  181. * natural_width) instead. Luckily, x86 is little-endian.
  182. */
  183. natural_width cr0_guest_host_mask;
  184. natural_width cr4_guest_host_mask;
  185. natural_width cr0_read_shadow;
  186. natural_width cr4_read_shadow;
  187. natural_width cr3_target_value0;
  188. natural_width cr3_target_value1;
  189. natural_width cr3_target_value2;
  190. natural_width cr3_target_value3;
  191. natural_width exit_qualification;
  192. natural_width guest_linear_address;
  193. natural_width guest_cr0;
  194. natural_width guest_cr3;
  195. natural_width guest_cr4;
  196. natural_width guest_es_base;
  197. natural_width guest_cs_base;
  198. natural_width guest_ss_base;
  199. natural_width guest_ds_base;
  200. natural_width guest_fs_base;
  201. natural_width guest_gs_base;
  202. natural_width guest_ldtr_base;
  203. natural_width guest_tr_base;
  204. natural_width guest_gdtr_base;
  205. natural_width guest_idtr_base;
  206. natural_width guest_dr7;
  207. natural_width guest_rsp;
  208. natural_width guest_rip;
  209. natural_width guest_rflags;
  210. natural_width guest_pending_dbg_exceptions;
  211. natural_width guest_sysenter_esp;
  212. natural_width guest_sysenter_eip;
  213. natural_width host_cr0;
  214. natural_width host_cr3;
  215. natural_width host_cr4;
  216. natural_width host_fs_base;
  217. natural_width host_gs_base;
  218. natural_width host_tr_base;
  219. natural_width host_gdtr_base;
  220. natural_width host_idtr_base;
  221. natural_width host_ia32_sysenter_esp;
  222. natural_width host_ia32_sysenter_eip;
  223. natural_width host_rsp;
  224. natural_width host_rip;
  225. natural_width paddingl[8]; /* room for future expansion */
  226. u32 pin_based_vm_exec_control;
  227. u32 cpu_based_vm_exec_control;
  228. u32 exception_bitmap;
  229. u32 page_fault_error_code_mask;
  230. u32 page_fault_error_code_match;
  231. u32 cr3_target_count;
  232. u32 vm_exit_controls;
  233. u32 vm_exit_msr_store_count;
  234. u32 vm_exit_msr_load_count;
  235. u32 vm_entry_controls;
  236. u32 vm_entry_msr_load_count;
  237. u32 vm_entry_intr_info_field;
  238. u32 vm_entry_exception_error_code;
  239. u32 vm_entry_instruction_len;
  240. u32 tpr_threshold;
  241. u32 secondary_vm_exec_control;
  242. u32 vm_instruction_error;
  243. u32 vm_exit_reason;
  244. u32 vm_exit_intr_info;
  245. u32 vm_exit_intr_error_code;
  246. u32 idt_vectoring_info_field;
  247. u32 idt_vectoring_error_code;
  248. u32 vm_exit_instruction_len;
  249. u32 vmx_instruction_info;
  250. u32 guest_es_limit;
  251. u32 guest_cs_limit;
  252. u32 guest_ss_limit;
  253. u32 guest_ds_limit;
  254. u32 guest_fs_limit;
  255. u32 guest_gs_limit;
  256. u32 guest_ldtr_limit;
  257. u32 guest_tr_limit;
  258. u32 guest_gdtr_limit;
  259. u32 guest_idtr_limit;
  260. u32 guest_es_ar_bytes;
  261. u32 guest_cs_ar_bytes;
  262. u32 guest_ss_ar_bytes;
  263. u32 guest_ds_ar_bytes;
  264. u32 guest_fs_ar_bytes;
  265. u32 guest_gs_ar_bytes;
  266. u32 guest_ldtr_ar_bytes;
  267. u32 guest_tr_ar_bytes;
  268. u32 guest_interruptibility_info;
  269. u32 guest_activity_state;
  270. u32 guest_sysenter_cs;
  271. u32 host_ia32_sysenter_cs;
  272. u32 vmx_preemption_timer_value;
  273. u32 padding32[7]; /* room for future expansion */
  274. u16 virtual_processor_id;
  275. u16 guest_es_selector;
  276. u16 guest_cs_selector;
  277. u16 guest_ss_selector;
  278. u16 guest_ds_selector;
  279. u16 guest_fs_selector;
  280. u16 guest_gs_selector;
  281. u16 guest_ldtr_selector;
  282. u16 guest_tr_selector;
  283. u16 host_es_selector;
  284. u16 host_cs_selector;
  285. u16 host_ss_selector;
  286. u16 host_ds_selector;
  287. u16 host_fs_selector;
  288. u16 host_gs_selector;
  289. u16 host_tr_selector;
  290. };
  291. /*
  292. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  293. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  294. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  295. */
  296. #define VMCS12_REVISION 0x11e57ed0
  297. /*
  298. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  299. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  300. * current implementation, 4K are reserved to avoid future complications.
  301. */
  302. #define VMCS12_SIZE 0x1000
  303. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  304. struct vmcs02_list {
  305. struct list_head list;
  306. gpa_t vmptr;
  307. struct loaded_vmcs vmcs02;
  308. };
  309. /*
  310. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  311. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  312. */
  313. struct nested_vmx {
  314. /* Has the level1 guest done vmxon? */
  315. bool vmxon;
  316. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  317. gpa_t current_vmptr;
  318. /* The host-usable pointer to the above */
  319. struct page *current_vmcs12_page;
  320. struct vmcs12 *current_vmcs12;
  321. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  322. struct list_head vmcs02_pool;
  323. int vmcs02_num;
  324. u64 vmcs01_tsc_offset;
  325. /* L2 must run next, and mustn't decide to exit to L1. */
  326. bool nested_run_pending;
  327. /*
  328. * Guest pages referred to in vmcs02 with host-physical pointers, so
  329. * we must keep them pinned while L2 runs.
  330. */
  331. struct page *apic_access_page;
  332. };
  333. #define POSTED_INTR_ON 0
  334. /* Posted-Interrupt Descriptor */
  335. struct pi_desc {
  336. u32 pir[8]; /* Posted interrupt requested */
  337. u32 control; /* bit 0 of control is outstanding notification bit */
  338. u32 rsvd[7];
  339. } __aligned(64);
  340. struct vcpu_vmx {
  341. struct kvm_vcpu vcpu;
  342. unsigned long host_rsp;
  343. u8 fail;
  344. u8 cpl;
  345. bool nmi_known_unmasked;
  346. u32 exit_intr_info;
  347. u32 idt_vectoring_info;
  348. ulong rflags;
  349. struct shared_msr_entry *guest_msrs;
  350. int nmsrs;
  351. int save_nmsrs;
  352. unsigned long host_idt_base;
  353. #ifdef CONFIG_X86_64
  354. u64 msr_host_kernel_gs_base;
  355. u64 msr_guest_kernel_gs_base;
  356. #endif
  357. /*
  358. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  359. * non-nested (L1) guest, it always points to vmcs01. For a nested
  360. * guest (L2), it points to a different VMCS.
  361. */
  362. struct loaded_vmcs vmcs01;
  363. struct loaded_vmcs *loaded_vmcs;
  364. bool __launched; /* temporary, used in vmx_vcpu_run */
  365. struct msr_autoload {
  366. unsigned nr;
  367. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  368. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  369. } msr_autoload;
  370. struct {
  371. int loaded;
  372. u16 fs_sel, gs_sel, ldt_sel;
  373. #ifdef CONFIG_X86_64
  374. u16 ds_sel, es_sel;
  375. #endif
  376. int gs_ldt_reload_needed;
  377. int fs_reload_needed;
  378. } host_state;
  379. struct {
  380. int vm86_active;
  381. ulong save_rflags;
  382. struct kvm_segment segs[8];
  383. } rmode;
  384. struct {
  385. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  386. struct kvm_save_segment {
  387. u16 selector;
  388. unsigned long base;
  389. u32 limit;
  390. u32 ar;
  391. } seg[8];
  392. } segment_cache;
  393. int vpid;
  394. bool emulation_required;
  395. /* Support for vnmi-less CPUs */
  396. int soft_vnmi_blocked;
  397. ktime_t entry_time;
  398. s64 vnmi_blocked_time;
  399. u32 exit_reason;
  400. bool rdtscp_enabled;
  401. /* Posted interrupt descriptor */
  402. struct pi_desc pi_desc;
  403. /* Support for a guest hypervisor (nested VMX) */
  404. struct nested_vmx nested;
  405. };
  406. enum segment_cache_field {
  407. SEG_FIELD_SEL = 0,
  408. SEG_FIELD_BASE = 1,
  409. SEG_FIELD_LIMIT = 2,
  410. SEG_FIELD_AR = 3,
  411. SEG_FIELD_NR = 4
  412. };
  413. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  414. {
  415. return container_of(vcpu, struct vcpu_vmx, vcpu);
  416. }
  417. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  418. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  419. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  420. [number##_HIGH] = VMCS12_OFFSET(name)+4
  421. static const unsigned short vmcs_field_to_offset_table[] = {
  422. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  423. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  424. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  425. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  426. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  427. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  428. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  429. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  430. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  431. FIELD(HOST_ES_SELECTOR, host_es_selector),
  432. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  433. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  434. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  435. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  436. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  437. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  438. FIELD64(IO_BITMAP_A, io_bitmap_a),
  439. FIELD64(IO_BITMAP_B, io_bitmap_b),
  440. FIELD64(MSR_BITMAP, msr_bitmap),
  441. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  442. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  443. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  444. FIELD64(TSC_OFFSET, tsc_offset),
  445. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  446. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  447. FIELD64(EPT_POINTER, ept_pointer),
  448. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  449. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  450. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  451. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  452. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  453. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  454. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  455. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  456. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  457. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  458. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  459. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  460. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  461. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  462. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  463. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  464. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  465. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  466. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  467. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  468. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  469. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  470. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  471. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  472. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  473. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  474. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  475. FIELD(TPR_THRESHOLD, tpr_threshold),
  476. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  477. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  478. FIELD(VM_EXIT_REASON, vm_exit_reason),
  479. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  480. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  481. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  482. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  483. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  484. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  485. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  486. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  487. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  488. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  489. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  490. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  491. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  492. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  493. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  494. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  495. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  496. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  497. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  498. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  499. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  500. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  501. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  502. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  503. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  504. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  505. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  506. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  507. FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
  508. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  509. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  510. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  511. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  512. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  513. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  514. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  515. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  516. FIELD(EXIT_QUALIFICATION, exit_qualification),
  517. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  518. FIELD(GUEST_CR0, guest_cr0),
  519. FIELD(GUEST_CR3, guest_cr3),
  520. FIELD(GUEST_CR4, guest_cr4),
  521. FIELD(GUEST_ES_BASE, guest_es_base),
  522. FIELD(GUEST_CS_BASE, guest_cs_base),
  523. FIELD(GUEST_SS_BASE, guest_ss_base),
  524. FIELD(GUEST_DS_BASE, guest_ds_base),
  525. FIELD(GUEST_FS_BASE, guest_fs_base),
  526. FIELD(GUEST_GS_BASE, guest_gs_base),
  527. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  528. FIELD(GUEST_TR_BASE, guest_tr_base),
  529. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  530. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  531. FIELD(GUEST_DR7, guest_dr7),
  532. FIELD(GUEST_RSP, guest_rsp),
  533. FIELD(GUEST_RIP, guest_rip),
  534. FIELD(GUEST_RFLAGS, guest_rflags),
  535. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  536. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  537. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  538. FIELD(HOST_CR0, host_cr0),
  539. FIELD(HOST_CR3, host_cr3),
  540. FIELD(HOST_CR4, host_cr4),
  541. FIELD(HOST_FS_BASE, host_fs_base),
  542. FIELD(HOST_GS_BASE, host_gs_base),
  543. FIELD(HOST_TR_BASE, host_tr_base),
  544. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  545. FIELD(HOST_IDTR_BASE, host_idtr_base),
  546. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  547. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  548. FIELD(HOST_RSP, host_rsp),
  549. FIELD(HOST_RIP, host_rip),
  550. };
  551. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  552. static inline short vmcs_field_to_offset(unsigned long field)
  553. {
  554. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  555. return -1;
  556. return vmcs_field_to_offset_table[field];
  557. }
  558. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  559. {
  560. return to_vmx(vcpu)->nested.current_vmcs12;
  561. }
  562. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  563. {
  564. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  565. if (is_error_page(page))
  566. return NULL;
  567. return page;
  568. }
  569. static void nested_release_page(struct page *page)
  570. {
  571. kvm_release_page_dirty(page);
  572. }
  573. static void nested_release_page_clean(struct page *page)
  574. {
  575. kvm_release_page_clean(page);
  576. }
  577. static u64 construct_eptp(unsigned long root_hpa);
  578. static void kvm_cpu_vmxon(u64 addr);
  579. static void kvm_cpu_vmxoff(void);
  580. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  581. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  582. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  583. struct kvm_segment *var, int seg);
  584. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  585. struct kvm_segment *var, int seg);
  586. static bool guest_state_valid(struct kvm_vcpu *vcpu);
  587. static u32 vmx_segment_access_rights(struct kvm_segment *var);
  588. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  589. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  590. /*
  591. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  592. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  593. */
  594. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  595. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  596. static unsigned long *vmx_io_bitmap_a;
  597. static unsigned long *vmx_io_bitmap_b;
  598. static unsigned long *vmx_msr_bitmap_legacy;
  599. static unsigned long *vmx_msr_bitmap_longmode;
  600. static unsigned long *vmx_msr_bitmap_legacy_x2apic;
  601. static unsigned long *vmx_msr_bitmap_longmode_x2apic;
  602. static bool cpu_has_load_ia32_efer;
  603. static bool cpu_has_load_perf_global_ctrl;
  604. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  605. static DEFINE_SPINLOCK(vmx_vpid_lock);
  606. static struct vmcs_config {
  607. int size;
  608. int order;
  609. u32 revision_id;
  610. u32 pin_based_exec_ctrl;
  611. u32 cpu_based_exec_ctrl;
  612. u32 cpu_based_2nd_exec_ctrl;
  613. u32 vmexit_ctrl;
  614. u32 vmentry_ctrl;
  615. } vmcs_config;
  616. static struct vmx_capability {
  617. u32 ept;
  618. u32 vpid;
  619. } vmx_capability;
  620. #define VMX_SEGMENT_FIELD(seg) \
  621. [VCPU_SREG_##seg] = { \
  622. .selector = GUEST_##seg##_SELECTOR, \
  623. .base = GUEST_##seg##_BASE, \
  624. .limit = GUEST_##seg##_LIMIT, \
  625. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  626. }
  627. static const struct kvm_vmx_segment_field {
  628. unsigned selector;
  629. unsigned base;
  630. unsigned limit;
  631. unsigned ar_bytes;
  632. } kvm_vmx_segment_fields[] = {
  633. VMX_SEGMENT_FIELD(CS),
  634. VMX_SEGMENT_FIELD(DS),
  635. VMX_SEGMENT_FIELD(ES),
  636. VMX_SEGMENT_FIELD(FS),
  637. VMX_SEGMENT_FIELD(GS),
  638. VMX_SEGMENT_FIELD(SS),
  639. VMX_SEGMENT_FIELD(TR),
  640. VMX_SEGMENT_FIELD(LDTR),
  641. };
  642. static u64 host_efer;
  643. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  644. /*
  645. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  646. * away by decrementing the array size.
  647. */
  648. static const u32 vmx_msr_index[] = {
  649. #ifdef CONFIG_X86_64
  650. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  651. #endif
  652. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  653. };
  654. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  655. static inline bool is_page_fault(u32 intr_info)
  656. {
  657. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  658. INTR_INFO_VALID_MASK)) ==
  659. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  660. }
  661. static inline bool is_no_device(u32 intr_info)
  662. {
  663. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  664. INTR_INFO_VALID_MASK)) ==
  665. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  666. }
  667. static inline bool is_invalid_opcode(u32 intr_info)
  668. {
  669. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  670. INTR_INFO_VALID_MASK)) ==
  671. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  672. }
  673. static inline bool is_external_interrupt(u32 intr_info)
  674. {
  675. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  676. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  677. }
  678. static inline bool is_machine_check(u32 intr_info)
  679. {
  680. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  681. INTR_INFO_VALID_MASK)) ==
  682. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  683. }
  684. static inline bool cpu_has_vmx_msr_bitmap(void)
  685. {
  686. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  687. }
  688. static inline bool cpu_has_vmx_tpr_shadow(void)
  689. {
  690. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  691. }
  692. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  693. {
  694. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  695. }
  696. static inline bool cpu_has_secondary_exec_ctrls(void)
  697. {
  698. return vmcs_config.cpu_based_exec_ctrl &
  699. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  700. }
  701. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  702. {
  703. return vmcs_config.cpu_based_2nd_exec_ctrl &
  704. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  705. }
  706. static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
  707. {
  708. return vmcs_config.cpu_based_2nd_exec_ctrl &
  709. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  710. }
  711. static inline bool cpu_has_vmx_apic_register_virt(void)
  712. {
  713. return vmcs_config.cpu_based_2nd_exec_ctrl &
  714. SECONDARY_EXEC_APIC_REGISTER_VIRT;
  715. }
  716. static inline bool cpu_has_vmx_virtual_intr_delivery(void)
  717. {
  718. return vmcs_config.cpu_based_2nd_exec_ctrl &
  719. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
  720. }
  721. static inline bool cpu_has_vmx_posted_intr(void)
  722. {
  723. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
  724. }
  725. static inline bool cpu_has_vmx_apicv(void)
  726. {
  727. return cpu_has_vmx_apic_register_virt() &&
  728. cpu_has_vmx_virtual_intr_delivery() &&
  729. cpu_has_vmx_posted_intr();
  730. }
  731. static inline bool cpu_has_vmx_flexpriority(void)
  732. {
  733. return cpu_has_vmx_tpr_shadow() &&
  734. cpu_has_vmx_virtualize_apic_accesses();
  735. }
  736. static inline bool cpu_has_vmx_ept_execute_only(void)
  737. {
  738. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  739. }
  740. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  741. {
  742. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  743. }
  744. static inline bool cpu_has_vmx_eptp_writeback(void)
  745. {
  746. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  747. }
  748. static inline bool cpu_has_vmx_ept_2m_page(void)
  749. {
  750. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  751. }
  752. static inline bool cpu_has_vmx_ept_1g_page(void)
  753. {
  754. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  755. }
  756. static inline bool cpu_has_vmx_ept_4levels(void)
  757. {
  758. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  759. }
  760. static inline bool cpu_has_vmx_ept_ad_bits(void)
  761. {
  762. return vmx_capability.ept & VMX_EPT_AD_BIT;
  763. }
  764. static inline bool cpu_has_vmx_invept_context(void)
  765. {
  766. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  767. }
  768. static inline bool cpu_has_vmx_invept_global(void)
  769. {
  770. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  771. }
  772. static inline bool cpu_has_vmx_invvpid_single(void)
  773. {
  774. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  775. }
  776. static inline bool cpu_has_vmx_invvpid_global(void)
  777. {
  778. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  779. }
  780. static inline bool cpu_has_vmx_ept(void)
  781. {
  782. return vmcs_config.cpu_based_2nd_exec_ctrl &
  783. SECONDARY_EXEC_ENABLE_EPT;
  784. }
  785. static inline bool cpu_has_vmx_unrestricted_guest(void)
  786. {
  787. return vmcs_config.cpu_based_2nd_exec_ctrl &
  788. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  789. }
  790. static inline bool cpu_has_vmx_ple(void)
  791. {
  792. return vmcs_config.cpu_based_2nd_exec_ctrl &
  793. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  794. }
  795. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  796. {
  797. return flexpriority_enabled && irqchip_in_kernel(kvm);
  798. }
  799. static inline bool cpu_has_vmx_vpid(void)
  800. {
  801. return vmcs_config.cpu_based_2nd_exec_ctrl &
  802. SECONDARY_EXEC_ENABLE_VPID;
  803. }
  804. static inline bool cpu_has_vmx_rdtscp(void)
  805. {
  806. return vmcs_config.cpu_based_2nd_exec_ctrl &
  807. SECONDARY_EXEC_RDTSCP;
  808. }
  809. static inline bool cpu_has_vmx_invpcid(void)
  810. {
  811. return vmcs_config.cpu_based_2nd_exec_ctrl &
  812. SECONDARY_EXEC_ENABLE_INVPCID;
  813. }
  814. static inline bool cpu_has_virtual_nmis(void)
  815. {
  816. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  817. }
  818. static inline bool cpu_has_vmx_wbinvd_exit(void)
  819. {
  820. return vmcs_config.cpu_based_2nd_exec_ctrl &
  821. SECONDARY_EXEC_WBINVD_EXITING;
  822. }
  823. static inline bool report_flexpriority(void)
  824. {
  825. return flexpriority_enabled;
  826. }
  827. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  828. {
  829. return vmcs12->cpu_based_vm_exec_control & bit;
  830. }
  831. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  832. {
  833. return (vmcs12->cpu_based_vm_exec_control &
  834. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  835. (vmcs12->secondary_vm_exec_control & bit);
  836. }
  837. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
  838. struct kvm_vcpu *vcpu)
  839. {
  840. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  841. }
  842. static inline bool is_exception(u32 intr_info)
  843. {
  844. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  845. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  846. }
  847. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  848. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  849. struct vmcs12 *vmcs12,
  850. u32 reason, unsigned long qualification);
  851. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  852. {
  853. int i;
  854. for (i = 0; i < vmx->nmsrs; ++i)
  855. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  856. return i;
  857. return -1;
  858. }
  859. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  860. {
  861. struct {
  862. u64 vpid : 16;
  863. u64 rsvd : 48;
  864. u64 gva;
  865. } operand = { vpid, 0, gva };
  866. asm volatile (__ex(ASM_VMX_INVVPID)
  867. /* CF==1 or ZF==1 --> rc = -1 */
  868. "; ja 1f ; ud2 ; 1:"
  869. : : "a"(&operand), "c"(ext) : "cc", "memory");
  870. }
  871. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  872. {
  873. struct {
  874. u64 eptp, gpa;
  875. } operand = {eptp, gpa};
  876. asm volatile (__ex(ASM_VMX_INVEPT)
  877. /* CF==1 or ZF==1 --> rc = -1 */
  878. "; ja 1f ; ud2 ; 1:\n"
  879. : : "a" (&operand), "c" (ext) : "cc", "memory");
  880. }
  881. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  882. {
  883. int i;
  884. i = __find_msr_index(vmx, msr);
  885. if (i >= 0)
  886. return &vmx->guest_msrs[i];
  887. return NULL;
  888. }
  889. static void vmcs_clear(struct vmcs *vmcs)
  890. {
  891. u64 phys_addr = __pa(vmcs);
  892. u8 error;
  893. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  894. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  895. : "cc", "memory");
  896. if (error)
  897. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  898. vmcs, phys_addr);
  899. }
  900. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  901. {
  902. vmcs_clear(loaded_vmcs->vmcs);
  903. loaded_vmcs->cpu = -1;
  904. loaded_vmcs->launched = 0;
  905. }
  906. static void vmcs_load(struct vmcs *vmcs)
  907. {
  908. u64 phys_addr = __pa(vmcs);
  909. u8 error;
  910. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  911. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  912. : "cc", "memory");
  913. if (error)
  914. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  915. vmcs, phys_addr);
  916. }
  917. #ifdef CONFIG_KEXEC
  918. /*
  919. * This bitmap is used to indicate whether the vmclear
  920. * operation is enabled on all cpus. All disabled by
  921. * default.
  922. */
  923. static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
  924. static inline void crash_enable_local_vmclear(int cpu)
  925. {
  926. cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
  927. }
  928. static inline void crash_disable_local_vmclear(int cpu)
  929. {
  930. cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
  931. }
  932. static inline int crash_local_vmclear_enabled(int cpu)
  933. {
  934. return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
  935. }
  936. static void crash_vmclear_local_loaded_vmcss(void)
  937. {
  938. int cpu = raw_smp_processor_id();
  939. struct loaded_vmcs *v;
  940. if (!crash_local_vmclear_enabled(cpu))
  941. return;
  942. list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
  943. loaded_vmcss_on_cpu_link)
  944. vmcs_clear(v->vmcs);
  945. }
  946. #else
  947. static inline void crash_enable_local_vmclear(int cpu) { }
  948. static inline void crash_disable_local_vmclear(int cpu) { }
  949. #endif /* CONFIG_KEXEC */
  950. static void __loaded_vmcs_clear(void *arg)
  951. {
  952. struct loaded_vmcs *loaded_vmcs = arg;
  953. int cpu = raw_smp_processor_id();
  954. if (loaded_vmcs->cpu != cpu)
  955. return; /* vcpu migration can race with cpu offline */
  956. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  957. per_cpu(current_vmcs, cpu) = NULL;
  958. crash_disable_local_vmclear(cpu);
  959. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  960. /*
  961. * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
  962. * is before setting loaded_vmcs->vcpu to -1 which is done in
  963. * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
  964. * then adds the vmcs into percpu list before it is deleted.
  965. */
  966. smp_wmb();
  967. loaded_vmcs_init(loaded_vmcs);
  968. crash_enable_local_vmclear(cpu);
  969. }
  970. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  971. {
  972. int cpu = loaded_vmcs->cpu;
  973. if (cpu != -1)
  974. smp_call_function_single(cpu,
  975. __loaded_vmcs_clear, loaded_vmcs, 1);
  976. }
  977. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  978. {
  979. if (vmx->vpid == 0)
  980. return;
  981. if (cpu_has_vmx_invvpid_single())
  982. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  983. }
  984. static inline void vpid_sync_vcpu_global(void)
  985. {
  986. if (cpu_has_vmx_invvpid_global())
  987. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  988. }
  989. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  990. {
  991. if (cpu_has_vmx_invvpid_single())
  992. vpid_sync_vcpu_single(vmx);
  993. else
  994. vpid_sync_vcpu_global();
  995. }
  996. static inline void ept_sync_global(void)
  997. {
  998. if (cpu_has_vmx_invept_global())
  999. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  1000. }
  1001. static inline void ept_sync_context(u64 eptp)
  1002. {
  1003. if (enable_ept) {
  1004. if (cpu_has_vmx_invept_context())
  1005. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  1006. else
  1007. ept_sync_global();
  1008. }
  1009. }
  1010. static __always_inline unsigned long vmcs_readl(unsigned long field)
  1011. {
  1012. unsigned long value;
  1013. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  1014. : "=a"(value) : "d"(field) : "cc");
  1015. return value;
  1016. }
  1017. static __always_inline u16 vmcs_read16(unsigned long field)
  1018. {
  1019. return vmcs_readl(field);
  1020. }
  1021. static __always_inline u32 vmcs_read32(unsigned long field)
  1022. {
  1023. return vmcs_readl(field);
  1024. }
  1025. static __always_inline u64 vmcs_read64(unsigned long field)
  1026. {
  1027. #ifdef CONFIG_X86_64
  1028. return vmcs_readl(field);
  1029. #else
  1030. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  1031. #endif
  1032. }
  1033. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  1034. {
  1035. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  1036. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  1037. dump_stack();
  1038. }
  1039. static void vmcs_writel(unsigned long field, unsigned long value)
  1040. {
  1041. u8 error;
  1042. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  1043. : "=q"(error) : "a"(value), "d"(field) : "cc");
  1044. if (unlikely(error))
  1045. vmwrite_error(field, value);
  1046. }
  1047. static void vmcs_write16(unsigned long field, u16 value)
  1048. {
  1049. vmcs_writel(field, value);
  1050. }
  1051. static void vmcs_write32(unsigned long field, u32 value)
  1052. {
  1053. vmcs_writel(field, value);
  1054. }
  1055. static void vmcs_write64(unsigned long field, u64 value)
  1056. {
  1057. vmcs_writel(field, value);
  1058. #ifndef CONFIG_X86_64
  1059. asm volatile ("");
  1060. vmcs_writel(field+1, value >> 32);
  1061. #endif
  1062. }
  1063. static void vmcs_clear_bits(unsigned long field, u32 mask)
  1064. {
  1065. vmcs_writel(field, vmcs_readl(field) & ~mask);
  1066. }
  1067. static void vmcs_set_bits(unsigned long field, u32 mask)
  1068. {
  1069. vmcs_writel(field, vmcs_readl(field) | mask);
  1070. }
  1071. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  1072. {
  1073. vmx->segment_cache.bitmask = 0;
  1074. }
  1075. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  1076. unsigned field)
  1077. {
  1078. bool ret;
  1079. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  1080. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  1081. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  1082. vmx->segment_cache.bitmask = 0;
  1083. }
  1084. ret = vmx->segment_cache.bitmask & mask;
  1085. vmx->segment_cache.bitmask |= mask;
  1086. return ret;
  1087. }
  1088. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  1089. {
  1090. u16 *p = &vmx->segment_cache.seg[seg].selector;
  1091. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  1092. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1093. return *p;
  1094. }
  1095. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1096. {
  1097. ulong *p = &vmx->segment_cache.seg[seg].base;
  1098. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1099. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1100. return *p;
  1101. }
  1102. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1103. {
  1104. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1105. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1106. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1107. return *p;
  1108. }
  1109. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1110. {
  1111. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1112. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1113. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1114. return *p;
  1115. }
  1116. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1117. {
  1118. u32 eb;
  1119. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1120. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1121. if ((vcpu->guest_debug &
  1122. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1123. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1124. eb |= 1u << BP_VECTOR;
  1125. if (to_vmx(vcpu)->rmode.vm86_active)
  1126. eb = ~0;
  1127. if (enable_ept)
  1128. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1129. if (vcpu->fpu_active)
  1130. eb &= ~(1u << NM_VECTOR);
  1131. /* When we are running a nested L2 guest and L1 specified for it a
  1132. * certain exception bitmap, we must trap the same exceptions and pass
  1133. * them to L1. When running L2, we will only handle the exceptions
  1134. * specified above if L1 did not want them.
  1135. */
  1136. if (is_guest_mode(vcpu))
  1137. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1138. vmcs_write32(EXCEPTION_BITMAP, eb);
  1139. }
  1140. static void clear_atomic_switch_msr_special(unsigned long entry,
  1141. unsigned long exit)
  1142. {
  1143. vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
  1144. vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
  1145. }
  1146. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1147. {
  1148. unsigned i;
  1149. struct msr_autoload *m = &vmx->msr_autoload;
  1150. switch (msr) {
  1151. case MSR_EFER:
  1152. if (cpu_has_load_ia32_efer) {
  1153. clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1154. VM_EXIT_LOAD_IA32_EFER);
  1155. return;
  1156. }
  1157. break;
  1158. case MSR_CORE_PERF_GLOBAL_CTRL:
  1159. if (cpu_has_load_perf_global_ctrl) {
  1160. clear_atomic_switch_msr_special(
  1161. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1162. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  1163. return;
  1164. }
  1165. break;
  1166. }
  1167. for (i = 0; i < m->nr; ++i)
  1168. if (m->guest[i].index == msr)
  1169. break;
  1170. if (i == m->nr)
  1171. return;
  1172. --m->nr;
  1173. m->guest[i] = m->guest[m->nr];
  1174. m->host[i] = m->host[m->nr];
  1175. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1176. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1177. }
  1178. static void add_atomic_switch_msr_special(unsigned long entry,
  1179. unsigned long exit, unsigned long guest_val_vmcs,
  1180. unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
  1181. {
  1182. vmcs_write64(guest_val_vmcs, guest_val);
  1183. vmcs_write64(host_val_vmcs, host_val);
  1184. vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
  1185. vmcs_set_bits(VM_EXIT_CONTROLS, exit);
  1186. }
  1187. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1188. u64 guest_val, u64 host_val)
  1189. {
  1190. unsigned i;
  1191. struct msr_autoload *m = &vmx->msr_autoload;
  1192. switch (msr) {
  1193. case MSR_EFER:
  1194. if (cpu_has_load_ia32_efer) {
  1195. add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1196. VM_EXIT_LOAD_IA32_EFER,
  1197. GUEST_IA32_EFER,
  1198. HOST_IA32_EFER,
  1199. guest_val, host_val);
  1200. return;
  1201. }
  1202. break;
  1203. case MSR_CORE_PERF_GLOBAL_CTRL:
  1204. if (cpu_has_load_perf_global_ctrl) {
  1205. add_atomic_switch_msr_special(
  1206. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1207. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
  1208. GUEST_IA32_PERF_GLOBAL_CTRL,
  1209. HOST_IA32_PERF_GLOBAL_CTRL,
  1210. guest_val, host_val);
  1211. return;
  1212. }
  1213. break;
  1214. }
  1215. for (i = 0; i < m->nr; ++i)
  1216. if (m->guest[i].index == msr)
  1217. break;
  1218. if (i == NR_AUTOLOAD_MSRS) {
  1219. printk_once(KERN_WARNING"Not enough mst switch entries. "
  1220. "Can't add msr %x\n", msr);
  1221. return;
  1222. } else if (i == m->nr) {
  1223. ++m->nr;
  1224. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1225. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1226. }
  1227. m->guest[i].index = msr;
  1228. m->guest[i].value = guest_val;
  1229. m->host[i].index = msr;
  1230. m->host[i].value = host_val;
  1231. }
  1232. static void reload_tss(void)
  1233. {
  1234. /*
  1235. * VT restores TR but not its size. Useless.
  1236. */
  1237. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1238. struct desc_struct *descs;
  1239. descs = (void *)gdt->address;
  1240. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1241. load_TR_desc();
  1242. }
  1243. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1244. {
  1245. u64 guest_efer;
  1246. u64 ignore_bits;
  1247. guest_efer = vmx->vcpu.arch.efer;
  1248. /*
  1249. * NX is emulated; LMA and LME handled by hardware; SCE meaningless
  1250. * outside long mode
  1251. */
  1252. ignore_bits = EFER_NX | EFER_SCE;
  1253. #ifdef CONFIG_X86_64
  1254. ignore_bits |= EFER_LMA | EFER_LME;
  1255. /* SCE is meaningful only in long mode on Intel */
  1256. if (guest_efer & EFER_LMA)
  1257. ignore_bits &= ~(u64)EFER_SCE;
  1258. #endif
  1259. guest_efer &= ~ignore_bits;
  1260. guest_efer |= host_efer & ignore_bits;
  1261. vmx->guest_msrs[efer_offset].data = guest_efer;
  1262. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1263. clear_atomic_switch_msr(vmx, MSR_EFER);
  1264. /* On ept, can't emulate nx, and must switch nx atomically */
  1265. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1266. guest_efer = vmx->vcpu.arch.efer;
  1267. if (!(guest_efer & EFER_LMA))
  1268. guest_efer &= ~EFER_LME;
  1269. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1270. return false;
  1271. }
  1272. return true;
  1273. }
  1274. static unsigned long segment_base(u16 selector)
  1275. {
  1276. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1277. struct desc_struct *d;
  1278. unsigned long table_base;
  1279. unsigned long v;
  1280. if (!(selector & ~3))
  1281. return 0;
  1282. table_base = gdt->address;
  1283. if (selector & 4) { /* from ldt */
  1284. u16 ldt_selector = kvm_read_ldt();
  1285. if (!(ldt_selector & ~3))
  1286. return 0;
  1287. table_base = segment_base(ldt_selector);
  1288. }
  1289. d = (struct desc_struct *)(table_base + (selector & ~7));
  1290. v = get_desc_base(d);
  1291. #ifdef CONFIG_X86_64
  1292. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1293. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1294. #endif
  1295. return v;
  1296. }
  1297. static inline unsigned long kvm_read_tr_base(void)
  1298. {
  1299. u16 tr;
  1300. asm("str %0" : "=g"(tr));
  1301. return segment_base(tr);
  1302. }
  1303. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1304. {
  1305. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1306. int i;
  1307. if (vmx->host_state.loaded)
  1308. return;
  1309. vmx->host_state.loaded = 1;
  1310. /*
  1311. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1312. * allow segment selectors with cpl > 0 or ti == 1.
  1313. */
  1314. vmx->host_state.ldt_sel = kvm_read_ldt();
  1315. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1316. savesegment(fs, vmx->host_state.fs_sel);
  1317. if (!(vmx->host_state.fs_sel & 7)) {
  1318. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1319. vmx->host_state.fs_reload_needed = 0;
  1320. } else {
  1321. vmcs_write16(HOST_FS_SELECTOR, 0);
  1322. vmx->host_state.fs_reload_needed = 1;
  1323. }
  1324. savesegment(gs, vmx->host_state.gs_sel);
  1325. if (!(vmx->host_state.gs_sel & 7))
  1326. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1327. else {
  1328. vmcs_write16(HOST_GS_SELECTOR, 0);
  1329. vmx->host_state.gs_ldt_reload_needed = 1;
  1330. }
  1331. #ifdef CONFIG_X86_64
  1332. savesegment(ds, vmx->host_state.ds_sel);
  1333. savesegment(es, vmx->host_state.es_sel);
  1334. #endif
  1335. #ifdef CONFIG_X86_64
  1336. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1337. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1338. #else
  1339. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1340. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1341. #endif
  1342. #ifdef CONFIG_X86_64
  1343. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1344. if (is_long_mode(&vmx->vcpu))
  1345. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1346. #endif
  1347. for (i = 0; i < vmx->save_nmsrs; ++i)
  1348. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1349. vmx->guest_msrs[i].data,
  1350. vmx->guest_msrs[i].mask);
  1351. }
  1352. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1353. {
  1354. if (!vmx->host_state.loaded)
  1355. return;
  1356. ++vmx->vcpu.stat.host_state_reload;
  1357. vmx->host_state.loaded = 0;
  1358. #ifdef CONFIG_X86_64
  1359. if (is_long_mode(&vmx->vcpu))
  1360. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1361. #endif
  1362. if (vmx->host_state.gs_ldt_reload_needed) {
  1363. kvm_load_ldt(vmx->host_state.ldt_sel);
  1364. #ifdef CONFIG_X86_64
  1365. load_gs_index(vmx->host_state.gs_sel);
  1366. #else
  1367. loadsegment(gs, vmx->host_state.gs_sel);
  1368. #endif
  1369. }
  1370. if (vmx->host_state.fs_reload_needed)
  1371. loadsegment(fs, vmx->host_state.fs_sel);
  1372. #ifdef CONFIG_X86_64
  1373. if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
  1374. loadsegment(ds, vmx->host_state.ds_sel);
  1375. loadsegment(es, vmx->host_state.es_sel);
  1376. }
  1377. #endif
  1378. reload_tss();
  1379. #ifdef CONFIG_X86_64
  1380. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1381. #endif
  1382. /*
  1383. * If the FPU is not active (through the host task or
  1384. * the guest vcpu), then restore the cr0.TS bit.
  1385. */
  1386. if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
  1387. stts();
  1388. load_gdt(&__get_cpu_var(host_gdt));
  1389. }
  1390. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1391. {
  1392. preempt_disable();
  1393. __vmx_load_host_state(vmx);
  1394. preempt_enable();
  1395. }
  1396. /*
  1397. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1398. * vcpu mutex is already taken.
  1399. */
  1400. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1401. {
  1402. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1403. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1404. if (!vmm_exclusive)
  1405. kvm_cpu_vmxon(phys_addr);
  1406. else if (vmx->loaded_vmcs->cpu != cpu)
  1407. loaded_vmcs_clear(vmx->loaded_vmcs);
  1408. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1409. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1410. vmcs_load(vmx->loaded_vmcs->vmcs);
  1411. }
  1412. if (vmx->loaded_vmcs->cpu != cpu) {
  1413. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1414. unsigned long sysenter_esp;
  1415. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1416. local_irq_disable();
  1417. crash_disable_local_vmclear(cpu);
  1418. /*
  1419. * Read loaded_vmcs->cpu should be before fetching
  1420. * loaded_vmcs->loaded_vmcss_on_cpu_link.
  1421. * See the comments in __loaded_vmcs_clear().
  1422. */
  1423. smp_rmb();
  1424. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1425. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1426. crash_enable_local_vmclear(cpu);
  1427. local_irq_enable();
  1428. /*
  1429. * Linux uses per-cpu TSS and GDT, so set these when switching
  1430. * processors.
  1431. */
  1432. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1433. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1434. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1435. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1436. vmx->loaded_vmcs->cpu = cpu;
  1437. }
  1438. }
  1439. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1440. {
  1441. __vmx_load_host_state(to_vmx(vcpu));
  1442. if (!vmm_exclusive) {
  1443. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1444. vcpu->cpu = -1;
  1445. kvm_cpu_vmxoff();
  1446. }
  1447. }
  1448. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1449. {
  1450. ulong cr0;
  1451. if (vcpu->fpu_active)
  1452. return;
  1453. vcpu->fpu_active = 1;
  1454. cr0 = vmcs_readl(GUEST_CR0);
  1455. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1456. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1457. vmcs_writel(GUEST_CR0, cr0);
  1458. update_exception_bitmap(vcpu);
  1459. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1460. if (is_guest_mode(vcpu))
  1461. vcpu->arch.cr0_guest_owned_bits &=
  1462. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1463. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1464. }
  1465. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1466. /*
  1467. * Return the cr0 value that a nested guest would read. This is a combination
  1468. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1469. * its hypervisor (cr0_read_shadow).
  1470. */
  1471. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1472. {
  1473. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1474. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1475. }
  1476. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1477. {
  1478. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1479. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1480. }
  1481. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1482. {
  1483. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1484. * set this *before* calling this function.
  1485. */
  1486. vmx_decache_cr0_guest_bits(vcpu);
  1487. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1488. update_exception_bitmap(vcpu);
  1489. vcpu->arch.cr0_guest_owned_bits = 0;
  1490. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1491. if (is_guest_mode(vcpu)) {
  1492. /*
  1493. * L1's specified read shadow might not contain the TS bit,
  1494. * so now that we turned on shadowing of this bit, we need to
  1495. * set this bit of the shadow. Like in nested_vmx_run we need
  1496. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1497. * up-to-date here because we just decached cr0.TS (and we'll
  1498. * only update vmcs12->guest_cr0 on nested exit).
  1499. */
  1500. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1501. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1502. (vcpu->arch.cr0 & X86_CR0_TS);
  1503. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1504. } else
  1505. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1506. }
  1507. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1508. {
  1509. unsigned long rflags, save_rflags;
  1510. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1511. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1512. rflags = vmcs_readl(GUEST_RFLAGS);
  1513. if (to_vmx(vcpu)->rmode.vm86_active) {
  1514. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1515. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1516. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1517. }
  1518. to_vmx(vcpu)->rflags = rflags;
  1519. }
  1520. return to_vmx(vcpu)->rflags;
  1521. }
  1522. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1523. {
  1524. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1525. to_vmx(vcpu)->rflags = rflags;
  1526. if (to_vmx(vcpu)->rmode.vm86_active) {
  1527. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1528. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1529. }
  1530. vmcs_writel(GUEST_RFLAGS, rflags);
  1531. }
  1532. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1533. {
  1534. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1535. int ret = 0;
  1536. if (interruptibility & GUEST_INTR_STATE_STI)
  1537. ret |= KVM_X86_SHADOW_INT_STI;
  1538. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1539. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1540. return ret & mask;
  1541. }
  1542. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1543. {
  1544. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1545. u32 interruptibility = interruptibility_old;
  1546. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1547. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1548. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1549. else if (mask & KVM_X86_SHADOW_INT_STI)
  1550. interruptibility |= GUEST_INTR_STATE_STI;
  1551. if ((interruptibility != interruptibility_old))
  1552. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1553. }
  1554. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1555. {
  1556. unsigned long rip;
  1557. rip = kvm_rip_read(vcpu);
  1558. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1559. kvm_rip_write(vcpu, rip);
  1560. /* skipping an emulated instruction also counts */
  1561. vmx_set_interrupt_shadow(vcpu, 0);
  1562. }
  1563. /*
  1564. * KVM wants to inject page-faults which it got to the guest. This function
  1565. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1566. * This function assumes it is called with the exit reason in vmcs02 being
  1567. * a #PF exception (this is the only case in which KVM injects a #PF when L2
  1568. * is running).
  1569. */
  1570. static int nested_pf_handled(struct kvm_vcpu *vcpu)
  1571. {
  1572. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1573. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  1574. if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
  1575. return 0;
  1576. nested_vmx_vmexit(vcpu);
  1577. return 1;
  1578. }
  1579. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1580. bool has_error_code, u32 error_code,
  1581. bool reinject)
  1582. {
  1583. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1584. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1585. if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
  1586. nested_pf_handled(vcpu))
  1587. return;
  1588. if (has_error_code) {
  1589. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1590. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1591. }
  1592. if (vmx->rmode.vm86_active) {
  1593. int inc_eip = 0;
  1594. if (kvm_exception_is_soft(nr))
  1595. inc_eip = vcpu->arch.event_exit_inst_len;
  1596. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1597. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1598. return;
  1599. }
  1600. if (kvm_exception_is_soft(nr)) {
  1601. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1602. vmx->vcpu.arch.event_exit_inst_len);
  1603. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1604. } else
  1605. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1606. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1607. }
  1608. static bool vmx_rdtscp_supported(void)
  1609. {
  1610. return cpu_has_vmx_rdtscp();
  1611. }
  1612. static bool vmx_invpcid_supported(void)
  1613. {
  1614. return cpu_has_vmx_invpcid() && enable_ept;
  1615. }
  1616. /*
  1617. * Swap MSR entry in host/guest MSR entry array.
  1618. */
  1619. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1620. {
  1621. struct shared_msr_entry tmp;
  1622. tmp = vmx->guest_msrs[to];
  1623. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1624. vmx->guest_msrs[from] = tmp;
  1625. }
  1626. static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
  1627. {
  1628. unsigned long *msr_bitmap;
  1629. if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
  1630. if (is_long_mode(vcpu))
  1631. msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
  1632. else
  1633. msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
  1634. } else {
  1635. if (is_long_mode(vcpu))
  1636. msr_bitmap = vmx_msr_bitmap_longmode;
  1637. else
  1638. msr_bitmap = vmx_msr_bitmap_legacy;
  1639. }
  1640. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1641. }
  1642. /*
  1643. * Set up the vmcs to automatically save and restore system
  1644. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1645. * mode, as fiddling with msrs is very expensive.
  1646. */
  1647. static void setup_msrs(struct vcpu_vmx *vmx)
  1648. {
  1649. int save_nmsrs, index;
  1650. save_nmsrs = 0;
  1651. #ifdef CONFIG_X86_64
  1652. if (is_long_mode(&vmx->vcpu)) {
  1653. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1654. if (index >= 0)
  1655. move_msr_up(vmx, index, save_nmsrs++);
  1656. index = __find_msr_index(vmx, MSR_LSTAR);
  1657. if (index >= 0)
  1658. move_msr_up(vmx, index, save_nmsrs++);
  1659. index = __find_msr_index(vmx, MSR_CSTAR);
  1660. if (index >= 0)
  1661. move_msr_up(vmx, index, save_nmsrs++);
  1662. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1663. if (index >= 0 && vmx->rdtscp_enabled)
  1664. move_msr_up(vmx, index, save_nmsrs++);
  1665. /*
  1666. * MSR_STAR is only needed on long mode guests, and only
  1667. * if efer.sce is enabled.
  1668. */
  1669. index = __find_msr_index(vmx, MSR_STAR);
  1670. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1671. move_msr_up(vmx, index, save_nmsrs++);
  1672. }
  1673. #endif
  1674. index = __find_msr_index(vmx, MSR_EFER);
  1675. if (index >= 0 && update_transition_efer(vmx, index))
  1676. move_msr_up(vmx, index, save_nmsrs++);
  1677. vmx->save_nmsrs = save_nmsrs;
  1678. if (cpu_has_vmx_msr_bitmap())
  1679. vmx_set_msr_bitmap(&vmx->vcpu);
  1680. }
  1681. /*
  1682. * reads and returns guest's timestamp counter "register"
  1683. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1684. */
  1685. static u64 guest_read_tsc(void)
  1686. {
  1687. u64 host_tsc, tsc_offset;
  1688. rdtscll(host_tsc);
  1689. tsc_offset = vmcs_read64(TSC_OFFSET);
  1690. return host_tsc + tsc_offset;
  1691. }
  1692. /*
  1693. * Like guest_read_tsc, but always returns L1's notion of the timestamp
  1694. * counter, even if a nested guest (L2) is currently running.
  1695. */
  1696. u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
  1697. {
  1698. u64 tsc_offset;
  1699. tsc_offset = is_guest_mode(vcpu) ?
  1700. to_vmx(vcpu)->nested.vmcs01_tsc_offset :
  1701. vmcs_read64(TSC_OFFSET);
  1702. return host_tsc + tsc_offset;
  1703. }
  1704. /*
  1705. * Engage any workarounds for mis-matched TSC rates. Currently limited to
  1706. * software catchup for faster rates on slower CPUs.
  1707. */
  1708. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
  1709. {
  1710. if (!scale)
  1711. return;
  1712. if (user_tsc_khz > tsc_khz) {
  1713. vcpu->arch.tsc_catchup = 1;
  1714. vcpu->arch.tsc_always_catchup = 1;
  1715. } else
  1716. WARN(1, "user requested TSC rate below hardware speed\n");
  1717. }
  1718. static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
  1719. {
  1720. return vmcs_read64(TSC_OFFSET);
  1721. }
  1722. /*
  1723. * writes 'offset' into guest's timestamp counter offset register
  1724. */
  1725. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1726. {
  1727. if (is_guest_mode(vcpu)) {
  1728. /*
  1729. * We're here if L1 chose not to trap WRMSR to TSC. According
  1730. * to the spec, this should set L1's TSC; The offset that L1
  1731. * set for L2 remains unchanged, and still needs to be added
  1732. * to the newly set TSC to get L2's TSC.
  1733. */
  1734. struct vmcs12 *vmcs12;
  1735. to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
  1736. /* recalculate vmcs02.TSC_OFFSET: */
  1737. vmcs12 = get_vmcs12(vcpu);
  1738. vmcs_write64(TSC_OFFSET, offset +
  1739. (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
  1740. vmcs12->tsc_offset : 0));
  1741. } else {
  1742. vmcs_write64(TSC_OFFSET, offset);
  1743. }
  1744. }
  1745. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
  1746. {
  1747. u64 offset = vmcs_read64(TSC_OFFSET);
  1748. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1749. if (is_guest_mode(vcpu)) {
  1750. /* Even when running L2, the adjustment needs to apply to L1 */
  1751. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1752. }
  1753. }
  1754. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1755. {
  1756. return target_tsc - native_read_tsc();
  1757. }
  1758. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1759. {
  1760. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1761. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1762. }
  1763. /*
  1764. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1765. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1766. * all guests if the "nested" module option is off, and can also be disabled
  1767. * for a single guest by disabling its VMX cpuid bit.
  1768. */
  1769. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1770. {
  1771. return nested && guest_cpuid_has_vmx(vcpu);
  1772. }
  1773. /*
  1774. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1775. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1776. * The same values should also be used to verify that vmcs12 control fields are
  1777. * valid during nested entry from L1 to L2.
  1778. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1779. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1780. * bit in the high half is on if the corresponding bit in the control field
  1781. * may be on. See also vmx_control_verify().
  1782. * TODO: allow these variables to be modified (downgraded) by module options
  1783. * or other means.
  1784. */
  1785. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1786. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1787. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1788. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1789. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1790. static u32 nested_vmx_misc_low, nested_vmx_misc_high;
  1791. static __init void nested_vmx_setup_ctls_msrs(void)
  1792. {
  1793. /*
  1794. * Note that as a general rule, the high half of the MSRs (bits in
  1795. * the control fields which may be 1) should be initialized by the
  1796. * intersection of the underlying hardware's MSR (i.e., features which
  1797. * can be supported) and the list of features we want to expose -
  1798. * because they are known to be properly supported in our code.
  1799. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1800. * be set to 0, meaning that L1 may turn off any of these bits. The
  1801. * reason is that if one of these bits is necessary, it will appear
  1802. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1803. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1804. * nested_vmx_exit_handled() will not pass related exits to L1.
  1805. * These rules have exceptions below.
  1806. */
  1807. /* pin-based controls */
  1808. rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
  1809. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
  1810. /*
  1811. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1812. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1813. */
  1814. nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1815. nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
  1816. PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
  1817. PIN_BASED_VMX_PREEMPTION_TIMER;
  1818. nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1819. /*
  1820. * Exit controls
  1821. * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
  1822. * 17 must be 1.
  1823. */
  1824. nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1825. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1826. #ifdef CONFIG_X86_64
  1827. nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1828. #else
  1829. nested_vmx_exit_ctls_high = 0;
  1830. #endif
  1831. nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1832. /* entry controls */
  1833. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1834. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1835. /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
  1836. nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1837. nested_vmx_entry_ctls_high &=
  1838. VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
  1839. nested_vmx_entry_ctls_high |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1840. /* cpu-based controls */
  1841. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1842. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1843. nested_vmx_procbased_ctls_low = 0;
  1844. nested_vmx_procbased_ctls_high &=
  1845. CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1846. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1847. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1848. CPU_BASED_CR3_STORE_EXITING |
  1849. #ifdef CONFIG_X86_64
  1850. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1851. #endif
  1852. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1853. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1854. CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
  1855. CPU_BASED_PAUSE_EXITING |
  1856. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1857. /*
  1858. * We can allow some features even when not supported by the
  1859. * hardware. For example, L1 can specify an MSR bitmap - and we
  1860. * can use it to avoid exits to L1 - even when L0 runs L2
  1861. * without MSR bitmaps.
  1862. */
  1863. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1864. /* secondary cpu-based controls */
  1865. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1866. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1867. nested_vmx_secondary_ctls_low = 0;
  1868. nested_vmx_secondary_ctls_high &=
  1869. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1870. SECONDARY_EXEC_WBINVD_EXITING;
  1871. /* miscellaneous data */
  1872. rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
  1873. nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
  1874. VMX_MISC_SAVE_EFER_LMA;
  1875. nested_vmx_misc_high = 0;
  1876. }
  1877. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  1878. {
  1879. /*
  1880. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  1881. */
  1882. return ((control & high) | low) == control;
  1883. }
  1884. static inline u64 vmx_control_msr(u32 low, u32 high)
  1885. {
  1886. return low | ((u64)high << 32);
  1887. }
  1888. /*
  1889. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  1890. * also let it use VMX-specific MSRs.
  1891. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  1892. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  1893. * like all other MSRs).
  1894. */
  1895. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1896. {
  1897. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  1898. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  1899. /*
  1900. * According to the spec, processors which do not support VMX
  1901. * should throw a #GP(0) when VMX capability MSRs are read.
  1902. */
  1903. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  1904. return 1;
  1905. }
  1906. switch (msr_index) {
  1907. case MSR_IA32_FEATURE_CONTROL:
  1908. *pdata = 0;
  1909. break;
  1910. case MSR_IA32_VMX_BASIC:
  1911. /*
  1912. * This MSR reports some information about VMX support. We
  1913. * should return information about the VMX we emulate for the
  1914. * guest, and the VMCS structure we give it - not about the
  1915. * VMX support of the underlying hardware.
  1916. */
  1917. *pdata = VMCS12_REVISION |
  1918. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  1919. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  1920. break;
  1921. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  1922. case MSR_IA32_VMX_PINBASED_CTLS:
  1923. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  1924. nested_vmx_pinbased_ctls_high);
  1925. break;
  1926. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  1927. case MSR_IA32_VMX_PROCBASED_CTLS:
  1928. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  1929. nested_vmx_procbased_ctls_high);
  1930. break;
  1931. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  1932. case MSR_IA32_VMX_EXIT_CTLS:
  1933. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  1934. nested_vmx_exit_ctls_high);
  1935. break;
  1936. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  1937. case MSR_IA32_VMX_ENTRY_CTLS:
  1938. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  1939. nested_vmx_entry_ctls_high);
  1940. break;
  1941. case MSR_IA32_VMX_MISC:
  1942. *pdata = vmx_control_msr(nested_vmx_misc_low,
  1943. nested_vmx_misc_high);
  1944. break;
  1945. /*
  1946. * These MSRs specify bits which the guest must keep fixed (on or off)
  1947. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  1948. * We picked the standard core2 setting.
  1949. */
  1950. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  1951. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  1952. case MSR_IA32_VMX_CR0_FIXED0:
  1953. *pdata = VMXON_CR0_ALWAYSON;
  1954. break;
  1955. case MSR_IA32_VMX_CR0_FIXED1:
  1956. *pdata = -1ULL;
  1957. break;
  1958. case MSR_IA32_VMX_CR4_FIXED0:
  1959. *pdata = VMXON_CR4_ALWAYSON;
  1960. break;
  1961. case MSR_IA32_VMX_CR4_FIXED1:
  1962. *pdata = -1ULL;
  1963. break;
  1964. case MSR_IA32_VMX_VMCS_ENUM:
  1965. *pdata = 0x1f;
  1966. break;
  1967. case MSR_IA32_VMX_PROCBASED_CTLS2:
  1968. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  1969. nested_vmx_secondary_ctls_high);
  1970. break;
  1971. case MSR_IA32_VMX_EPT_VPID_CAP:
  1972. /* Currently, no nested ept or nested vpid */
  1973. *pdata = 0;
  1974. break;
  1975. default:
  1976. return 0;
  1977. }
  1978. return 1;
  1979. }
  1980. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1981. {
  1982. if (!nested_vmx_allowed(vcpu))
  1983. return 0;
  1984. if (msr_index == MSR_IA32_FEATURE_CONTROL)
  1985. /* TODO: the right thing. */
  1986. return 1;
  1987. /*
  1988. * No need to treat VMX capability MSRs specially: If we don't handle
  1989. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  1990. */
  1991. return 0;
  1992. }
  1993. /*
  1994. * Reads an msr value (of 'msr_index') into 'pdata'.
  1995. * Returns 0 on success, non-0 otherwise.
  1996. * Assumes vcpu_load() was already called.
  1997. */
  1998. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1999. {
  2000. u64 data;
  2001. struct shared_msr_entry *msr;
  2002. if (!pdata) {
  2003. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  2004. return -EINVAL;
  2005. }
  2006. switch (msr_index) {
  2007. #ifdef CONFIG_X86_64
  2008. case MSR_FS_BASE:
  2009. data = vmcs_readl(GUEST_FS_BASE);
  2010. break;
  2011. case MSR_GS_BASE:
  2012. data = vmcs_readl(GUEST_GS_BASE);
  2013. break;
  2014. case MSR_KERNEL_GS_BASE:
  2015. vmx_load_host_state(to_vmx(vcpu));
  2016. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  2017. break;
  2018. #endif
  2019. case MSR_EFER:
  2020. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2021. case MSR_IA32_TSC:
  2022. data = guest_read_tsc();
  2023. break;
  2024. case MSR_IA32_SYSENTER_CS:
  2025. data = vmcs_read32(GUEST_SYSENTER_CS);
  2026. break;
  2027. case MSR_IA32_SYSENTER_EIP:
  2028. data = vmcs_readl(GUEST_SYSENTER_EIP);
  2029. break;
  2030. case MSR_IA32_SYSENTER_ESP:
  2031. data = vmcs_readl(GUEST_SYSENTER_ESP);
  2032. break;
  2033. case MSR_TSC_AUX:
  2034. if (!to_vmx(vcpu)->rdtscp_enabled)
  2035. return 1;
  2036. /* Otherwise falls through */
  2037. default:
  2038. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  2039. return 0;
  2040. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  2041. if (msr) {
  2042. data = msr->data;
  2043. break;
  2044. }
  2045. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2046. }
  2047. *pdata = data;
  2048. return 0;
  2049. }
  2050. /*
  2051. * Writes msr value into into the appropriate "register".
  2052. * Returns 0 on success, non-0 otherwise.
  2053. * Assumes vcpu_load() was already called.
  2054. */
  2055. static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  2056. {
  2057. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2058. struct shared_msr_entry *msr;
  2059. int ret = 0;
  2060. u32 msr_index = msr_info->index;
  2061. u64 data = msr_info->data;
  2062. switch (msr_index) {
  2063. case MSR_EFER:
  2064. ret = kvm_set_msr_common(vcpu, msr_info);
  2065. break;
  2066. #ifdef CONFIG_X86_64
  2067. case MSR_FS_BASE:
  2068. vmx_segment_cache_clear(vmx);
  2069. vmcs_writel(GUEST_FS_BASE, data);
  2070. break;
  2071. case MSR_GS_BASE:
  2072. vmx_segment_cache_clear(vmx);
  2073. vmcs_writel(GUEST_GS_BASE, data);
  2074. break;
  2075. case MSR_KERNEL_GS_BASE:
  2076. vmx_load_host_state(vmx);
  2077. vmx->msr_guest_kernel_gs_base = data;
  2078. break;
  2079. #endif
  2080. case MSR_IA32_SYSENTER_CS:
  2081. vmcs_write32(GUEST_SYSENTER_CS, data);
  2082. break;
  2083. case MSR_IA32_SYSENTER_EIP:
  2084. vmcs_writel(GUEST_SYSENTER_EIP, data);
  2085. break;
  2086. case MSR_IA32_SYSENTER_ESP:
  2087. vmcs_writel(GUEST_SYSENTER_ESP, data);
  2088. break;
  2089. case MSR_IA32_TSC:
  2090. kvm_write_tsc(vcpu, msr_info);
  2091. break;
  2092. case MSR_IA32_CR_PAT:
  2093. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2094. vmcs_write64(GUEST_IA32_PAT, data);
  2095. vcpu->arch.pat = data;
  2096. break;
  2097. }
  2098. ret = kvm_set_msr_common(vcpu, msr_info);
  2099. break;
  2100. case MSR_IA32_TSC_ADJUST:
  2101. ret = kvm_set_msr_common(vcpu, msr_info);
  2102. break;
  2103. case MSR_TSC_AUX:
  2104. if (!vmx->rdtscp_enabled)
  2105. return 1;
  2106. /* Check reserved bit, higher 32 bits should be zero */
  2107. if ((data >> 32) != 0)
  2108. return 1;
  2109. /* Otherwise falls through */
  2110. default:
  2111. if (vmx_set_vmx_msr(vcpu, msr_index, data))
  2112. break;
  2113. msr = find_msr_entry(vmx, msr_index);
  2114. if (msr) {
  2115. msr->data = data;
  2116. if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
  2117. preempt_disable();
  2118. kvm_set_shared_msr(msr->index, msr->data,
  2119. msr->mask);
  2120. preempt_enable();
  2121. }
  2122. break;
  2123. }
  2124. ret = kvm_set_msr_common(vcpu, msr_info);
  2125. }
  2126. return ret;
  2127. }
  2128. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  2129. {
  2130. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  2131. switch (reg) {
  2132. case VCPU_REGS_RSP:
  2133. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  2134. break;
  2135. case VCPU_REGS_RIP:
  2136. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  2137. break;
  2138. case VCPU_EXREG_PDPTR:
  2139. if (enable_ept)
  2140. ept_save_pdptrs(vcpu);
  2141. break;
  2142. default:
  2143. break;
  2144. }
  2145. }
  2146. static __init int cpu_has_kvm_support(void)
  2147. {
  2148. return cpu_has_vmx();
  2149. }
  2150. static __init int vmx_disabled_by_bios(void)
  2151. {
  2152. u64 msr;
  2153. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  2154. if (msr & FEATURE_CONTROL_LOCKED) {
  2155. /* launched w/ TXT and VMX disabled */
  2156. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2157. && tboot_enabled())
  2158. return 1;
  2159. /* launched w/o TXT and VMX only enabled w/ TXT */
  2160. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2161. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2162. && !tboot_enabled()) {
  2163. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  2164. "activate TXT before enabling KVM\n");
  2165. return 1;
  2166. }
  2167. /* launched w/o TXT and VMX disabled */
  2168. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2169. && !tboot_enabled())
  2170. return 1;
  2171. }
  2172. return 0;
  2173. }
  2174. static void kvm_cpu_vmxon(u64 addr)
  2175. {
  2176. asm volatile (ASM_VMX_VMXON_RAX
  2177. : : "a"(&addr), "m"(addr)
  2178. : "memory", "cc");
  2179. }
  2180. static int hardware_enable(void *garbage)
  2181. {
  2182. int cpu = raw_smp_processor_id();
  2183. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  2184. u64 old, test_bits;
  2185. if (read_cr4() & X86_CR4_VMXE)
  2186. return -EBUSY;
  2187. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  2188. /*
  2189. * Now we can enable the vmclear operation in kdump
  2190. * since the loaded_vmcss_on_cpu list on this cpu
  2191. * has been initialized.
  2192. *
  2193. * Though the cpu is not in VMX operation now, there
  2194. * is no problem to enable the vmclear operation
  2195. * for the loaded_vmcss_on_cpu list is empty!
  2196. */
  2197. crash_enable_local_vmclear(cpu);
  2198. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  2199. test_bits = FEATURE_CONTROL_LOCKED;
  2200. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  2201. if (tboot_enabled())
  2202. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  2203. if ((old & test_bits) != test_bits) {
  2204. /* enable and lock */
  2205. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  2206. }
  2207. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  2208. if (vmm_exclusive) {
  2209. kvm_cpu_vmxon(phys_addr);
  2210. ept_sync_global();
  2211. }
  2212. store_gdt(&__get_cpu_var(host_gdt));
  2213. return 0;
  2214. }
  2215. static void vmclear_local_loaded_vmcss(void)
  2216. {
  2217. int cpu = raw_smp_processor_id();
  2218. struct loaded_vmcs *v, *n;
  2219. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  2220. loaded_vmcss_on_cpu_link)
  2221. __loaded_vmcs_clear(v);
  2222. }
  2223. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2224. * tricks.
  2225. */
  2226. static void kvm_cpu_vmxoff(void)
  2227. {
  2228. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2229. }
  2230. static void hardware_disable(void *garbage)
  2231. {
  2232. if (vmm_exclusive) {
  2233. vmclear_local_loaded_vmcss();
  2234. kvm_cpu_vmxoff();
  2235. }
  2236. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2237. }
  2238. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2239. u32 msr, u32 *result)
  2240. {
  2241. u32 vmx_msr_low, vmx_msr_high;
  2242. u32 ctl = ctl_min | ctl_opt;
  2243. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2244. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2245. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2246. /* Ensure minimum (required) set of control bits are supported. */
  2247. if (ctl_min & ~ctl)
  2248. return -EIO;
  2249. *result = ctl;
  2250. return 0;
  2251. }
  2252. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2253. {
  2254. u32 vmx_msr_low, vmx_msr_high;
  2255. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2256. return vmx_msr_high & ctl;
  2257. }
  2258. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2259. {
  2260. u32 vmx_msr_low, vmx_msr_high;
  2261. u32 min, opt, min2, opt2;
  2262. u32 _pin_based_exec_control = 0;
  2263. u32 _cpu_based_exec_control = 0;
  2264. u32 _cpu_based_2nd_exec_control = 0;
  2265. u32 _vmexit_control = 0;
  2266. u32 _vmentry_control = 0;
  2267. min = CPU_BASED_HLT_EXITING |
  2268. #ifdef CONFIG_X86_64
  2269. CPU_BASED_CR8_LOAD_EXITING |
  2270. CPU_BASED_CR8_STORE_EXITING |
  2271. #endif
  2272. CPU_BASED_CR3_LOAD_EXITING |
  2273. CPU_BASED_CR3_STORE_EXITING |
  2274. CPU_BASED_USE_IO_BITMAPS |
  2275. CPU_BASED_MOV_DR_EXITING |
  2276. CPU_BASED_USE_TSC_OFFSETING |
  2277. CPU_BASED_MWAIT_EXITING |
  2278. CPU_BASED_MONITOR_EXITING |
  2279. CPU_BASED_INVLPG_EXITING |
  2280. CPU_BASED_RDPMC_EXITING;
  2281. opt = CPU_BASED_TPR_SHADOW |
  2282. CPU_BASED_USE_MSR_BITMAPS |
  2283. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2284. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2285. &_cpu_based_exec_control) < 0)
  2286. return -EIO;
  2287. #ifdef CONFIG_X86_64
  2288. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2289. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2290. ~CPU_BASED_CR8_STORE_EXITING;
  2291. #endif
  2292. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2293. min2 = 0;
  2294. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2295. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2296. SECONDARY_EXEC_WBINVD_EXITING |
  2297. SECONDARY_EXEC_ENABLE_VPID |
  2298. SECONDARY_EXEC_ENABLE_EPT |
  2299. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2300. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2301. SECONDARY_EXEC_RDTSCP |
  2302. SECONDARY_EXEC_ENABLE_INVPCID |
  2303. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2304. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
  2305. if (adjust_vmx_controls(min2, opt2,
  2306. MSR_IA32_VMX_PROCBASED_CTLS2,
  2307. &_cpu_based_2nd_exec_control) < 0)
  2308. return -EIO;
  2309. }
  2310. #ifndef CONFIG_X86_64
  2311. if (!(_cpu_based_2nd_exec_control &
  2312. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2313. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2314. #endif
  2315. if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2316. _cpu_based_2nd_exec_control &= ~(
  2317. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2318. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2319. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  2320. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2321. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2322. enabled */
  2323. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2324. CPU_BASED_CR3_STORE_EXITING |
  2325. CPU_BASED_INVLPG_EXITING);
  2326. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2327. vmx_capability.ept, vmx_capability.vpid);
  2328. }
  2329. min = 0;
  2330. #ifdef CONFIG_X86_64
  2331. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2332. #endif
  2333. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
  2334. VM_EXIT_ACK_INTR_ON_EXIT;
  2335. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2336. &_vmexit_control) < 0)
  2337. return -EIO;
  2338. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2339. opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
  2340. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2341. &_pin_based_exec_control) < 0)
  2342. return -EIO;
  2343. if (!(_cpu_based_2nd_exec_control &
  2344. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
  2345. !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
  2346. _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
  2347. min = 0;
  2348. opt = VM_ENTRY_LOAD_IA32_PAT;
  2349. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2350. &_vmentry_control) < 0)
  2351. return -EIO;
  2352. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2353. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2354. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2355. return -EIO;
  2356. #ifdef CONFIG_X86_64
  2357. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2358. if (vmx_msr_high & (1u<<16))
  2359. return -EIO;
  2360. #endif
  2361. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2362. if (((vmx_msr_high >> 18) & 15) != 6)
  2363. return -EIO;
  2364. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2365. vmcs_conf->order = get_order(vmcs_config.size);
  2366. vmcs_conf->revision_id = vmx_msr_low;
  2367. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2368. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2369. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2370. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2371. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2372. cpu_has_load_ia32_efer =
  2373. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2374. VM_ENTRY_LOAD_IA32_EFER)
  2375. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2376. VM_EXIT_LOAD_IA32_EFER);
  2377. cpu_has_load_perf_global_ctrl =
  2378. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2379. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
  2380. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2381. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  2382. /*
  2383. * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
  2384. * but due to arrata below it can't be used. Workaround is to use
  2385. * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
  2386. *
  2387. * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
  2388. *
  2389. * AAK155 (model 26)
  2390. * AAP115 (model 30)
  2391. * AAT100 (model 37)
  2392. * BC86,AAY89,BD102 (model 44)
  2393. * BA97 (model 46)
  2394. *
  2395. */
  2396. if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
  2397. switch (boot_cpu_data.x86_model) {
  2398. case 26:
  2399. case 30:
  2400. case 37:
  2401. case 44:
  2402. case 46:
  2403. cpu_has_load_perf_global_ctrl = false;
  2404. printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
  2405. "does not work properly. Using workaround\n");
  2406. break;
  2407. default:
  2408. break;
  2409. }
  2410. }
  2411. return 0;
  2412. }
  2413. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2414. {
  2415. int node = cpu_to_node(cpu);
  2416. struct page *pages;
  2417. struct vmcs *vmcs;
  2418. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2419. if (!pages)
  2420. return NULL;
  2421. vmcs = page_address(pages);
  2422. memset(vmcs, 0, vmcs_config.size);
  2423. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2424. return vmcs;
  2425. }
  2426. static struct vmcs *alloc_vmcs(void)
  2427. {
  2428. return alloc_vmcs_cpu(raw_smp_processor_id());
  2429. }
  2430. static void free_vmcs(struct vmcs *vmcs)
  2431. {
  2432. free_pages((unsigned long)vmcs, vmcs_config.order);
  2433. }
  2434. /*
  2435. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2436. */
  2437. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2438. {
  2439. if (!loaded_vmcs->vmcs)
  2440. return;
  2441. loaded_vmcs_clear(loaded_vmcs);
  2442. free_vmcs(loaded_vmcs->vmcs);
  2443. loaded_vmcs->vmcs = NULL;
  2444. }
  2445. static void free_kvm_area(void)
  2446. {
  2447. int cpu;
  2448. for_each_possible_cpu(cpu) {
  2449. free_vmcs(per_cpu(vmxarea, cpu));
  2450. per_cpu(vmxarea, cpu) = NULL;
  2451. }
  2452. }
  2453. static __init int alloc_kvm_area(void)
  2454. {
  2455. int cpu;
  2456. for_each_possible_cpu(cpu) {
  2457. struct vmcs *vmcs;
  2458. vmcs = alloc_vmcs_cpu(cpu);
  2459. if (!vmcs) {
  2460. free_kvm_area();
  2461. return -ENOMEM;
  2462. }
  2463. per_cpu(vmxarea, cpu) = vmcs;
  2464. }
  2465. return 0;
  2466. }
  2467. static __init int hardware_setup(void)
  2468. {
  2469. if (setup_vmcs_config(&vmcs_config) < 0)
  2470. return -EIO;
  2471. if (boot_cpu_has(X86_FEATURE_NX))
  2472. kvm_enable_efer_bits(EFER_NX);
  2473. if (!cpu_has_vmx_vpid())
  2474. enable_vpid = 0;
  2475. if (!cpu_has_vmx_ept() ||
  2476. !cpu_has_vmx_ept_4levels()) {
  2477. enable_ept = 0;
  2478. enable_unrestricted_guest = 0;
  2479. enable_ept_ad_bits = 0;
  2480. }
  2481. if (!cpu_has_vmx_ept_ad_bits())
  2482. enable_ept_ad_bits = 0;
  2483. if (!cpu_has_vmx_unrestricted_guest())
  2484. enable_unrestricted_guest = 0;
  2485. if (!cpu_has_vmx_flexpriority())
  2486. flexpriority_enabled = 0;
  2487. if (!cpu_has_vmx_tpr_shadow())
  2488. kvm_x86_ops->update_cr8_intercept = NULL;
  2489. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2490. kvm_disable_largepages();
  2491. if (!cpu_has_vmx_ple())
  2492. ple_gap = 0;
  2493. if (!cpu_has_vmx_apicv())
  2494. enable_apicv = 0;
  2495. if (enable_apicv)
  2496. kvm_x86_ops->update_cr8_intercept = NULL;
  2497. else
  2498. kvm_x86_ops->hwapic_irr_update = NULL;
  2499. if (nested)
  2500. nested_vmx_setup_ctls_msrs();
  2501. return alloc_kvm_area();
  2502. }
  2503. static __exit void hardware_unsetup(void)
  2504. {
  2505. free_kvm_area();
  2506. }
  2507. static bool emulation_required(struct kvm_vcpu *vcpu)
  2508. {
  2509. return emulate_invalid_guest_state && !guest_state_valid(vcpu);
  2510. }
  2511. static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
  2512. struct kvm_segment *save)
  2513. {
  2514. if (!emulate_invalid_guest_state) {
  2515. /*
  2516. * CS and SS RPL should be equal during guest entry according
  2517. * to VMX spec, but in reality it is not always so. Since vcpu
  2518. * is in the middle of the transition from real mode to
  2519. * protected mode it is safe to assume that RPL 0 is a good
  2520. * default value.
  2521. */
  2522. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
  2523. save->selector &= ~SELECTOR_RPL_MASK;
  2524. save->dpl = save->selector & SELECTOR_RPL_MASK;
  2525. save->s = 1;
  2526. }
  2527. vmx_set_segment(vcpu, save, seg);
  2528. }
  2529. static void enter_pmode(struct kvm_vcpu *vcpu)
  2530. {
  2531. unsigned long flags;
  2532. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2533. /*
  2534. * Update real mode segment cache. It may be not up-to-date if sement
  2535. * register was written while vcpu was in a guest mode.
  2536. */
  2537. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2538. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2539. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2540. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2541. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2542. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2543. vmx->rmode.vm86_active = 0;
  2544. vmx_segment_cache_clear(vmx);
  2545. vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2546. flags = vmcs_readl(GUEST_RFLAGS);
  2547. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2548. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2549. vmcs_writel(GUEST_RFLAGS, flags);
  2550. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2551. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2552. update_exception_bitmap(vcpu);
  2553. fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2554. fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2555. fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2556. fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2557. fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2558. fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2559. /* CPL is always 0 when CPU enters protected mode */
  2560. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2561. vmx->cpl = 0;
  2562. }
  2563. static void fix_rmode_seg(int seg, struct kvm_segment *save)
  2564. {
  2565. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2566. struct kvm_segment var = *save;
  2567. var.dpl = 0x3;
  2568. if (seg == VCPU_SREG_CS)
  2569. var.type = 0x3;
  2570. if (!emulate_invalid_guest_state) {
  2571. var.selector = var.base >> 4;
  2572. var.base = var.base & 0xffff0;
  2573. var.limit = 0xffff;
  2574. var.g = 0;
  2575. var.db = 0;
  2576. var.present = 1;
  2577. var.s = 1;
  2578. var.l = 0;
  2579. var.unusable = 0;
  2580. var.type = 0x3;
  2581. var.avl = 0;
  2582. if (save->base & 0xf)
  2583. printk_once(KERN_WARNING "kvm: segment base is not "
  2584. "paragraph aligned when entering "
  2585. "protected mode (seg=%d)", seg);
  2586. }
  2587. vmcs_write16(sf->selector, var.selector);
  2588. vmcs_write32(sf->base, var.base);
  2589. vmcs_write32(sf->limit, var.limit);
  2590. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
  2591. }
  2592. static void enter_rmode(struct kvm_vcpu *vcpu)
  2593. {
  2594. unsigned long flags;
  2595. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2596. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2597. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2598. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2599. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2600. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2601. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2602. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2603. vmx->rmode.vm86_active = 1;
  2604. /*
  2605. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2606. * vcpu. Warn the user that an update is overdue.
  2607. */
  2608. if (!vcpu->kvm->arch.tss_addr)
  2609. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2610. "called before entering vcpu\n");
  2611. vmx_segment_cache_clear(vmx);
  2612. vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
  2613. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2614. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2615. flags = vmcs_readl(GUEST_RFLAGS);
  2616. vmx->rmode.save_rflags = flags;
  2617. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2618. vmcs_writel(GUEST_RFLAGS, flags);
  2619. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2620. update_exception_bitmap(vcpu);
  2621. fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2622. fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2623. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2624. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2625. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2626. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2627. kvm_mmu_reset_context(vcpu);
  2628. }
  2629. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2630. {
  2631. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2632. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2633. if (!msr)
  2634. return;
  2635. /*
  2636. * Force kernel_gs_base reloading before EFER changes, as control
  2637. * of this msr depends on is_long_mode().
  2638. */
  2639. vmx_load_host_state(to_vmx(vcpu));
  2640. vcpu->arch.efer = efer;
  2641. if (efer & EFER_LMA) {
  2642. vmcs_write32(VM_ENTRY_CONTROLS,
  2643. vmcs_read32(VM_ENTRY_CONTROLS) |
  2644. VM_ENTRY_IA32E_MODE);
  2645. msr->data = efer;
  2646. } else {
  2647. vmcs_write32(VM_ENTRY_CONTROLS,
  2648. vmcs_read32(VM_ENTRY_CONTROLS) &
  2649. ~VM_ENTRY_IA32E_MODE);
  2650. msr->data = efer & ~EFER_LME;
  2651. }
  2652. setup_msrs(vmx);
  2653. }
  2654. #ifdef CONFIG_X86_64
  2655. static void enter_lmode(struct kvm_vcpu *vcpu)
  2656. {
  2657. u32 guest_tr_ar;
  2658. vmx_segment_cache_clear(to_vmx(vcpu));
  2659. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2660. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2661. pr_debug_ratelimited("%s: tss fixup for long mode. \n",
  2662. __func__);
  2663. vmcs_write32(GUEST_TR_AR_BYTES,
  2664. (guest_tr_ar & ~AR_TYPE_MASK)
  2665. | AR_TYPE_BUSY_64_TSS);
  2666. }
  2667. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2668. }
  2669. static void exit_lmode(struct kvm_vcpu *vcpu)
  2670. {
  2671. vmcs_write32(VM_ENTRY_CONTROLS,
  2672. vmcs_read32(VM_ENTRY_CONTROLS)
  2673. & ~VM_ENTRY_IA32E_MODE);
  2674. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2675. }
  2676. #endif
  2677. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2678. {
  2679. vpid_sync_context(to_vmx(vcpu));
  2680. if (enable_ept) {
  2681. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2682. return;
  2683. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2684. }
  2685. }
  2686. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2687. {
  2688. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2689. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2690. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2691. }
  2692. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2693. {
  2694. if (enable_ept && is_paging(vcpu))
  2695. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2696. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2697. }
  2698. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2699. {
  2700. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2701. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2702. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2703. }
  2704. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2705. {
  2706. if (!test_bit(VCPU_EXREG_PDPTR,
  2707. (unsigned long *)&vcpu->arch.regs_dirty))
  2708. return;
  2709. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2710. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  2711. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  2712. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  2713. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  2714. }
  2715. }
  2716. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2717. {
  2718. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2719. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2720. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2721. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2722. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2723. }
  2724. __set_bit(VCPU_EXREG_PDPTR,
  2725. (unsigned long *)&vcpu->arch.regs_avail);
  2726. __set_bit(VCPU_EXREG_PDPTR,
  2727. (unsigned long *)&vcpu->arch.regs_dirty);
  2728. }
  2729. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2730. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2731. unsigned long cr0,
  2732. struct kvm_vcpu *vcpu)
  2733. {
  2734. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2735. vmx_decache_cr3(vcpu);
  2736. if (!(cr0 & X86_CR0_PG)) {
  2737. /* From paging/starting to nonpaging */
  2738. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2739. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2740. (CPU_BASED_CR3_LOAD_EXITING |
  2741. CPU_BASED_CR3_STORE_EXITING));
  2742. vcpu->arch.cr0 = cr0;
  2743. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2744. } else if (!is_paging(vcpu)) {
  2745. /* From nonpaging to paging */
  2746. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2747. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2748. ~(CPU_BASED_CR3_LOAD_EXITING |
  2749. CPU_BASED_CR3_STORE_EXITING));
  2750. vcpu->arch.cr0 = cr0;
  2751. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2752. }
  2753. if (!(cr0 & X86_CR0_WP))
  2754. *hw_cr0 &= ~X86_CR0_WP;
  2755. }
  2756. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2757. {
  2758. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2759. unsigned long hw_cr0;
  2760. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
  2761. if (enable_unrestricted_guest)
  2762. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2763. else {
  2764. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
  2765. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2766. enter_pmode(vcpu);
  2767. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2768. enter_rmode(vcpu);
  2769. }
  2770. #ifdef CONFIG_X86_64
  2771. if (vcpu->arch.efer & EFER_LME) {
  2772. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2773. enter_lmode(vcpu);
  2774. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2775. exit_lmode(vcpu);
  2776. }
  2777. #endif
  2778. if (enable_ept)
  2779. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2780. if (!vcpu->fpu_active)
  2781. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2782. vmcs_writel(CR0_READ_SHADOW, cr0);
  2783. vmcs_writel(GUEST_CR0, hw_cr0);
  2784. vcpu->arch.cr0 = cr0;
  2785. /* depends on vcpu->arch.cr0 to be set to a new value */
  2786. vmx->emulation_required = emulation_required(vcpu);
  2787. }
  2788. static u64 construct_eptp(unsigned long root_hpa)
  2789. {
  2790. u64 eptp;
  2791. /* TODO write the value reading from MSR */
  2792. eptp = VMX_EPT_DEFAULT_MT |
  2793. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2794. if (enable_ept_ad_bits)
  2795. eptp |= VMX_EPT_AD_ENABLE_BIT;
  2796. eptp |= (root_hpa & PAGE_MASK);
  2797. return eptp;
  2798. }
  2799. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2800. {
  2801. unsigned long guest_cr3;
  2802. u64 eptp;
  2803. guest_cr3 = cr3;
  2804. if (enable_ept) {
  2805. eptp = construct_eptp(cr3);
  2806. vmcs_write64(EPT_POINTER, eptp);
  2807. guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
  2808. vcpu->kvm->arch.ept_identity_map_addr;
  2809. ept_load_pdptrs(vcpu);
  2810. }
  2811. vmx_flush_tlb(vcpu);
  2812. vmcs_writel(GUEST_CR3, guest_cr3);
  2813. }
  2814. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2815. {
  2816. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2817. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2818. if (cr4 & X86_CR4_VMXE) {
  2819. /*
  2820. * To use VMXON (and later other VMX instructions), a guest
  2821. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2822. * So basically the check on whether to allow nested VMX
  2823. * is here.
  2824. */
  2825. if (!nested_vmx_allowed(vcpu))
  2826. return 1;
  2827. }
  2828. if (to_vmx(vcpu)->nested.vmxon &&
  2829. ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
  2830. return 1;
  2831. vcpu->arch.cr4 = cr4;
  2832. if (enable_ept) {
  2833. if (!is_paging(vcpu)) {
  2834. hw_cr4 &= ~X86_CR4_PAE;
  2835. hw_cr4 |= X86_CR4_PSE;
  2836. /*
  2837. * SMEP is disabled if CPU is in non-paging mode in
  2838. * hardware. However KVM always uses paging mode to
  2839. * emulate guest non-paging mode with TDP.
  2840. * To emulate this behavior, SMEP needs to be manually
  2841. * disabled when guest switches to non-paging mode.
  2842. */
  2843. hw_cr4 &= ~X86_CR4_SMEP;
  2844. } else if (!(cr4 & X86_CR4_PAE)) {
  2845. hw_cr4 &= ~X86_CR4_PAE;
  2846. }
  2847. }
  2848. vmcs_writel(CR4_READ_SHADOW, cr4);
  2849. vmcs_writel(GUEST_CR4, hw_cr4);
  2850. return 0;
  2851. }
  2852. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  2853. struct kvm_segment *var, int seg)
  2854. {
  2855. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2856. u32 ar;
  2857. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  2858. *var = vmx->rmode.segs[seg];
  2859. if (seg == VCPU_SREG_TR
  2860. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  2861. return;
  2862. var->base = vmx_read_guest_seg_base(vmx, seg);
  2863. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2864. return;
  2865. }
  2866. var->base = vmx_read_guest_seg_base(vmx, seg);
  2867. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  2868. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2869. ar = vmx_read_guest_seg_ar(vmx, seg);
  2870. var->type = ar & 15;
  2871. var->s = (ar >> 4) & 1;
  2872. var->dpl = (ar >> 5) & 3;
  2873. var->present = (ar >> 7) & 1;
  2874. var->avl = (ar >> 12) & 1;
  2875. var->l = (ar >> 13) & 1;
  2876. var->db = (ar >> 14) & 1;
  2877. var->g = (ar >> 15) & 1;
  2878. var->unusable = (ar >> 16) & 1;
  2879. }
  2880. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2881. {
  2882. struct kvm_segment s;
  2883. if (to_vmx(vcpu)->rmode.vm86_active) {
  2884. vmx_get_segment(vcpu, &s, seg);
  2885. return s.base;
  2886. }
  2887. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  2888. }
  2889. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  2890. {
  2891. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2892. if (!is_protmode(vcpu))
  2893. return 0;
  2894. if (!is_long_mode(vcpu)
  2895. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  2896. return 3;
  2897. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  2898. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2899. vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
  2900. }
  2901. return vmx->cpl;
  2902. }
  2903. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  2904. {
  2905. u32 ar;
  2906. if (var->unusable || !var->present)
  2907. ar = 1 << 16;
  2908. else {
  2909. ar = var->type & 15;
  2910. ar |= (var->s & 1) << 4;
  2911. ar |= (var->dpl & 3) << 5;
  2912. ar |= (var->present & 1) << 7;
  2913. ar |= (var->avl & 1) << 12;
  2914. ar |= (var->l & 1) << 13;
  2915. ar |= (var->db & 1) << 14;
  2916. ar |= (var->g & 1) << 15;
  2917. }
  2918. return ar;
  2919. }
  2920. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  2921. struct kvm_segment *var, int seg)
  2922. {
  2923. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2924. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2925. vmx_segment_cache_clear(vmx);
  2926. if (seg == VCPU_SREG_CS)
  2927. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2928. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  2929. vmx->rmode.segs[seg] = *var;
  2930. if (seg == VCPU_SREG_TR)
  2931. vmcs_write16(sf->selector, var->selector);
  2932. else if (var->s)
  2933. fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
  2934. goto out;
  2935. }
  2936. vmcs_writel(sf->base, var->base);
  2937. vmcs_write32(sf->limit, var->limit);
  2938. vmcs_write16(sf->selector, var->selector);
  2939. /*
  2940. * Fix the "Accessed" bit in AR field of segment registers for older
  2941. * qemu binaries.
  2942. * IA32 arch specifies that at the time of processor reset the
  2943. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  2944. * is setting it to 0 in the userland code. This causes invalid guest
  2945. * state vmexit when "unrestricted guest" mode is turned on.
  2946. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  2947. * tree. Newer qemu binaries with that qemu fix would not need this
  2948. * kvm hack.
  2949. */
  2950. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  2951. var->type |= 0x1; /* Accessed */
  2952. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
  2953. out:
  2954. vmx->emulation_required |= emulation_required(vcpu);
  2955. }
  2956. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2957. {
  2958. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  2959. *db = (ar >> 14) & 1;
  2960. *l = (ar >> 13) & 1;
  2961. }
  2962. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2963. {
  2964. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  2965. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  2966. }
  2967. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2968. {
  2969. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  2970. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  2971. }
  2972. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2973. {
  2974. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  2975. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  2976. }
  2977. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2978. {
  2979. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  2980. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  2981. }
  2982. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2983. {
  2984. struct kvm_segment var;
  2985. u32 ar;
  2986. vmx_get_segment(vcpu, &var, seg);
  2987. var.dpl = 0x3;
  2988. if (seg == VCPU_SREG_CS)
  2989. var.type = 0x3;
  2990. ar = vmx_segment_access_rights(&var);
  2991. if (var.base != (var.selector << 4))
  2992. return false;
  2993. if (var.limit != 0xffff)
  2994. return false;
  2995. if (ar != 0xf3)
  2996. return false;
  2997. return true;
  2998. }
  2999. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  3000. {
  3001. struct kvm_segment cs;
  3002. unsigned int cs_rpl;
  3003. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3004. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  3005. if (cs.unusable)
  3006. return false;
  3007. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  3008. return false;
  3009. if (!cs.s)
  3010. return false;
  3011. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  3012. if (cs.dpl > cs_rpl)
  3013. return false;
  3014. } else {
  3015. if (cs.dpl != cs_rpl)
  3016. return false;
  3017. }
  3018. if (!cs.present)
  3019. return false;
  3020. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  3021. return true;
  3022. }
  3023. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  3024. {
  3025. struct kvm_segment ss;
  3026. unsigned int ss_rpl;
  3027. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3028. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  3029. if (ss.unusable)
  3030. return true;
  3031. if (ss.type != 3 && ss.type != 7)
  3032. return false;
  3033. if (!ss.s)
  3034. return false;
  3035. if (ss.dpl != ss_rpl) /* DPL != RPL */
  3036. return false;
  3037. if (!ss.present)
  3038. return false;
  3039. return true;
  3040. }
  3041. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3042. {
  3043. struct kvm_segment var;
  3044. unsigned int rpl;
  3045. vmx_get_segment(vcpu, &var, seg);
  3046. rpl = var.selector & SELECTOR_RPL_MASK;
  3047. if (var.unusable)
  3048. return true;
  3049. if (!var.s)
  3050. return false;
  3051. if (!var.present)
  3052. return false;
  3053. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  3054. if (var.dpl < rpl) /* DPL < RPL */
  3055. return false;
  3056. }
  3057. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  3058. * rights flags
  3059. */
  3060. return true;
  3061. }
  3062. static bool tr_valid(struct kvm_vcpu *vcpu)
  3063. {
  3064. struct kvm_segment tr;
  3065. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  3066. if (tr.unusable)
  3067. return false;
  3068. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3069. return false;
  3070. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  3071. return false;
  3072. if (!tr.present)
  3073. return false;
  3074. return true;
  3075. }
  3076. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  3077. {
  3078. struct kvm_segment ldtr;
  3079. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  3080. if (ldtr.unusable)
  3081. return true;
  3082. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3083. return false;
  3084. if (ldtr.type != 2)
  3085. return false;
  3086. if (!ldtr.present)
  3087. return false;
  3088. return true;
  3089. }
  3090. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  3091. {
  3092. struct kvm_segment cs, ss;
  3093. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3094. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3095. return ((cs.selector & SELECTOR_RPL_MASK) ==
  3096. (ss.selector & SELECTOR_RPL_MASK));
  3097. }
  3098. /*
  3099. * Check if guest state is valid. Returns true if valid, false if
  3100. * not.
  3101. * We assume that registers are always usable
  3102. */
  3103. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  3104. {
  3105. if (enable_unrestricted_guest)
  3106. return true;
  3107. /* real mode guest state checks */
  3108. if (!is_protmode(vcpu)) {
  3109. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  3110. return false;
  3111. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  3112. return false;
  3113. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  3114. return false;
  3115. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  3116. return false;
  3117. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  3118. return false;
  3119. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  3120. return false;
  3121. } else {
  3122. /* protected mode guest state checks */
  3123. if (!cs_ss_rpl_check(vcpu))
  3124. return false;
  3125. if (!code_segment_valid(vcpu))
  3126. return false;
  3127. if (!stack_segment_valid(vcpu))
  3128. return false;
  3129. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  3130. return false;
  3131. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  3132. return false;
  3133. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  3134. return false;
  3135. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  3136. return false;
  3137. if (!tr_valid(vcpu))
  3138. return false;
  3139. if (!ldtr_valid(vcpu))
  3140. return false;
  3141. }
  3142. /* TODO:
  3143. * - Add checks on RIP
  3144. * - Add checks on RFLAGS
  3145. */
  3146. return true;
  3147. }
  3148. static int init_rmode_tss(struct kvm *kvm)
  3149. {
  3150. gfn_t fn;
  3151. u16 data = 0;
  3152. int r, idx, ret = 0;
  3153. idx = srcu_read_lock(&kvm->srcu);
  3154. fn = kvm->arch.tss_addr >> PAGE_SHIFT;
  3155. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3156. if (r < 0)
  3157. goto out;
  3158. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  3159. r = kvm_write_guest_page(kvm, fn++, &data,
  3160. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  3161. if (r < 0)
  3162. goto out;
  3163. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  3164. if (r < 0)
  3165. goto out;
  3166. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3167. if (r < 0)
  3168. goto out;
  3169. data = ~0;
  3170. r = kvm_write_guest_page(kvm, fn, &data,
  3171. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  3172. sizeof(u8));
  3173. if (r < 0)
  3174. goto out;
  3175. ret = 1;
  3176. out:
  3177. srcu_read_unlock(&kvm->srcu, idx);
  3178. return ret;
  3179. }
  3180. static int init_rmode_identity_map(struct kvm *kvm)
  3181. {
  3182. int i, idx, r, ret;
  3183. pfn_t identity_map_pfn;
  3184. u32 tmp;
  3185. if (!enable_ept)
  3186. return 1;
  3187. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  3188. printk(KERN_ERR "EPT: identity-mapping pagetable "
  3189. "haven't been allocated!\n");
  3190. return 0;
  3191. }
  3192. if (likely(kvm->arch.ept_identity_pagetable_done))
  3193. return 1;
  3194. ret = 0;
  3195. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  3196. idx = srcu_read_lock(&kvm->srcu);
  3197. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  3198. if (r < 0)
  3199. goto out;
  3200. /* Set up identity-mapping pagetable for EPT in real mode */
  3201. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  3202. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  3203. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  3204. r = kvm_write_guest_page(kvm, identity_map_pfn,
  3205. &tmp, i * sizeof(tmp), sizeof(tmp));
  3206. if (r < 0)
  3207. goto out;
  3208. }
  3209. kvm->arch.ept_identity_pagetable_done = true;
  3210. ret = 1;
  3211. out:
  3212. srcu_read_unlock(&kvm->srcu, idx);
  3213. return ret;
  3214. }
  3215. static void seg_setup(int seg)
  3216. {
  3217. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3218. unsigned int ar;
  3219. vmcs_write16(sf->selector, 0);
  3220. vmcs_writel(sf->base, 0);
  3221. vmcs_write32(sf->limit, 0xffff);
  3222. ar = 0x93;
  3223. if (seg == VCPU_SREG_CS)
  3224. ar |= 0x08; /* code segment */
  3225. vmcs_write32(sf->ar_bytes, ar);
  3226. }
  3227. static int alloc_apic_access_page(struct kvm *kvm)
  3228. {
  3229. struct page *page;
  3230. struct kvm_userspace_memory_region kvm_userspace_mem;
  3231. int r = 0;
  3232. mutex_lock(&kvm->slots_lock);
  3233. if (kvm->arch.apic_access_page)
  3234. goto out;
  3235. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  3236. kvm_userspace_mem.flags = 0;
  3237. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  3238. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3239. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3240. if (r)
  3241. goto out;
  3242. page = gfn_to_page(kvm, 0xfee00);
  3243. if (is_error_page(page)) {
  3244. r = -EFAULT;
  3245. goto out;
  3246. }
  3247. kvm->arch.apic_access_page = page;
  3248. out:
  3249. mutex_unlock(&kvm->slots_lock);
  3250. return r;
  3251. }
  3252. static int alloc_identity_pagetable(struct kvm *kvm)
  3253. {
  3254. struct page *page;
  3255. struct kvm_userspace_memory_region kvm_userspace_mem;
  3256. int r = 0;
  3257. mutex_lock(&kvm->slots_lock);
  3258. if (kvm->arch.ept_identity_pagetable)
  3259. goto out;
  3260. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  3261. kvm_userspace_mem.flags = 0;
  3262. kvm_userspace_mem.guest_phys_addr =
  3263. kvm->arch.ept_identity_map_addr;
  3264. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3265. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3266. if (r)
  3267. goto out;
  3268. page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  3269. if (is_error_page(page)) {
  3270. r = -EFAULT;
  3271. goto out;
  3272. }
  3273. kvm->arch.ept_identity_pagetable = page;
  3274. out:
  3275. mutex_unlock(&kvm->slots_lock);
  3276. return r;
  3277. }
  3278. static void allocate_vpid(struct vcpu_vmx *vmx)
  3279. {
  3280. int vpid;
  3281. vmx->vpid = 0;
  3282. if (!enable_vpid)
  3283. return;
  3284. spin_lock(&vmx_vpid_lock);
  3285. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3286. if (vpid < VMX_NR_VPIDS) {
  3287. vmx->vpid = vpid;
  3288. __set_bit(vpid, vmx_vpid_bitmap);
  3289. }
  3290. spin_unlock(&vmx_vpid_lock);
  3291. }
  3292. static void free_vpid(struct vcpu_vmx *vmx)
  3293. {
  3294. if (!enable_vpid)
  3295. return;
  3296. spin_lock(&vmx_vpid_lock);
  3297. if (vmx->vpid != 0)
  3298. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3299. spin_unlock(&vmx_vpid_lock);
  3300. }
  3301. #define MSR_TYPE_R 1
  3302. #define MSR_TYPE_W 2
  3303. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
  3304. u32 msr, int type)
  3305. {
  3306. int f = sizeof(unsigned long);
  3307. if (!cpu_has_vmx_msr_bitmap())
  3308. return;
  3309. /*
  3310. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3311. * have the write-low and read-high bitmap offsets the wrong way round.
  3312. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3313. */
  3314. if (msr <= 0x1fff) {
  3315. if (type & MSR_TYPE_R)
  3316. /* read-low */
  3317. __clear_bit(msr, msr_bitmap + 0x000 / f);
  3318. if (type & MSR_TYPE_W)
  3319. /* write-low */
  3320. __clear_bit(msr, msr_bitmap + 0x800 / f);
  3321. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3322. msr &= 0x1fff;
  3323. if (type & MSR_TYPE_R)
  3324. /* read-high */
  3325. __clear_bit(msr, msr_bitmap + 0x400 / f);
  3326. if (type & MSR_TYPE_W)
  3327. /* write-high */
  3328. __clear_bit(msr, msr_bitmap + 0xc00 / f);
  3329. }
  3330. }
  3331. static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
  3332. u32 msr, int type)
  3333. {
  3334. int f = sizeof(unsigned long);
  3335. if (!cpu_has_vmx_msr_bitmap())
  3336. return;
  3337. /*
  3338. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3339. * have the write-low and read-high bitmap offsets the wrong way round.
  3340. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3341. */
  3342. if (msr <= 0x1fff) {
  3343. if (type & MSR_TYPE_R)
  3344. /* read-low */
  3345. __set_bit(msr, msr_bitmap + 0x000 / f);
  3346. if (type & MSR_TYPE_W)
  3347. /* write-low */
  3348. __set_bit(msr, msr_bitmap + 0x800 / f);
  3349. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3350. msr &= 0x1fff;
  3351. if (type & MSR_TYPE_R)
  3352. /* read-high */
  3353. __set_bit(msr, msr_bitmap + 0x400 / f);
  3354. if (type & MSR_TYPE_W)
  3355. /* write-high */
  3356. __set_bit(msr, msr_bitmap + 0xc00 / f);
  3357. }
  3358. }
  3359. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3360. {
  3361. if (!longmode_only)
  3362. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
  3363. msr, MSR_TYPE_R | MSR_TYPE_W);
  3364. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
  3365. msr, MSR_TYPE_R | MSR_TYPE_W);
  3366. }
  3367. static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
  3368. {
  3369. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3370. msr, MSR_TYPE_R);
  3371. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3372. msr, MSR_TYPE_R);
  3373. }
  3374. static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
  3375. {
  3376. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3377. msr, MSR_TYPE_R);
  3378. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3379. msr, MSR_TYPE_R);
  3380. }
  3381. static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
  3382. {
  3383. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3384. msr, MSR_TYPE_W);
  3385. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3386. msr, MSR_TYPE_W);
  3387. }
  3388. static int vmx_vm_has_apicv(struct kvm *kvm)
  3389. {
  3390. return enable_apicv && irqchip_in_kernel(kvm);
  3391. }
  3392. /*
  3393. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3394. * will not change in the lifetime of the guest.
  3395. * Note that host-state that does change is set elsewhere. E.g., host-state
  3396. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3397. */
  3398. static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
  3399. {
  3400. u32 low32, high32;
  3401. unsigned long tmpl;
  3402. struct desc_ptr dt;
  3403. vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
  3404. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3405. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3406. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3407. #ifdef CONFIG_X86_64
  3408. /*
  3409. * Load null selectors, so we can avoid reloading them in
  3410. * __vmx_load_host_state(), in case userspace uses the null selectors
  3411. * too (the expected case).
  3412. */
  3413. vmcs_write16(HOST_DS_SELECTOR, 0);
  3414. vmcs_write16(HOST_ES_SELECTOR, 0);
  3415. #else
  3416. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3417. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3418. #endif
  3419. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3420. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3421. native_store_idt(&dt);
  3422. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3423. vmx->host_idt_base = dt.address;
  3424. vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
  3425. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3426. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3427. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3428. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3429. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3430. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3431. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3432. }
  3433. }
  3434. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3435. {
  3436. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3437. if (enable_ept)
  3438. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3439. if (is_guest_mode(&vmx->vcpu))
  3440. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3441. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3442. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3443. }
  3444. static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
  3445. {
  3446. u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
  3447. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3448. pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
  3449. return pin_based_exec_ctrl;
  3450. }
  3451. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3452. {
  3453. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3454. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3455. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3456. #ifdef CONFIG_X86_64
  3457. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3458. CPU_BASED_CR8_LOAD_EXITING;
  3459. #endif
  3460. }
  3461. if (!enable_ept)
  3462. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3463. CPU_BASED_CR3_LOAD_EXITING |
  3464. CPU_BASED_INVLPG_EXITING;
  3465. return exec_control;
  3466. }
  3467. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3468. {
  3469. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3470. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3471. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3472. if (vmx->vpid == 0)
  3473. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3474. if (!enable_ept) {
  3475. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3476. enable_unrestricted_guest = 0;
  3477. /* Enable INVPCID for non-ept guests may cause performance regression. */
  3478. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  3479. }
  3480. if (!enable_unrestricted_guest)
  3481. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3482. if (!ple_gap)
  3483. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3484. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3485. exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
  3486. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  3487. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  3488. return exec_control;
  3489. }
  3490. static void ept_set_mmio_spte_mask(void)
  3491. {
  3492. /*
  3493. * EPT Misconfigurations can be generated if the value of bits 2:0
  3494. * of an EPT paging-structure entry is 110b (write/execute).
  3495. * Also, magic bits (0xffull << 49) is set to quickly identify mmio
  3496. * spte.
  3497. */
  3498. kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
  3499. }
  3500. /*
  3501. * Sets up the vmcs for emulated real mode.
  3502. */
  3503. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3504. {
  3505. #ifdef CONFIG_X86_64
  3506. unsigned long a;
  3507. #endif
  3508. int i;
  3509. /* I/O */
  3510. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3511. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3512. if (cpu_has_vmx_msr_bitmap())
  3513. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3514. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3515. /* Control */
  3516. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
  3517. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3518. if (cpu_has_secondary_exec_ctrls()) {
  3519. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3520. vmx_secondary_exec_control(vmx));
  3521. }
  3522. if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
  3523. vmcs_write64(EOI_EXIT_BITMAP0, 0);
  3524. vmcs_write64(EOI_EXIT_BITMAP1, 0);
  3525. vmcs_write64(EOI_EXIT_BITMAP2, 0);
  3526. vmcs_write64(EOI_EXIT_BITMAP3, 0);
  3527. vmcs_write16(GUEST_INTR_STATUS, 0);
  3528. vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
  3529. vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
  3530. }
  3531. if (ple_gap) {
  3532. vmcs_write32(PLE_GAP, ple_gap);
  3533. vmcs_write32(PLE_WINDOW, ple_window);
  3534. }
  3535. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  3536. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  3537. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3538. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3539. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3540. vmx_set_constant_host_state(vmx);
  3541. #ifdef CONFIG_X86_64
  3542. rdmsrl(MSR_FS_BASE, a);
  3543. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3544. rdmsrl(MSR_GS_BASE, a);
  3545. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3546. #else
  3547. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3548. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3549. #endif
  3550. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3551. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3552. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3553. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3554. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3555. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3556. u32 msr_low, msr_high;
  3557. u64 host_pat;
  3558. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3559. host_pat = msr_low | ((u64) msr_high << 32);
  3560. /* Write the default value follow host pat */
  3561. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3562. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3563. vmx->vcpu.arch.pat = host_pat;
  3564. }
  3565. for (i = 0; i < NR_VMX_MSR; ++i) {
  3566. u32 index = vmx_msr_index[i];
  3567. u32 data_low, data_high;
  3568. int j = vmx->nmsrs;
  3569. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3570. continue;
  3571. if (wrmsr_safe(index, data_low, data_high) < 0)
  3572. continue;
  3573. vmx->guest_msrs[j].index = i;
  3574. vmx->guest_msrs[j].data = 0;
  3575. vmx->guest_msrs[j].mask = -1ull;
  3576. ++vmx->nmsrs;
  3577. }
  3578. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3579. /* 22.2.1, 20.8.1 */
  3580. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3581. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3582. set_cr4_guest_host_mask(vmx);
  3583. return 0;
  3584. }
  3585. static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3586. {
  3587. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3588. u64 msr;
  3589. vmx->rmode.vm86_active = 0;
  3590. vmx->soft_vnmi_blocked = 0;
  3591. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3592. kvm_set_cr8(&vmx->vcpu, 0);
  3593. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3594. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3595. msr |= MSR_IA32_APICBASE_BSP;
  3596. kvm_set_apic_base(&vmx->vcpu, msr);
  3597. vmx_segment_cache_clear(vmx);
  3598. seg_setup(VCPU_SREG_CS);
  3599. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3600. vmcs_write32(GUEST_CS_BASE, 0xffff0000);
  3601. seg_setup(VCPU_SREG_DS);
  3602. seg_setup(VCPU_SREG_ES);
  3603. seg_setup(VCPU_SREG_FS);
  3604. seg_setup(VCPU_SREG_GS);
  3605. seg_setup(VCPU_SREG_SS);
  3606. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3607. vmcs_writel(GUEST_TR_BASE, 0);
  3608. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3609. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3610. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3611. vmcs_writel(GUEST_LDTR_BASE, 0);
  3612. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3613. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3614. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3615. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3616. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3617. vmcs_writel(GUEST_RFLAGS, 0x02);
  3618. kvm_rip_write(vcpu, 0xfff0);
  3619. vmcs_writel(GUEST_GDTR_BASE, 0);
  3620. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3621. vmcs_writel(GUEST_IDTR_BASE, 0);
  3622. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3623. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3624. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3625. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3626. /* Special registers */
  3627. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3628. setup_msrs(vmx);
  3629. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3630. if (cpu_has_vmx_tpr_shadow()) {
  3631. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3632. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3633. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3634. __pa(vmx->vcpu.arch.apic->regs));
  3635. vmcs_write32(TPR_THRESHOLD, 0);
  3636. }
  3637. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3638. vmcs_write64(APIC_ACCESS_ADDR,
  3639. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3640. if (vmx_vm_has_apicv(vcpu->kvm))
  3641. memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
  3642. if (vmx->vpid != 0)
  3643. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3644. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3645. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3646. vmx_set_cr4(&vmx->vcpu, 0);
  3647. vmx_set_efer(&vmx->vcpu, 0);
  3648. vmx_fpu_activate(&vmx->vcpu);
  3649. update_exception_bitmap(&vmx->vcpu);
  3650. vpid_sync_context(vmx);
  3651. }
  3652. /*
  3653. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3654. * For most existing hypervisors, this will always return true.
  3655. */
  3656. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3657. {
  3658. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3659. PIN_BASED_EXT_INTR_MASK;
  3660. }
  3661. static void enable_irq_window(struct kvm_vcpu *vcpu)
  3662. {
  3663. u32 cpu_based_vm_exec_control;
  3664. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3665. /*
  3666. * We get here if vmx_interrupt_allowed() said we can't
  3667. * inject to L1 now because L2 must run. Ask L2 to exit
  3668. * right after entry, so we can inject to L1 more promptly.
  3669. */
  3670. kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
  3671. return;
  3672. }
  3673. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3674. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3675. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3676. }
  3677. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  3678. {
  3679. u32 cpu_based_vm_exec_control;
  3680. if (!cpu_has_virtual_nmis()) {
  3681. enable_irq_window(vcpu);
  3682. return;
  3683. }
  3684. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
  3685. enable_irq_window(vcpu);
  3686. return;
  3687. }
  3688. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3689. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3690. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3691. }
  3692. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3693. {
  3694. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3695. uint32_t intr;
  3696. int irq = vcpu->arch.interrupt.nr;
  3697. trace_kvm_inj_virq(irq);
  3698. ++vcpu->stat.irq_injections;
  3699. if (vmx->rmode.vm86_active) {
  3700. int inc_eip = 0;
  3701. if (vcpu->arch.interrupt.soft)
  3702. inc_eip = vcpu->arch.event_exit_inst_len;
  3703. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3704. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3705. return;
  3706. }
  3707. intr = irq | INTR_INFO_VALID_MASK;
  3708. if (vcpu->arch.interrupt.soft) {
  3709. intr |= INTR_TYPE_SOFT_INTR;
  3710. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3711. vmx->vcpu.arch.event_exit_inst_len);
  3712. } else
  3713. intr |= INTR_TYPE_EXT_INTR;
  3714. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3715. }
  3716. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3717. {
  3718. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3719. if (is_guest_mode(vcpu))
  3720. return;
  3721. if (!cpu_has_virtual_nmis()) {
  3722. /*
  3723. * Tracking the NMI-blocked state in software is built upon
  3724. * finding the next open IRQ window. This, in turn, depends on
  3725. * well-behaving guests: They have to keep IRQs disabled at
  3726. * least as long as the NMI handler runs. Otherwise we may
  3727. * cause NMI nesting, maybe breaking the guest. But as this is
  3728. * highly unlikely, we can live with the residual risk.
  3729. */
  3730. vmx->soft_vnmi_blocked = 1;
  3731. vmx->vnmi_blocked_time = 0;
  3732. }
  3733. ++vcpu->stat.nmi_injections;
  3734. vmx->nmi_known_unmasked = false;
  3735. if (vmx->rmode.vm86_active) {
  3736. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3737. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3738. return;
  3739. }
  3740. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3741. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3742. }
  3743. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3744. {
  3745. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3746. return 0;
  3747. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3748. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3749. | GUEST_INTR_STATE_NMI));
  3750. }
  3751. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3752. {
  3753. if (!cpu_has_virtual_nmis())
  3754. return to_vmx(vcpu)->soft_vnmi_blocked;
  3755. if (to_vmx(vcpu)->nmi_known_unmasked)
  3756. return false;
  3757. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3758. }
  3759. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3760. {
  3761. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3762. if (!cpu_has_virtual_nmis()) {
  3763. if (vmx->soft_vnmi_blocked != masked) {
  3764. vmx->soft_vnmi_blocked = masked;
  3765. vmx->vnmi_blocked_time = 0;
  3766. }
  3767. } else {
  3768. vmx->nmi_known_unmasked = !masked;
  3769. if (masked)
  3770. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3771. GUEST_INTR_STATE_NMI);
  3772. else
  3773. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3774. GUEST_INTR_STATE_NMI);
  3775. }
  3776. }
  3777. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3778. {
  3779. if (is_guest_mode(vcpu)) {
  3780. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3781. if (to_vmx(vcpu)->nested.nested_run_pending)
  3782. return 0;
  3783. if (nested_exit_on_intr(vcpu)) {
  3784. nested_vmx_vmexit(vcpu);
  3785. vmcs12->vm_exit_reason =
  3786. EXIT_REASON_EXTERNAL_INTERRUPT;
  3787. vmcs12->vm_exit_intr_info = 0;
  3788. /*
  3789. * fall through to normal code, but now in L1, not L2
  3790. */
  3791. }
  3792. }
  3793. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  3794. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3795. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  3796. }
  3797. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  3798. {
  3799. int ret;
  3800. struct kvm_userspace_memory_region tss_mem = {
  3801. .slot = TSS_PRIVATE_MEMSLOT,
  3802. .guest_phys_addr = addr,
  3803. .memory_size = PAGE_SIZE * 3,
  3804. .flags = 0,
  3805. };
  3806. ret = kvm_set_memory_region(kvm, &tss_mem);
  3807. if (ret)
  3808. return ret;
  3809. kvm->arch.tss_addr = addr;
  3810. if (!init_rmode_tss(kvm))
  3811. return -ENOMEM;
  3812. return 0;
  3813. }
  3814. static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
  3815. {
  3816. switch (vec) {
  3817. case BP_VECTOR:
  3818. /*
  3819. * Update instruction length as we may reinject the exception
  3820. * from user space while in guest debugging mode.
  3821. */
  3822. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  3823. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3824. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  3825. return false;
  3826. /* fall through */
  3827. case DB_VECTOR:
  3828. if (vcpu->guest_debug &
  3829. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  3830. return false;
  3831. /* fall through */
  3832. case DE_VECTOR:
  3833. case OF_VECTOR:
  3834. case BR_VECTOR:
  3835. case UD_VECTOR:
  3836. case DF_VECTOR:
  3837. case SS_VECTOR:
  3838. case GP_VECTOR:
  3839. case MF_VECTOR:
  3840. return true;
  3841. break;
  3842. }
  3843. return false;
  3844. }
  3845. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  3846. int vec, u32 err_code)
  3847. {
  3848. /*
  3849. * Instruction with address size override prefix opcode 0x67
  3850. * Cause the #SS fault with 0 error code in VM86 mode.
  3851. */
  3852. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
  3853. if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
  3854. if (vcpu->arch.halt_request) {
  3855. vcpu->arch.halt_request = 0;
  3856. return kvm_emulate_halt(vcpu);
  3857. }
  3858. return 1;
  3859. }
  3860. return 0;
  3861. }
  3862. /*
  3863. * Forward all other exceptions that are valid in real mode.
  3864. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  3865. * the required debugging infrastructure rework.
  3866. */
  3867. kvm_queue_exception(vcpu, vec);
  3868. return 1;
  3869. }
  3870. /*
  3871. * Trigger machine check on the host. We assume all the MSRs are already set up
  3872. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  3873. * We pass a fake environment to the machine check handler because we want
  3874. * the guest to be always treated like user space, no matter what context
  3875. * it used internally.
  3876. */
  3877. static void kvm_machine_check(void)
  3878. {
  3879. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  3880. struct pt_regs regs = {
  3881. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  3882. .flags = X86_EFLAGS_IF,
  3883. };
  3884. do_machine_check(&regs, 0);
  3885. #endif
  3886. }
  3887. static int handle_machine_check(struct kvm_vcpu *vcpu)
  3888. {
  3889. /* already handled by vcpu_run */
  3890. return 1;
  3891. }
  3892. static int handle_exception(struct kvm_vcpu *vcpu)
  3893. {
  3894. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3895. struct kvm_run *kvm_run = vcpu->run;
  3896. u32 intr_info, ex_no, error_code;
  3897. unsigned long cr2, rip, dr6;
  3898. u32 vect_info;
  3899. enum emulation_result er;
  3900. vect_info = vmx->idt_vectoring_info;
  3901. intr_info = vmx->exit_intr_info;
  3902. if (is_machine_check(intr_info))
  3903. return handle_machine_check(vcpu);
  3904. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  3905. return 1; /* already handled by vmx_vcpu_run() */
  3906. if (is_no_device(intr_info)) {
  3907. vmx_fpu_activate(vcpu);
  3908. return 1;
  3909. }
  3910. if (is_invalid_opcode(intr_info)) {
  3911. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  3912. if (er != EMULATE_DONE)
  3913. kvm_queue_exception(vcpu, UD_VECTOR);
  3914. return 1;
  3915. }
  3916. error_code = 0;
  3917. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  3918. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  3919. /*
  3920. * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
  3921. * MMIO, it is better to report an internal error.
  3922. * See the comments in vmx_handle_exit.
  3923. */
  3924. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  3925. !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
  3926. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3927. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  3928. vcpu->run->internal.ndata = 2;
  3929. vcpu->run->internal.data[0] = vect_info;
  3930. vcpu->run->internal.data[1] = intr_info;
  3931. return 0;
  3932. }
  3933. if (is_page_fault(intr_info)) {
  3934. /* EPT won't cause page fault directly */
  3935. BUG_ON(enable_ept);
  3936. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  3937. trace_kvm_page_fault(cr2, error_code);
  3938. if (kvm_event_needs_reinjection(vcpu))
  3939. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  3940. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  3941. }
  3942. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  3943. if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
  3944. return handle_rmode_exception(vcpu, ex_no, error_code);
  3945. switch (ex_no) {
  3946. case DB_VECTOR:
  3947. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  3948. if (!(vcpu->guest_debug &
  3949. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  3950. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  3951. kvm_queue_exception(vcpu, DB_VECTOR);
  3952. return 1;
  3953. }
  3954. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  3955. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  3956. /* fall through */
  3957. case BP_VECTOR:
  3958. /*
  3959. * Update instruction length as we may reinject #BP from
  3960. * user space while in guest debugging mode. Reading it for
  3961. * #DB as well causes no harm, it is not used in that case.
  3962. */
  3963. vmx->vcpu.arch.event_exit_inst_len =
  3964. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3965. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  3966. rip = kvm_rip_read(vcpu);
  3967. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  3968. kvm_run->debug.arch.exception = ex_no;
  3969. break;
  3970. default:
  3971. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  3972. kvm_run->ex.exception = ex_no;
  3973. kvm_run->ex.error_code = error_code;
  3974. break;
  3975. }
  3976. return 0;
  3977. }
  3978. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  3979. {
  3980. ++vcpu->stat.irq_exits;
  3981. return 1;
  3982. }
  3983. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  3984. {
  3985. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  3986. return 0;
  3987. }
  3988. static int handle_io(struct kvm_vcpu *vcpu)
  3989. {
  3990. unsigned long exit_qualification;
  3991. int size, in, string;
  3992. unsigned port;
  3993. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3994. string = (exit_qualification & 16) != 0;
  3995. in = (exit_qualification & 8) != 0;
  3996. ++vcpu->stat.io_exits;
  3997. if (string || in)
  3998. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  3999. port = exit_qualification >> 16;
  4000. size = (exit_qualification & 7) + 1;
  4001. skip_emulated_instruction(vcpu);
  4002. return kvm_fast_pio_out(vcpu, size, port);
  4003. }
  4004. static void
  4005. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  4006. {
  4007. /*
  4008. * Patch in the VMCALL instruction:
  4009. */
  4010. hypercall[0] = 0x0f;
  4011. hypercall[1] = 0x01;
  4012. hypercall[2] = 0xc1;
  4013. }
  4014. /* called to set cr0 as appropriate for a mov-to-cr0 exit. */
  4015. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  4016. {
  4017. if (is_guest_mode(vcpu)) {
  4018. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4019. unsigned long orig_val = val;
  4020. /*
  4021. * We get here when L2 changed cr0 in a way that did not change
  4022. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  4023. * but did change L0 shadowed bits. So we first calculate the
  4024. * effective cr0 value that L1 would like to write into the
  4025. * hardware. It consists of the L2-owned bits from the new
  4026. * value combined with the L1-owned bits from L1's guest_cr0.
  4027. */
  4028. val = (val & ~vmcs12->cr0_guest_host_mask) |
  4029. (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
  4030. /* TODO: will have to take unrestricted guest mode into
  4031. * account */
  4032. if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
  4033. return 1;
  4034. if (kvm_set_cr0(vcpu, val))
  4035. return 1;
  4036. vmcs_writel(CR0_READ_SHADOW, orig_val);
  4037. return 0;
  4038. } else {
  4039. if (to_vmx(vcpu)->nested.vmxon &&
  4040. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  4041. return 1;
  4042. return kvm_set_cr0(vcpu, val);
  4043. }
  4044. }
  4045. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  4046. {
  4047. if (is_guest_mode(vcpu)) {
  4048. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4049. unsigned long orig_val = val;
  4050. /* analogously to handle_set_cr0 */
  4051. val = (val & ~vmcs12->cr4_guest_host_mask) |
  4052. (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
  4053. if (kvm_set_cr4(vcpu, val))
  4054. return 1;
  4055. vmcs_writel(CR4_READ_SHADOW, orig_val);
  4056. return 0;
  4057. } else
  4058. return kvm_set_cr4(vcpu, val);
  4059. }
  4060. /* called to set cr0 as approriate for clts instruction exit. */
  4061. static void handle_clts(struct kvm_vcpu *vcpu)
  4062. {
  4063. if (is_guest_mode(vcpu)) {
  4064. /*
  4065. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  4066. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  4067. * just pretend it's off (also in arch.cr0 for fpu_activate).
  4068. */
  4069. vmcs_writel(CR0_READ_SHADOW,
  4070. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  4071. vcpu->arch.cr0 &= ~X86_CR0_TS;
  4072. } else
  4073. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  4074. }
  4075. static int handle_cr(struct kvm_vcpu *vcpu)
  4076. {
  4077. unsigned long exit_qualification, val;
  4078. int cr;
  4079. int reg;
  4080. int err;
  4081. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4082. cr = exit_qualification & 15;
  4083. reg = (exit_qualification >> 8) & 15;
  4084. switch ((exit_qualification >> 4) & 3) {
  4085. case 0: /* mov to cr */
  4086. val = kvm_register_read(vcpu, reg);
  4087. trace_kvm_cr_write(cr, val);
  4088. switch (cr) {
  4089. case 0:
  4090. err = handle_set_cr0(vcpu, val);
  4091. kvm_complete_insn_gp(vcpu, err);
  4092. return 1;
  4093. case 3:
  4094. err = kvm_set_cr3(vcpu, val);
  4095. kvm_complete_insn_gp(vcpu, err);
  4096. return 1;
  4097. case 4:
  4098. err = handle_set_cr4(vcpu, val);
  4099. kvm_complete_insn_gp(vcpu, err);
  4100. return 1;
  4101. case 8: {
  4102. u8 cr8_prev = kvm_get_cr8(vcpu);
  4103. u8 cr8 = kvm_register_read(vcpu, reg);
  4104. err = kvm_set_cr8(vcpu, cr8);
  4105. kvm_complete_insn_gp(vcpu, err);
  4106. if (irqchip_in_kernel(vcpu->kvm))
  4107. return 1;
  4108. if (cr8_prev <= cr8)
  4109. return 1;
  4110. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  4111. return 0;
  4112. }
  4113. }
  4114. break;
  4115. case 2: /* clts */
  4116. handle_clts(vcpu);
  4117. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  4118. skip_emulated_instruction(vcpu);
  4119. vmx_fpu_activate(vcpu);
  4120. return 1;
  4121. case 1: /*mov from cr*/
  4122. switch (cr) {
  4123. case 3:
  4124. val = kvm_read_cr3(vcpu);
  4125. kvm_register_write(vcpu, reg, val);
  4126. trace_kvm_cr_read(cr, val);
  4127. skip_emulated_instruction(vcpu);
  4128. return 1;
  4129. case 8:
  4130. val = kvm_get_cr8(vcpu);
  4131. kvm_register_write(vcpu, reg, val);
  4132. trace_kvm_cr_read(cr, val);
  4133. skip_emulated_instruction(vcpu);
  4134. return 1;
  4135. }
  4136. break;
  4137. case 3: /* lmsw */
  4138. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  4139. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  4140. kvm_lmsw(vcpu, val);
  4141. skip_emulated_instruction(vcpu);
  4142. return 1;
  4143. default:
  4144. break;
  4145. }
  4146. vcpu->run->exit_reason = 0;
  4147. vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  4148. (int)(exit_qualification >> 4) & 3, cr);
  4149. return 0;
  4150. }
  4151. static int handle_dr(struct kvm_vcpu *vcpu)
  4152. {
  4153. unsigned long exit_qualification;
  4154. int dr, reg;
  4155. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  4156. if (!kvm_require_cpl(vcpu, 0))
  4157. return 1;
  4158. dr = vmcs_readl(GUEST_DR7);
  4159. if (dr & DR7_GD) {
  4160. /*
  4161. * As the vm-exit takes precedence over the debug trap, we
  4162. * need to emulate the latter, either for the host or the
  4163. * guest debugging itself.
  4164. */
  4165. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4166. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  4167. vcpu->run->debug.arch.dr7 = dr;
  4168. vcpu->run->debug.arch.pc =
  4169. vmcs_readl(GUEST_CS_BASE) +
  4170. vmcs_readl(GUEST_RIP);
  4171. vcpu->run->debug.arch.exception = DB_VECTOR;
  4172. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  4173. return 0;
  4174. } else {
  4175. vcpu->arch.dr7 &= ~DR7_GD;
  4176. vcpu->arch.dr6 |= DR6_BD;
  4177. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  4178. kvm_queue_exception(vcpu, DB_VECTOR);
  4179. return 1;
  4180. }
  4181. }
  4182. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4183. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  4184. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  4185. if (exit_qualification & TYPE_MOV_FROM_DR) {
  4186. unsigned long val;
  4187. if (!kvm_get_dr(vcpu, dr, &val))
  4188. kvm_register_write(vcpu, reg, val);
  4189. } else
  4190. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  4191. skip_emulated_instruction(vcpu);
  4192. return 1;
  4193. }
  4194. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  4195. {
  4196. vmcs_writel(GUEST_DR7, val);
  4197. }
  4198. static int handle_cpuid(struct kvm_vcpu *vcpu)
  4199. {
  4200. kvm_emulate_cpuid(vcpu);
  4201. return 1;
  4202. }
  4203. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  4204. {
  4205. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4206. u64 data;
  4207. if (vmx_get_msr(vcpu, ecx, &data)) {
  4208. trace_kvm_msr_read_ex(ecx);
  4209. kvm_inject_gp(vcpu, 0);
  4210. return 1;
  4211. }
  4212. trace_kvm_msr_read(ecx, data);
  4213. /* FIXME: handling of bits 32:63 of rax, rdx */
  4214. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  4215. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  4216. skip_emulated_instruction(vcpu);
  4217. return 1;
  4218. }
  4219. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  4220. {
  4221. struct msr_data msr;
  4222. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4223. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  4224. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  4225. msr.data = data;
  4226. msr.index = ecx;
  4227. msr.host_initiated = false;
  4228. if (vmx_set_msr(vcpu, &msr) != 0) {
  4229. trace_kvm_msr_write_ex(ecx, data);
  4230. kvm_inject_gp(vcpu, 0);
  4231. return 1;
  4232. }
  4233. trace_kvm_msr_write(ecx, data);
  4234. skip_emulated_instruction(vcpu);
  4235. return 1;
  4236. }
  4237. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  4238. {
  4239. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4240. return 1;
  4241. }
  4242. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  4243. {
  4244. u32 cpu_based_vm_exec_control;
  4245. /* clear pending irq */
  4246. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4247. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  4248. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4249. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4250. ++vcpu->stat.irq_window_exits;
  4251. /*
  4252. * If the user space waits to inject interrupts, exit as soon as
  4253. * possible
  4254. */
  4255. if (!irqchip_in_kernel(vcpu->kvm) &&
  4256. vcpu->run->request_interrupt_window &&
  4257. !kvm_cpu_has_interrupt(vcpu)) {
  4258. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  4259. return 0;
  4260. }
  4261. return 1;
  4262. }
  4263. static int handle_halt(struct kvm_vcpu *vcpu)
  4264. {
  4265. skip_emulated_instruction(vcpu);
  4266. return kvm_emulate_halt(vcpu);
  4267. }
  4268. static int handle_vmcall(struct kvm_vcpu *vcpu)
  4269. {
  4270. skip_emulated_instruction(vcpu);
  4271. kvm_emulate_hypercall(vcpu);
  4272. return 1;
  4273. }
  4274. static int handle_invd(struct kvm_vcpu *vcpu)
  4275. {
  4276. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4277. }
  4278. static int handle_invlpg(struct kvm_vcpu *vcpu)
  4279. {
  4280. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4281. kvm_mmu_invlpg(vcpu, exit_qualification);
  4282. skip_emulated_instruction(vcpu);
  4283. return 1;
  4284. }
  4285. static int handle_rdpmc(struct kvm_vcpu *vcpu)
  4286. {
  4287. int err;
  4288. err = kvm_rdpmc(vcpu);
  4289. kvm_complete_insn_gp(vcpu, err);
  4290. return 1;
  4291. }
  4292. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  4293. {
  4294. skip_emulated_instruction(vcpu);
  4295. kvm_emulate_wbinvd(vcpu);
  4296. return 1;
  4297. }
  4298. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  4299. {
  4300. u64 new_bv = kvm_read_edx_eax(vcpu);
  4301. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4302. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  4303. skip_emulated_instruction(vcpu);
  4304. return 1;
  4305. }
  4306. static int handle_apic_access(struct kvm_vcpu *vcpu)
  4307. {
  4308. if (likely(fasteoi)) {
  4309. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4310. int access_type, offset;
  4311. access_type = exit_qualification & APIC_ACCESS_TYPE;
  4312. offset = exit_qualification & APIC_ACCESS_OFFSET;
  4313. /*
  4314. * Sane guest uses MOV to write EOI, with written value
  4315. * not cared. So make a short-circuit here by avoiding
  4316. * heavy instruction emulation.
  4317. */
  4318. if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
  4319. (offset == APIC_EOI)) {
  4320. kvm_lapic_set_eoi(vcpu);
  4321. skip_emulated_instruction(vcpu);
  4322. return 1;
  4323. }
  4324. }
  4325. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4326. }
  4327. static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
  4328. {
  4329. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4330. int vector = exit_qualification & 0xff;
  4331. /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
  4332. kvm_apic_set_eoi_accelerated(vcpu, vector);
  4333. return 1;
  4334. }
  4335. static int handle_apic_write(struct kvm_vcpu *vcpu)
  4336. {
  4337. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4338. u32 offset = exit_qualification & 0xfff;
  4339. /* APIC-write VM exit is trap-like and thus no need to adjust IP */
  4340. kvm_apic_write_nodecode(vcpu, offset);
  4341. return 1;
  4342. }
  4343. static int handle_task_switch(struct kvm_vcpu *vcpu)
  4344. {
  4345. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4346. unsigned long exit_qualification;
  4347. bool has_error_code = false;
  4348. u32 error_code = 0;
  4349. u16 tss_selector;
  4350. int reason, type, idt_v, idt_index;
  4351. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  4352. idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
  4353. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  4354. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4355. reason = (u32)exit_qualification >> 30;
  4356. if (reason == TASK_SWITCH_GATE && idt_v) {
  4357. switch (type) {
  4358. case INTR_TYPE_NMI_INTR:
  4359. vcpu->arch.nmi_injected = false;
  4360. vmx_set_nmi_mask(vcpu, true);
  4361. break;
  4362. case INTR_TYPE_EXT_INTR:
  4363. case INTR_TYPE_SOFT_INTR:
  4364. kvm_clear_interrupt_queue(vcpu);
  4365. break;
  4366. case INTR_TYPE_HARD_EXCEPTION:
  4367. if (vmx->idt_vectoring_info &
  4368. VECTORING_INFO_DELIVER_CODE_MASK) {
  4369. has_error_code = true;
  4370. error_code =
  4371. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  4372. }
  4373. /* fall through */
  4374. case INTR_TYPE_SOFT_EXCEPTION:
  4375. kvm_clear_exception_queue(vcpu);
  4376. break;
  4377. default:
  4378. break;
  4379. }
  4380. }
  4381. tss_selector = exit_qualification;
  4382. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  4383. type != INTR_TYPE_EXT_INTR &&
  4384. type != INTR_TYPE_NMI_INTR))
  4385. skip_emulated_instruction(vcpu);
  4386. if (kvm_task_switch(vcpu, tss_selector,
  4387. type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
  4388. has_error_code, error_code) == EMULATE_FAIL) {
  4389. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4390. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4391. vcpu->run->internal.ndata = 0;
  4392. return 0;
  4393. }
  4394. /* clear all local breakpoint enable flags */
  4395. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  4396. /*
  4397. * TODO: What about debug traps on tss switch?
  4398. * Are we supposed to inject them and update dr6?
  4399. */
  4400. return 1;
  4401. }
  4402. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  4403. {
  4404. unsigned long exit_qualification;
  4405. gpa_t gpa;
  4406. u32 error_code;
  4407. int gla_validity;
  4408. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4409. gla_validity = (exit_qualification >> 7) & 0x3;
  4410. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  4411. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  4412. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  4413. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  4414. vmcs_readl(GUEST_LINEAR_ADDRESS));
  4415. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  4416. (long unsigned int)exit_qualification);
  4417. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4418. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  4419. return 0;
  4420. }
  4421. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4422. trace_kvm_page_fault(gpa, exit_qualification);
  4423. /* It is a write fault? */
  4424. error_code = exit_qualification & (1U << 1);
  4425. /* ept page table is present? */
  4426. error_code |= (exit_qualification >> 3) & 0x1;
  4427. return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
  4428. }
  4429. static u64 ept_rsvd_mask(u64 spte, int level)
  4430. {
  4431. int i;
  4432. u64 mask = 0;
  4433. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4434. mask |= (1ULL << i);
  4435. if (level > 2)
  4436. /* bits 7:3 reserved */
  4437. mask |= 0xf8;
  4438. else if (level == 2) {
  4439. if (spte & (1ULL << 7))
  4440. /* 2MB ref, bits 20:12 reserved */
  4441. mask |= 0x1ff000;
  4442. else
  4443. /* bits 6:3 reserved */
  4444. mask |= 0x78;
  4445. }
  4446. return mask;
  4447. }
  4448. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4449. int level)
  4450. {
  4451. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4452. /* 010b (write-only) */
  4453. WARN_ON((spte & 0x7) == 0x2);
  4454. /* 110b (write/execute) */
  4455. WARN_ON((spte & 0x7) == 0x6);
  4456. /* 100b (execute-only) and value not supported by logical processor */
  4457. if (!cpu_has_vmx_ept_execute_only())
  4458. WARN_ON((spte & 0x7) == 0x4);
  4459. /* not 000b */
  4460. if ((spte & 0x7)) {
  4461. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4462. if (rsvd_bits != 0) {
  4463. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4464. __func__, rsvd_bits);
  4465. WARN_ON(1);
  4466. }
  4467. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4468. u64 ept_mem_type = (spte & 0x38) >> 3;
  4469. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4470. ept_mem_type == 7) {
  4471. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4472. __func__, ept_mem_type);
  4473. WARN_ON(1);
  4474. }
  4475. }
  4476. }
  4477. }
  4478. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4479. {
  4480. u64 sptes[4];
  4481. int nr_sptes, i, ret;
  4482. gpa_t gpa;
  4483. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4484. ret = handle_mmio_page_fault_common(vcpu, gpa, true);
  4485. if (likely(ret == 1))
  4486. return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
  4487. EMULATE_DONE;
  4488. if (unlikely(!ret))
  4489. return 1;
  4490. /* It is the real ept misconfig */
  4491. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4492. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4493. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4494. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4495. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4496. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4497. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4498. return 0;
  4499. }
  4500. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4501. {
  4502. u32 cpu_based_vm_exec_control;
  4503. /* clear pending NMI */
  4504. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4505. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4506. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4507. ++vcpu->stat.nmi_window_exits;
  4508. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4509. return 1;
  4510. }
  4511. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4512. {
  4513. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4514. enum emulation_result err = EMULATE_DONE;
  4515. int ret = 1;
  4516. u32 cpu_exec_ctrl;
  4517. bool intr_window_requested;
  4518. unsigned count = 130;
  4519. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4520. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4521. while (!guest_state_valid(vcpu) && count-- != 0) {
  4522. if (intr_window_requested && vmx_interrupt_allowed(vcpu))
  4523. return handle_interrupt_window(&vmx->vcpu);
  4524. if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
  4525. return 1;
  4526. err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
  4527. if (err == EMULATE_DO_MMIO) {
  4528. ret = 0;
  4529. goto out;
  4530. }
  4531. if (err != EMULATE_DONE) {
  4532. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4533. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4534. vcpu->run->internal.ndata = 0;
  4535. return 0;
  4536. }
  4537. if (signal_pending(current))
  4538. goto out;
  4539. if (need_resched())
  4540. schedule();
  4541. }
  4542. vmx->emulation_required = emulation_required(vcpu);
  4543. out:
  4544. return ret;
  4545. }
  4546. /*
  4547. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4548. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4549. */
  4550. static int handle_pause(struct kvm_vcpu *vcpu)
  4551. {
  4552. skip_emulated_instruction(vcpu);
  4553. kvm_vcpu_on_spin(vcpu);
  4554. return 1;
  4555. }
  4556. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4557. {
  4558. kvm_queue_exception(vcpu, UD_VECTOR);
  4559. return 1;
  4560. }
  4561. /*
  4562. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4563. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4564. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4565. * allows keeping them loaded on the processor, and in the future will allow
  4566. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4567. * every entry if they never change.
  4568. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4569. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4570. *
  4571. * The following functions allocate and free a vmcs02 in this pool.
  4572. */
  4573. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4574. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4575. {
  4576. struct vmcs02_list *item;
  4577. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4578. if (item->vmptr == vmx->nested.current_vmptr) {
  4579. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4580. return &item->vmcs02;
  4581. }
  4582. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4583. /* Recycle the least recently used VMCS. */
  4584. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4585. struct vmcs02_list, list);
  4586. item->vmptr = vmx->nested.current_vmptr;
  4587. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4588. return &item->vmcs02;
  4589. }
  4590. /* Create a new VMCS */
  4591. item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4592. if (!item)
  4593. return NULL;
  4594. item->vmcs02.vmcs = alloc_vmcs();
  4595. if (!item->vmcs02.vmcs) {
  4596. kfree(item);
  4597. return NULL;
  4598. }
  4599. loaded_vmcs_init(&item->vmcs02);
  4600. item->vmptr = vmx->nested.current_vmptr;
  4601. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4602. vmx->nested.vmcs02_num++;
  4603. return &item->vmcs02;
  4604. }
  4605. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4606. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4607. {
  4608. struct vmcs02_list *item;
  4609. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4610. if (item->vmptr == vmptr) {
  4611. free_loaded_vmcs(&item->vmcs02);
  4612. list_del(&item->list);
  4613. kfree(item);
  4614. vmx->nested.vmcs02_num--;
  4615. return;
  4616. }
  4617. }
  4618. /*
  4619. * Free all VMCSs saved for this vcpu, except the one pointed by
  4620. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4621. * currently used, if running L2), and vmcs01 when running L2.
  4622. */
  4623. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4624. {
  4625. struct vmcs02_list *item, *n;
  4626. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4627. if (vmx->loaded_vmcs != &item->vmcs02)
  4628. free_loaded_vmcs(&item->vmcs02);
  4629. list_del(&item->list);
  4630. kfree(item);
  4631. }
  4632. vmx->nested.vmcs02_num = 0;
  4633. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4634. free_loaded_vmcs(&vmx->vmcs01);
  4635. }
  4636. /*
  4637. * Emulate the VMXON instruction.
  4638. * Currently, we just remember that VMX is active, and do not save or even
  4639. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4640. * do not currently need to store anything in that guest-allocated memory
  4641. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4642. * argument is different from the VMXON pointer (which the spec says they do).
  4643. */
  4644. static int handle_vmon(struct kvm_vcpu *vcpu)
  4645. {
  4646. struct kvm_segment cs;
  4647. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4648. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4649. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4650. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4651. * Otherwise, we should fail with #UD. We test these now:
  4652. */
  4653. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4654. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4655. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4656. kvm_queue_exception(vcpu, UD_VECTOR);
  4657. return 1;
  4658. }
  4659. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4660. if (is_long_mode(vcpu) && !cs.l) {
  4661. kvm_queue_exception(vcpu, UD_VECTOR);
  4662. return 1;
  4663. }
  4664. if (vmx_get_cpl(vcpu)) {
  4665. kvm_inject_gp(vcpu, 0);
  4666. return 1;
  4667. }
  4668. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4669. vmx->nested.vmcs02_num = 0;
  4670. vmx->nested.vmxon = true;
  4671. skip_emulated_instruction(vcpu);
  4672. return 1;
  4673. }
  4674. /*
  4675. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4676. * for running VMX instructions (except VMXON, whose prerequisites are
  4677. * slightly different). It also specifies what exception to inject otherwise.
  4678. */
  4679. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4680. {
  4681. struct kvm_segment cs;
  4682. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4683. if (!vmx->nested.vmxon) {
  4684. kvm_queue_exception(vcpu, UD_VECTOR);
  4685. return 0;
  4686. }
  4687. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4688. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  4689. (is_long_mode(vcpu) && !cs.l)) {
  4690. kvm_queue_exception(vcpu, UD_VECTOR);
  4691. return 0;
  4692. }
  4693. if (vmx_get_cpl(vcpu)) {
  4694. kvm_inject_gp(vcpu, 0);
  4695. return 0;
  4696. }
  4697. return 1;
  4698. }
  4699. /*
  4700. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  4701. * just stops using VMX.
  4702. */
  4703. static void free_nested(struct vcpu_vmx *vmx)
  4704. {
  4705. if (!vmx->nested.vmxon)
  4706. return;
  4707. vmx->nested.vmxon = false;
  4708. if (vmx->nested.current_vmptr != -1ull) {
  4709. kunmap(vmx->nested.current_vmcs12_page);
  4710. nested_release_page(vmx->nested.current_vmcs12_page);
  4711. vmx->nested.current_vmptr = -1ull;
  4712. vmx->nested.current_vmcs12 = NULL;
  4713. }
  4714. /* Unpin physical memory we referred to in current vmcs02 */
  4715. if (vmx->nested.apic_access_page) {
  4716. nested_release_page(vmx->nested.apic_access_page);
  4717. vmx->nested.apic_access_page = 0;
  4718. }
  4719. nested_free_all_saved_vmcss(vmx);
  4720. }
  4721. /* Emulate the VMXOFF instruction */
  4722. static int handle_vmoff(struct kvm_vcpu *vcpu)
  4723. {
  4724. if (!nested_vmx_check_permission(vcpu))
  4725. return 1;
  4726. free_nested(to_vmx(vcpu));
  4727. skip_emulated_instruction(vcpu);
  4728. return 1;
  4729. }
  4730. /*
  4731. * Decode the memory-address operand of a vmx instruction, as recorded on an
  4732. * exit caused by such an instruction (run by a guest hypervisor).
  4733. * On success, returns 0. When the operand is invalid, returns 1 and throws
  4734. * #UD or #GP.
  4735. */
  4736. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  4737. unsigned long exit_qualification,
  4738. u32 vmx_instruction_info, gva_t *ret)
  4739. {
  4740. /*
  4741. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  4742. * Execution", on an exit, vmx_instruction_info holds most of the
  4743. * addressing components of the operand. Only the displacement part
  4744. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  4745. * For how an actual address is calculated from all these components,
  4746. * refer to Vol. 1, "Operand Addressing".
  4747. */
  4748. int scaling = vmx_instruction_info & 3;
  4749. int addr_size = (vmx_instruction_info >> 7) & 7;
  4750. bool is_reg = vmx_instruction_info & (1u << 10);
  4751. int seg_reg = (vmx_instruction_info >> 15) & 7;
  4752. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  4753. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  4754. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  4755. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  4756. if (is_reg) {
  4757. kvm_queue_exception(vcpu, UD_VECTOR);
  4758. return 1;
  4759. }
  4760. /* Addr = segment_base + offset */
  4761. /* offset = base + [index * scale] + displacement */
  4762. *ret = vmx_get_segment_base(vcpu, seg_reg);
  4763. if (base_is_valid)
  4764. *ret += kvm_register_read(vcpu, base_reg);
  4765. if (index_is_valid)
  4766. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  4767. *ret += exit_qualification; /* holds the displacement */
  4768. if (addr_size == 1) /* 32 bit */
  4769. *ret &= 0xffffffff;
  4770. /*
  4771. * TODO: throw #GP (and return 1) in various cases that the VM*
  4772. * instructions require it - e.g., offset beyond segment limit,
  4773. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  4774. * address, and so on. Currently these are not checked.
  4775. */
  4776. return 0;
  4777. }
  4778. /*
  4779. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4780. * set the success or error code of an emulated VMX instruction, as specified
  4781. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4782. */
  4783. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4784. {
  4785. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4786. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4787. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4788. }
  4789. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4790. {
  4791. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4792. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4793. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4794. | X86_EFLAGS_CF);
  4795. }
  4796. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4797. u32 vm_instruction_error)
  4798. {
  4799. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4800. /*
  4801. * failValid writes the error number to the current VMCS, which
  4802. * can't be done there isn't a current VMCS.
  4803. */
  4804. nested_vmx_failInvalid(vcpu);
  4805. return;
  4806. }
  4807. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4808. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4809. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4810. | X86_EFLAGS_ZF);
  4811. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4812. }
  4813. /* Emulate the VMCLEAR instruction */
  4814. static int handle_vmclear(struct kvm_vcpu *vcpu)
  4815. {
  4816. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4817. gva_t gva;
  4818. gpa_t vmptr;
  4819. struct vmcs12 *vmcs12;
  4820. struct page *page;
  4821. struct x86_exception e;
  4822. if (!nested_vmx_check_permission(vcpu))
  4823. return 1;
  4824. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4825. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4826. return 1;
  4827. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4828. sizeof(vmptr), &e)) {
  4829. kvm_inject_page_fault(vcpu, &e);
  4830. return 1;
  4831. }
  4832. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4833. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  4834. skip_emulated_instruction(vcpu);
  4835. return 1;
  4836. }
  4837. if (vmptr == vmx->nested.current_vmptr) {
  4838. kunmap(vmx->nested.current_vmcs12_page);
  4839. nested_release_page(vmx->nested.current_vmcs12_page);
  4840. vmx->nested.current_vmptr = -1ull;
  4841. vmx->nested.current_vmcs12 = NULL;
  4842. }
  4843. page = nested_get_page(vcpu, vmptr);
  4844. if (page == NULL) {
  4845. /*
  4846. * For accurate processor emulation, VMCLEAR beyond available
  4847. * physical memory should do nothing at all. However, it is
  4848. * possible that a nested vmx bug, not a guest hypervisor bug,
  4849. * resulted in this case, so let's shut down before doing any
  4850. * more damage:
  4851. */
  4852. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  4853. return 1;
  4854. }
  4855. vmcs12 = kmap(page);
  4856. vmcs12->launch_state = 0;
  4857. kunmap(page);
  4858. nested_release_page(page);
  4859. nested_free_vmcs02(vmx, vmptr);
  4860. skip_emulated_instruction(vcpu);
  4861. nested_vmx_succeed(vcpu);
  4862. return 1;
  4863. }
  4864. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  4865. /* Emulate the VMLAUNCH instruction */
  4866. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  4867. {
  4868. return nested_vmx_run(vcpu, true);
  4869. }
  4870. /* Emulate the VMRESUME instruction */
  4871. static int handle_vmresume(struct kvm_vcpu *vcpu)
  4872. {
  4873. return nested_vmx_run(vcpu, false);
  4874. }
  4875. enum vmcs_field_type {
  4876. VMCS_FIELD_TYPE_U16 = 0,
  4877. VMCS_FIELD_TYPE_U64 = 1,
  4878. VMCS_FIELD_TYPE_U32 = 2,
  4879. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  4880. };
  4881. static inline int vmcs_field_type(unsigned long field)
  4882. {
  4883. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  4884. return VMCS_FIELD_TYPE_U32;
  4885. return (field >> 13) & 0x3 ;
  4886. }
  4887. static inline int vmcs_field_readonly(unsigned long field)
  4888. {
  4889. return (((field >> 10) & 0x3) == 1);
  4890. }
  4891. /*
  4892. * Read a vmcs12 field. Since these can have varying lengths and we return
  4893. * one type, we chose the biggest type (u64) and zero-extend the return value
  4894. * to that size. Note that the caller, handle_vmread, might need to use only
  4895. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  4896. * 64-bit fields are to be returned).
  4897. */
  4898. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  4899. unsigned long field, u64 *ret)
  4900. {
  4901. short offset = vmcs_field_to_offset(field);
  4902. char *p;
  4903. if (offset < 0)
  4904. return 0;
  4905. p = ((char *)(get_vmcs12(vcpu))) + offset;
  4906. switch (vmcs_field_type(field)) {
  4907. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4908. *ret = *((natural_width *)p);
  4909. return 1;
  4910. case VMCS_FIELD_TYPE_U16:
  4911. *ret = *((u16 *)p);
  4912. return 1;
  4913. case VMCS_FIELD_TYPE_U32:
  4914. *ret = *((u32 *)p);
  4915. return 1;
  4916. case VMCS_FIELD_TYPE_U64:
  4917. *ret = *((u64 *)p);
  4918. return 1;
  4919. default:
  4920. return 0; /* can never happen. */
  4921. }
  4922. }
  4923. /*
  4924. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  4925. * used before) all generate the same failure when it is missing.
  4926. */
  4927. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  4928. {
  4929. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4930. if (vmx->nested.current_vmptr == -1ull) {
  4931. nested_vmx_failInvalid(vcpu);
  4932. skip_emulated_instruction(vcpu);
  4933. return 0;
  4934. }
  4935. return 1;
  4936. }
  4937. static int handle_vmread(struct kvm_vcpu *vcpu)
  4938. {
  4939. unsigned long field;
  4940. u64 field_value;
  4941. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4942. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4943. gva_t gva = 0;
  4944. if (!nested_vmx_check_permission(vcpu) ||
  4945. !nested_vmx_check_vmcs12(vcpu))
  4946. return 1;
  4947. /* Decode instruction info and find the field to read */
  4948. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4949. /* Read the field, zero-extended to a u64 field_value */
  4950. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  4951. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4952. skip_emulated_instruction(vcpu);
  4953. return 1;
  4954. }
  4955. /*
  4956. * Now copy part of this value to register or memory, as requested.
  4957. * Note that the number of bits actually copied is 32 or 64 depending
  4958. * on the guest's mode (32 or 64 bit), not on the given field's length.
  4959. */
  4960. if (vmx_instruction_info & (1u << 10)) {
  4961. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  4962. field_value);
  4963. } else {
  4964. if (get_vmx_mem_address(vcpu, exit_qualification,
  4965. vmx_instruction_info, &gva))
  4966. return 1;
  4967. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  4968. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  4969. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  4970. }
  4971. nested_vmx_succeed(vcpu);
  4972. skip_emulated_instruction(vcpu);
  4973. return 1;
  4974. }
  4975. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  4976. {
  4977. unsigned long field;
  4978. gva_t gva;
  4979. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4980. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4981. char *p;
  4982. short offset;
  4983. /* The value to write might be 32 or 64 bits, depending on L1's long
  4984. * mode, and eventually we need to write that into a field of several
  4985. * possible lengths. The code below first zero-extends the value to 64
  4986. * bit (field_value), and then copies only the approriate number of
  4987. * bits into the vmcs12 field.
  4988. */
  4989. u64 field_value = 0;
  4990. struct x86_exception e;
  4991. if (!nested_vmx_check_permission(vcpu) ||
  4992. !nested_vmx_check_vmcs12(vcpu))
  4993. return 1;
  4994. if (vmx_instruction_info & (1u << 10))
  4995. field_value = kvm_register_read(vcpu,
  4996. (((vmx_instruction_info) >> 3) & 0xf));
  4997. else {
  4998. if (get_vmx_mem_address(vcpu, exit_qualification,
  4999. vmx_instruction_info, &gva))
  5000. return 1;
  5001. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  5002. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  5003. kvm_inject_page_fault(vcpu, &e);
  5004. return 1;
  5005. }
  5006. }
  5007. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5008. if (vmcs_field_readonly(field)) {
  5009. nested_vmx_failValid(vcpu,
  5010. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  5011. skip_emulated_instruction(vcpu);
  5012. return 1;
  5013. }
  5014. offset = vmcs_field_to_offset(field);
  5015. if (offset < 0) {
  5016. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5017. skip_emulated_instruction(vcpu);
  5018. return 1;
  5019. }
  5020. p = ((char *) get_vmcs12(vcpu)) + offset;
  5021. switch (vmcs_field_type(field)) {
  5022. case VMCS_FIELD_TYPE_U16:
  5023. *(u16 *)p = field_value;
  5024. break;
  5025. case VMCS_FIELD_TYPE_U32:
  5026. *(u32 *)p = field_value;
  5027. break;
  5028. case VMCS_FIELD_TYPE_U64:
  5029. *(u64 *)p = field_value;
  5030. break;
  5031. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5032. *(natural_width *)p = field_value;
  5033. break;
  5034. default:
  5035. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5036. skip_emulated_instruction(vcpu);
  5037. return 1;
  5038. }
  5039. nested_vmx_succeed(vcpu);
  5040. skip_emulated_instruction(vcpu);
  5041. return 1;
  5042. }
  5043. /* Emulate the VMPTRLD instruction */
  5044. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  5045. {
  5046. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5047. gva_t gva;
  5048. gpa_t vmptr;
  5049. struct x86_exception e;
  5050. if (!nested_vmx_check_permission(vcpu))
  5051. return 1;
  5052. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5053. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  5054. return 1;
  5055. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  5056. sizeof(vmptr), &e)) {
  5057. kvm_inject_page_fault(vcpu, &e);
  5058. return 1;
  5059. }
  5060. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  5061. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  5062. skip_emulated_instruction(vcpu);
  5063. return 1;
  5064. }
  5065. if (vmx->nested.current_vmptr != vmptr) {
  5066. struct vmcs12 *new_vmcs12;
  5067. struct page *page;
  5068. page = nested_get_page(vcpu, vmptr);
  5069. if (page == NULL) {
  5070. nested_vmx_failInvalid(vcpu);
  5071. skip_emulated_instruction(vcpu);
  5072. return 1;
  5073. }
  5074. new_vmcs12 = kmap(page);
  5075. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  5076. kunmap(page);
  5077. nested_release_page_clean(page);
  5078. nested_vmx_failValid(vcpu,
  5079. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  5080. skip_emulated_instruction(vcpu);
  5081. return 1;
  5082. }
  5083. if (vmx->nested.current_vmptr != -1ull) {
  5084. kunmap(vmx->nested.current_vmcs12_page);
  5085. nested_release_page(vmx->nested.current_vmcs12_page);
  5086. }
  5087. vmx->nested.current_vmptr = vmptr;
  5088. vmx->nested.current_vmcs12 = new_vmcs12;
  5089. vmx->nested.current_vmcs12_page = page;
  5090. }
  5091. nested_vmx_succeed(vcpu);
  5092. skip_emulated_instruction(vcpu);
  5093. return 1;
  5094. }
  5095. /* Emulate the VMPTRST instruction */
  5096. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  5097. {
  5098. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5099. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5100. gva_t vmcs_gva;
  5101. struct x86_exception e;
  5102. if (!nested_vmx_check_permission(vcpu))
  5103. return 1;
  5104. if (get_vmx_mem_address(vcpu, exit_qualification,
  5105. vmx_instruction_info, &vmcs_gva))
  5106. return 1;
  5107. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  5108. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  5109. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  5110. sizeof(u64), &e)) {
  5111. kvm_inject_page_fault(vcpu, &e);
  5112. return 1;
  5113. }
  5114. nested_vmx_succeed(vcpu);
  5115. skip_emulated_instruction(vcpu);
  5116. return 1;
  5117. }
  5118. /*
  5119. * The exit handlers return 1 if the exit was handled fully and guest execution
  5120. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  5121. * to be done to userspace and return 0.
  5122. */
  5123. static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  5124. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  5125. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  5126. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  5127. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  5128. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  5129. [EXIT_REASON_CR_ACCESS] = handle_cr,
  5130. [EXIT_REASON_DR_ACCESS] = handle_dr,
  5131. [EXIT_REASON_CPUID] = handle_cpuid,
  5132. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  5133. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  5134. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  5135. [EXIT_REASON_HLT] = handle_halt,
  5136. [EXIT_REASON_INVD] = handle_invd,
  5137. [EXIT_REASON_INVLPG] = handle_invlpg,
  5138. [EXIT_REASON_RDPMC] = handle_rdpmc,
  5139. [EXIT_REASON_VMCALL] = handle_vmcall,
  5140. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  5141. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  5142. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  5143. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  5144. [EXIT_REASON_VMREAD] = handle_vmread,
  5145. [EXIT_REASON_VMRESUME] = handle_vmresume,
  5146. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  5147. [EXIT_REASON_VMOFF] = handle_vmoff,
  5148. [EXIT_REASON_VMON] = handle_vmon,
  5149. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  5150. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  5151. [EXIT_REASON_APIC_WRITE] = handle_apic_write,
  5152. [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
  5153. [EXIT_REASON_WBINVD] = handle_wbinvd,
  5154. [EXIT_REASON_XSETBV] = handle_xsetbv,
  5155. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  5156. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  5157. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  5158. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  5159. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  5160. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  5161. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  5162. };
  5163. static const int kvm_vmx_max_exit_handlers =
  5164. ARRAY_SIZE(kvm_vmx_exit_handlers);
  5165. static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
  5166. struct vmcs12 *vmcs12)
  5167. {
  5168. unsigned long exit_qualification;
  5169. gpa_t bitmap, last_bitmap;
  5170. unsigned int port;
  5171. int size;
  5172. u8 b;
  5173. if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
  5174. return 1;
  5175. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
  5176. return 0;
  5177. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5178. port = exit_qualification >> 16;
  5179. size = (exit_qualification & 7) + 1;
  5180. last_bitmap = (gpa_t)-1;
  5181. b = -1;
  5182. while (size > 0) {
  5183. if (port < 0x8000)
  5184. bitmap = vmcs12->io_bitmap_a;
  5185. else if (port < 0x10000)
  5186. bitmap = vmcs12->io_bitmap_b;
  5187. else
  5188. return 1;
  5189. bitmap += (port & 0x7fff) / 8;
  5190. if (last_bitmap != bitmap)
  5191. if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
  5192. return 1;
  5193. if (b & (1 << (port & 7)))
  5194. return 1;
  5195. port++;
  5196. size--;
  5197. last_bitmap = bitmap;
  5198. }
  5199. return 0;
  5200. }
  5201. /*
  5202. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  5203. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  5204. * disinterest in the current event (read or write a specific MSR) by using an
  5205. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  5206. */
  5207. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  5208. struct vmcs12 *vmcs12, u32 exit_reason)
  5209. {
  5210. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  5211. gpa_t bitmap;
  5212. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
  5213. return 1;
  5214. /*
  5215. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  5216. * for the four combinations of read/write and low/high MSR numbers.
  5217. * First we need to figure out which of the four to use:
  5218. */
  5219. bitmap = vmcs12->msr_bitmap;
  5220. if (exit_reason == EXIT_REASON_MSR_WRITE)
  5221. bitmap += 2048;
  5222. if (msr_index >= 0xc0000000) {
  5223. msr_index -= 0xc0000000;
  5224. bitmap += 1024;
  5225. }
  5226. /* Then read the msr_index'th bit from this bitmap: */
  5227. if (msr_index < 1024*8) {
  5228. unsigned char b;
  5229. if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
  5230. return 1;
  5231. return 1 & (b >> (msr_index & 7));
  5232. } else
  5233. return 1; /* let L1 handle the wrong parameter */
  5234. }
  5235. /*
  5236. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  5237. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  5238. * intercept (via guest_host_mask etc.) the current event.
  5239. */
  5240. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  5241. struct vmcs12 *vmcs12)
  5242. {
  5243. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5244. int cr = exit_qualification & 15;
  5245. int reg = (exit_qualification >> 8) & 15;
  5246. unsigned long val = kvm_register_read(vcpu, reg);
  5247. switch ((exit_qualification >> 4) & 3) {
  5248. case 0: /* mov to cr */
  5249. switch (cr) {
  5250. case 0:
  5251. if (vmcs12->cr0_guest_host_mask &
  5252. (val ^ vmcs12->cr0_read_shadow))
  5253. return 1;
  5254. break;
  5255. case 3:
  5256. if ((vmcs12->cr3_target_count >= 1 &&
  5257. vmcs12->cr3_target_value0 == val) ||
  5258. (vmcs12->cr3_target_count >= 2 &&
  5259. vmcs12->cr3_target_value1 == val) ||
  5260. (vmcs12->cr3_target_count >= 3 &&
  5261. vmcs12->cr3_target_value2 == val) ||
  5262. (vmcs12->cr3_target_count >= 4 &&
  5263. vmcs12->cr3_target_value3 == val))
  5264. return 0;
  5265. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  5266. return 1;
  5267. break;
  5268. case 4:
  5269. if (vmcs12->cr4_guest_host_mask &
  5270. (vmcs12->cr4_read_shadow ^ val))
  5271. return 1;
  5272. break;
  5273. case 8:
  5274. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  5275. return 1;
  5276. break;
  5277. }
  5278. break;
  5279. case 2: /* clts */
  5280. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  5281. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  5282. return 1;
  5283. break;
  5284. case 1: /* mov from cr */
  5285. switch (cr) {
  5286. case 3:
  5287. if (vmcs12->cpu_based_vm_exec_control &
  5288. CPU_BASED_CR3_STORE_EXITING)
  5289. return 1;
  5290. break;
  5291. case 8:
  5292. if (vmcs12->cpu_based_vm_exec_control &
  5293. CPU_BASED_CR8_STORE_EXITING)
  5294. return 1;
  5295. break;
  5296. }
  5297. break;
  5298. case 3: /* lmsw */
  5299. /*
  5300. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  5301. * cr0. Other attempted changes are ignored, with no exit.
  5302. */
  5303. if (vmcs12->cr0_guest_host_mask & 0xe &
  5304. (val ^ vmcs12->cr0_read_shadow))
  5305. return 1;
  5306. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  5307. !(vmcs12->cr0_read_shadow & 0x1) &&
  5308. (val & 0x1))
  5309. return 1;
  5310. break;
  5311. }
  5312. return 0;
  5313. }
  5314. /*
  5315. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  5316. * should handle it ourselves in L0 (and then continue L2). Only call this
  5317. * when in is_guest_mode (L2).
  5318. */
  5319. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  5320. {
  5321. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5322. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5323. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5324. u32 exit_reason = vmx->exit_reason;
  5325. if (vmx->nested.nested_run_pending)
  5326. return 0;
  5327. if (unlikely(vmx->fail)) {
  5328. pr_info_ratelimited("%s failed vm entry %x\n", __func__,
  5329. vmcs_read32(VM_INSTRUCTION_ERROR));
  5330. return 1;
  5331. }
  5332. switch (exit_reason) {
  5333. case EXIT_REASON_EXCEPTION_NMI:
  5334. if (!is_exception(intr_info))
  5335. return 0;
  5336. else if (is_page_fault(intr_info))
  5337. return enable_ept;
  5338. return vmcs12->exception_bitmap &
  5339. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  5340. case EXIT_REASON_EXTERNAL_INTERRUPT:
  5341. return 0;
  5342. case EXIT_REASON_TRIPLE_FAULT:
  5343. return 1;
  5344. case EXIT_REASON_PENDING_INTERRUPT:
  5345. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
  5346. case EXIT_REASON_NMI_WINDOW:
  5347. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
  5348. case EXIT_REASON_TASK_SWITCH:
  5349. return 1;
  5350. case EXIT_REASON_CPUID:
  5351. return 1;
  5352. case EXIT_REASON_HLT:
  5353. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  5354. case EXIT_REASON_INVD:
  5355. return 1;
  5356. case EXIT_REASON_INVLPG:
  5357. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  5358. case EXIT_REASON_RDPMC:
  5359. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  5360. case EXIT_REASON_RDTSC:
  5361. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  5362. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  5363. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  5364. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  5365. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  5366. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  5367. /*
  5368. * VMX instructions trap unconditionally. This allows L1 to
  5369. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  5370. */
  5371. return 1;
  5372. case EXIT_REASON_CR_ACCESS:
  5373. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  5374. case EXIT_REASON_DR_ACCESS:
  5375. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  5376. case EXIT_REASON_IO_INSTRUCTION:
  5377. return nested_vmx_exit_handled_io(vcpu, vmcs12);
  5378. case EXIT_REASON_MSR_READ:
  5379. case EXIT_REASON_MSR_WRITE:
  5380. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  5381. case EXIT_REASON_INVALID_STATE:
  5382. return 1;
  5383. case EXIT_REASON_MWAIT_INSTRUCTION:
  5384. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  5385. case EXIT_REASON_MONITOR_INSTRUCTION:
  5386. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  5387. case EXIT_REASON_PAUSE_INSTRUCTION:
  5388. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  5389. nested_cpu_has2(vmcs12,
  5390. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  5391. case EXIT_REASON_MCE_DURING_VMENTRY:
  5392. return 0;
  5393. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  5394. return 1;
  5395. case EXIT_REASON_APIC_ACCESS:
  5396. return nested_cpu_has2(vmcs12,
  5397. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  5398. case EXIT_REASON_EPT_VIOLATION:
  5399. case EXIT_REASON_EPT_MISCONFIG:
  5400. return 0;
  5401. case EXIT_REASON_PREEMPTION_TIMER:
  5402. return vmcs12->pin_based_vm_exec_control &
  5403. PIN_BASED_VMX_PREEMPTION_TIMER;
  5404. case EXIT_REASON_WBINVD:
  5405. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  5406. case EXIT_REASON_XSETBV:
  5407. return 1;
  5408. default:
  5409. return 1;
  5410. }
  5411. }
  5412. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  5413. {
  5414. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  5415. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  5416. }
  5417. /*
  5418. * The guest has exited. See if we can fix it or if we need userspace
  5419. * assistance.
  5420. */
  5421. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  5422. {
  5423. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5424. u32 exit_reason = vmx->exit_reason;
  5425. u32 vectoring_info = vmx->idt_vectoring_info;
  5426. /* If guest state is invalid, start emulating */
  5427. if (vmx->emulation_required)
  5428. return handle_invalid_guest_state(vcpu);
  5429. /*
  5430. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  5431. * we did not inject a still-pending event to L1 now because of
  5432. * nested_run_pending, we need to re-enable this bit.
  5433. */
  5434. if (vmx->nested.nested_run_pending)
  5435. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5436. if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
  5437. exit_reason == EXIT_REASON_VMRESUME))
  5438. vmx->nested.nested_run_pending = 1;
  5439. else
  5440. vmx->nested.nested_run_pending = 0;
  5441. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  5442. nested_vmx_vmexit(vcpu);
  5443. return 1;
  5444. }
  5445. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  5446. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5447. vcpu->run->fail_entry.hardware_entry_failure_reason
  5448. = exit_reason;
  5449. return 0;
  5450. }
  5451. if (unlikely(vmx->fail)) {
  5452. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5453. vcpu->run->fail_entry.hardware_entry_failure_reason
  5454. = vmcs_read32(VM_INSTRUCTION_ERROR);
  5455. return 0;
  5456. }
  5457. /*
  5458. * Note:
  5459. * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
  5460. * delivery event since it indicates guest is accessing MMIO.
  5461. * The vm-exit can be triggered again after return to guest that
  5462. * will cause infinite loop.
  5463. */
  5464. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  5465. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  5466. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  5467. exit_reason != EXIT_REASON_TASK_SWITCH)) {
  5468. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  5469. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
  5470. vcpu->run->internal.ndata = 2;
  5471. vcpu->run->internal.data[0] = vectoring_info;
  5472. vcpu->run->internal.data[1] = exit_reason;
  5473. return 0;
  5474. }
  5475. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  5476. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  5477. get_vmcs12(vcpu), vcpu)))) {
  5478. if (vmx_interrupt_allowed(vcpu)) {
  5479. vmx->soft_vnmi_blocked = 0;
  5480. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  5481. vcpu->arch.nmi_pending) {
  5482. /*
  5483. * This CPU don't support us in finding the end of an
  5484. * NMI-blocked window if the guest runs with IRQs
  5485. * disabled. So we pull the trigger after 1 s of
  5486. * futile waiting, but inform the user about this.
  5487. */
  5488. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  5489. "state on VCPU %d after 1 s timeout\n",
  5490. __func__, vcpu->vcpu_id);
  5491. vmx->soft_vnmi_blocked = 0;
  5492. }
  5493. }
  5494. if (exit_reason < kvm_vmx_max_exit_handlers
  5495. && kvm_vmx_exit_handlers[exit_reason])
  5496. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5497. else {
  5498. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5499. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5500. }
  5501. return 0;
  5502. }
  5503. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5504. {
  5505. if (irr == -1 || tpr < irr) {
  5506. vmcs_write32(TPR_THRESHOLD, 0);
  5507. return;
  5508. }
  5509. vmcs_write32(TPR_THRESHOLD, irr);
  5510. }
  5511. static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
  5512. {
  5513. u32 sec_exec_control;
  5514. /*
  5515. * There is not point to enable virtualize x2apic without enable
  5516. * apicv
  5517. */
  5518. if (!cpu_has_vmx_virtualize_x2apic_mode() ||
  5519. !vmx_vm_has_apicv(vcpu->kvm))
  5520. return;
  5521. if (!vm_need_tpr_shadow(vcpu->kvm))
  5522. return;
  5523. sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5524. if (set) {
  5525. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5526. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5527. } else {
  5528. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5529. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5530. }
  5531. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
  5532. vmx_set_msr_bitmap(vcpu);
  5533. }
  5534. static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
  5535. {
  5536. u16 status;
  5537. u8 old;
  5538. if (!vmx_vm_has_apicv(kvm))
  5539. return;
  5540. if (isr == -1)
  5541. isr = 0;
  5542. status = vmcs_read16(GUEST_INTR_STATUS);
  5543. old = status >> 8;
  5544. if (isr != old) {
  5545. status &= 0xff;
  5546. status |= isr << 8;
  5547. vmcs_write16(GUEST_INTR_STATUS, status);
  5548. }
  5549. }
  5550. static void vmx_set_rvi(int vector)
  5551. {
  5552. u16 status;
  5553. u8 old;
  5554. status = vmcs_read16(GUEST_INTR_STATUS);
  5555. old = (u8)status & 0xff;
  5556. if ((u8)vector != old) {
  5557. status &= ~0xff;
  5558. status |= (u8)vector;
  5559. vmcs_write16(GUEST_INTR_STATUS, status);
  5560. }
  5561. }
  5562. static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
  5563. {
  5564. if (max_irr == -1)
  5565. return;
  5566. vmx_set_rvi(max_irr);
  5567. }
  5568. static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
  5569. {
  5570. vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
  5571. vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
  5572. vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
  5573. vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
  5574. }
  5575. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  5576. {
  5577. u32 exit_intr_info;
  5578. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  5579. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  5580. return;
  5581. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5582. exit_intr_info = vmx->exit_intr_info;
  5583. /* Handle machine checks before interrupts are enabled */
  5584. if (is_machine_check(exit_intr_info))
  5585. kvm_machine_check();
  5586. /* We need to handle NMIs before interrupts are enabled */
  5587. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  5588. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  5589. kvm_before_handle_nmi(&vmx->vcpu);
  5590. asm("int $2");
  5591. kvm_after_handle_nmi(&vmx->vcpu);
  5592. }
  5593. }
  5594. static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
  5595. {
  5596. u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5597. /*
  5598. * If external interrupt exists, IF bit is set in rflags/eflags on the
  5599. * interrupt stack frame, and interrupt will be enabled on a return
  5600. * from interrupt handler.
  5601. */
  5602. if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
  5603. == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
  5604. unsigned int vector;
  5605. unsigned long entry;
  5606. gate_desc *desc;
  5607. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5608. #ifdef CONFIG_X86_64
  5609. unsigned long tmp;
  5610. #endif
  5611. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5612. desc = (gate_desc *)vmx->host_idt_base + vector;
  5613. entry = gate_offset(*desc);
  5614. asm volatile(
  5615. #ifdef CONFIG_X86_64
  5616. "mov %%" _ASM_SP ", %[sp]\n\t"
  5617. "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
  5618. "push $%c[ss]\n\t"
  5619. "push %[sp]\n\t"
  5620. #endif
  5621. "pushf\n\t"
  5622. "orl $0x200, (%%" _ASM_SP ")\n\t"
  5623. __ASM_SIZE(push) " $%c[cs]\n\t"
  5624. "call *%[entry]\n\t"
  5625. :
  5626. #ifdef CONFIG_X86_64
  5627. [sp]"=&r"(tmp)
  5628. #endif
  5629. :
  5630. [entry]"r"(entry),
  5631. [ss]"i"(__KERNEL_DS),
  5632. [cs]"i"(__KERNEL_CS)
  5633. );
  5634. } else
  5635. local_irq_enable();
  5636. }
  5637. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  5638. {
  5639. u32 exit_intr_info;
  5640. bool unblock_nmi;
  5641. u8 vector;
  5642. bool idtv_info_valid;
  5643. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5644. if (cpu_has_virtual_nmis()) {
  5645. if (vmx->nmi_known_unmasked)
  5646. return;
  5647. /*
  5648. * Can't use vmx->exit_intr_info since we're not sure what
  5649. * the exit reason is.
  5650. */
  5651. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5652. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  5653. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5654. /*
  5655. * SDM 3: 27.7.1.2 (September 2008)
  5656. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  5657. * a guest IRET fault.
  5658. * SDM 3: 23.2.2 (September 2008)
  5659. * Bit 12 is undefined in any of the following cases:
  5660. * If the VM exit sets the valid bit in the IDT-vectoring
  5661. * information field.
  5662. * If the VM exit is due to a double fault.
  5663. */
  5664. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  5665. vector != DF_VECTOR && !idtv_info_valid)
  5666. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  5667. GUEST_INTR_STATE_NMI);
  5668. else
  5669. vmx->nmi_known_unmasked =
  5670. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  5671. & GUEST_INTR_STATE_NMI);
  5672. } else if (unlikely(vmx->soft_vnmi_blocked))
  5673. vmx->vnmi_blocked_time +=
  5674. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  5675. }
  5676. static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
  5677. u32 idt_vectoring_info,
  5678. int instr_len_field,
  5679. int error_code_field)
  5680. {
  5681. u8 vector;
  5682. int type;
  5683. bool idtv_info_valid;
  5684. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5685. vcpu->arch.nmi_injected = false;
  5686. kvm_clear_exception_queue(vcpu);
  5687. kvm_clear_interrupt_queue(vcpu);
  5688. if (!idtv_info_valid)
  5689. return;
  5690. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5691. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  5692. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  5693. switch (type) {
  5694. case INTR_TYPE_NMI_INTR:
  5695. vcpu->arch.nmi_injected = true;
  5696. /*
  5697. * SDM 3: 27.7.1.2 (September 2008)
  5698. * Clear bit "block by NMI" before VM entry if a NMI
  5699. * delivery faulted.
  5700. */
  5701. vmx_set_nmi_mask(vcpu, false);
  5702. break;
  5703. case INTR_TYPE_SOFT_EXCEPTION:
  5704. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  5705. /* fall through */
  5706. case INTR_TYPE_HARD_EXCEPTION:
  5707. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  5708. u32 err = vmcs_read32(error_code_field);
  5709. kvm_queue_exception_e(vcpu, vector, err);
  5710. } else
  5711. kvm_queue_exception(vcpu, vector);
  5712. break;
  5713. case INTR_TYPE_SOFT_INTR:
  5714. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  5715. /* fall through */
  5716. case INTR_TYPE_EXT_INTR:
  5717. kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
  5718. break;
  5719. default:
  5720. break;
  5721. }
  5722. }
  5723. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  5724. {
  5725. __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
  5726. VM_EXIT_INSTRUCTION_LEN,
  5727. IDT_VECTORING_ERROR_CODE);
  5728. }
  5729. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  5730. {
  5731. __vmx_complete_interrupts(vcpu,
  5732. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  5733. VM_ENTRY_INSTRUCTION_LEN,
  5734. VM_ENTRY_EXCEPTION_ERROR_CODE);
  5735. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  5736. }
  5737. static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
  5738. {
  5739. int i, nr_msrs;
  5740. struct perf_guest_switch_msr *msrs;
  5741. msrs = perf_guest_get_msrs(&nr_msrs);
  5742. if (!msrs)
  5743. return;
  5744. for (i = 0; i < nr_msrs; i++)
  5745. if (msrs[i].host == msrs[i].guest)
  5746. clear_atomic_switch_msr(vmx, msrs[i].msr);
  5747. else
  5748. add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
  5749. msrs[i].host);
  5750. }
  5751. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  5752. {
  5753. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5754. unsigned long debugctlmsr;
  5755. /* Record the guest's net vcpu time for enforced NMI injections. */
  5756. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  5757. vmx->entry_time = ktime_get();
  5758. /* Don't enter VMX if guest state is invalid, let the exit handler
  5759. start emulation until we arrive back to a valid state */
  5760. if (vmx->emulation_required)
  5761. return;
  5762. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  5763. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  5764. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  5765. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  5766. /* When single-stepping over STI and MOV SS, we must clear the
  5767. * corresponding interruptibility bits in the guest state. Otherwise
  5768. * vmentry fails as it then expects bit 14 (BS) in pending debug
  5769. * exceptions being set, but that's not correct for the guest debugging
  5770. * case. */
  5771. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5772. vmx_set_interrupt_shadow(vcpu, 0);
  5773. atomic_switch_perf_msrs(vmx);
  5774. debugctlmsr = get_debugctlmsr();
  5775. vmx->__launched = vmx->loaded_vmcs->launched;
  5776. asm(
  5777. /* Store host registers */
  5778. "push %%" _ASM_DX "; push %%" _ASM_BP ";"
  5779. "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
  5780. "push %%" _ASM_CX " \n\t"
  5781. "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  5782. "je 1f \n\t"
  5783. "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  5784. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  5785. "1: \n\t"
  5786. /* Reload cr2 if changed */
  5787. "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
  5788. "mov %%cr2, %%" _ASM_DX " \n\t"
  5789. "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
  5790. "je 2f \n\t"
  5791. "mov %%" _ASM_AX", %%cr2 \n\t"
  5792. "2: \n\t"
  5793. /* Check if vmlaunch of vmresume is needed */
  5794. "cmpl $0, %c[launched](%0) \n\t"
  5795. /* Load guest registers. Don't clobber flags. */
  5796. "mov %c[rax](%0), %%" _ASM_AX " \n\t"
  5797. "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
  5798. "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
  5799. "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
  5800. "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
  5801. "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
  5802. #ifdef CONFIG_X86_64
  5803. "mov %c[r8](%0), %%r8 \n\t"
  5804. "mov %c[r9](%0), %%r9 \n\t"
  5805. "mov %c[r10](%0), %%r10 \n\t"
  5806. "mov %c[r11](%0), %%r11 \n\t"
  5807. "mov %c[r12](%0), %%r12 \n\t"
  5808. "mov %c[r13](%0), %%r13 \n\t"
  5809. "mov %c[r14](%0), %%r14 \n\t"
  5810. "mov %c[r15](%0), %%r15 \n\t"
  5811. #endif
  5812. "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
  5813. /* Enter guest mode */
  5814. "jne 1f \n\t"
  5815. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  5816. "jmp 2f \n\t"
  5817. "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
  5818. "2: "
  5819. /* Save guest registers, load host registers, keep flags */
  5820. "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
  5821. "pop %0 \n\t"
  5822. "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
  5823. "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
  5824. __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
  5825. "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
  5826. "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
  5827. "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
  5828. "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
  5829. #ifdef CONFIG_X86_64
  5830. "mov %%r8, %c[r8](%0) \n\t"
  5831. "mov %%r9, %c[r9](%0) \n\t"
  5832. "mov %%r10, %c[r10](%0) \n\t"
  5833. "mov %%r11, %c[r11](%0) \n\t"
  5834. "mov %%r12, %c[r12](%0) \n\t"
  5835. "mov %%r13, %c[r13](%0) \n\t"
  5836. "mov %%r14, %c[r14](%0) \n\t"
  5837. "mov %%r15, %c[r15](%0) \n\t"
  5838. #endif
  5839. "mov %%cr2, %%" _ASM_AX " \n\t"
  5840. "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
  5841. "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
  5842. "setbe %c[fail](%0) \n\t"
  5843. ".pushsection .rodata \n\t"
  5844. ".global vmx_return \n\t"
  5845. "vmx_return: " _ASM_PTR " 2b \n\t"
  5846. ".popsection"
  5847. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  5848. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  5849. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  5850. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  5851. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  5852. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  5853. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  5854. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  5855. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  5856. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  5857. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  5858. #ifdef CONFIG_X86_64
  5859. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  5860. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  5861. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  5862. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  5863. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  5864. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  5865. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  5866. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  5867. #endif
  5868. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  5869. [wordsize]"i"(sizeof(ulong))
  5870. : "cc", "memory"
  5871. #ifdef CONFIG_X86_64
  5872. , "rax", "rbx", "rdi", "rsi"
  5873. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  5874. #else
  5875. , "eax", "ebx", "edi", "esi"
  5876. #endif
  5877. );
  5878. /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
  5879. if (debugctlmsr)
  5880. update_debugctlmsr(debugctlmsr);
  5881. #ifndef CONFIG_X86_64
  5882. /*
  5883. * The sysexit path does not restore ds/es, so we must set them to
  5884. * a reasonable value ourselves.
  5885. *
  5886. * We can't defer this to vmx_load_host_state() since that function
  5887. * may be executed in interrupt context, which saves and restore segments
  5888. * around it, nullifying its effect.
  5889. */
  5890. loadsegment(ds, __USER_DS);
  5891. loadsegment(es, __USER_DS);
  5892. #endif
  5893. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  5894. | (1 << VCPU_EXREG_RFLAGS)
  5895. | (1 << VCPU_EXREG_CPL)
  5896. | (1 << VCPU_EXREG_PDPTR)
  5897. | (1 << VCPU_EXREG_SEGMENTS)
  5898. | (1 << VCPU_EXREG_CR3));
  5899. vcpu->arch.regs_dirty = 0;
  5900. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  5901. vmx->loaded_vmcs->launched = 1;
  5902. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  5903. trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
  5904. vmx_complete_atomic_exit(vmx);
  5905. vmx_recover_nmi_blocking(vmx);
  5906. vmx_complete_interrupts(vmx);
  5907. }
  5908. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  5909. {
  5910. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5911. free_vpid(vmx);
  5912. free_nested(vmx);
  5913. free_loaded_vmcs(vmx->loaded_vmcs);
  5914. kfree(vmx->guest_msrs);
  5915. kvm_vcpu_uninit(vcpu);
  5916. kmem_cache_free(kvm_vcpu_cache, vmx);
  5917. }
  5918. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  5919. {
  5920. int err;
  5921. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  5922. int cpu;
  5923. if (!vmx)
  5924. return ERR_PTR(-ENOMEM);
  5925. allocate_vpid(vmx);
  5926. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  5927. if (err)
  5928. goto free_vcpu;
  5929. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  5930. err = -ENOMEM;
  5931. if (!vmx->guest_msrs) {
  5932. goto uninit_vcpu;
  5933. }
  5934. vmx->loaded_vmcs = &vmx->vmcs01;
  5935. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  5936. if (!vmx->loaded_vmcs->vmcs)
  5937. goto free_msrs;
  5938. if (!vmm_exclusive)
  5939. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  5940. loaded_vmcs_init(vmx->loaded_vmcs);
  5941. if (!vmm_exclusive)
  5942. kvm_cpu_vmxoff();
  5943. cpu = get_cpu();
  5944. vmx_vcpu_load(&vmx->vcpu, cpu);
  5945. vmx->vcpu.cpu = cpu;
  5946. err = vmx_vcpu_setup(vmx);
  5947. vmx_vcpu_put(&vmx->vcpu);
  5948. put_cpu();
  5949. if (err)
  5950. goto free_vmcs;
  5951. if (vm_need_virtualize_apic_accesses(kvm)) {
  5952. err = alloc_apic_access_page(kvm);
  5953. if (err)
  5954. goto free_vmcs;
  5955. }
  5956. if (enable_ept) {
  5957. if (!kvm->arch.ept_identity_map_addr)
  5958. kvm->arch.ept_identity_map_addr =
  5959. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  5960. err = -ENOMEM;
  5961. if (alloc_identity_pagetable(kvm) != 0)
  5962. goto free_vmcs;
  5963. if (!init_rmode_identity_map(kvm))
  5964. goto free_vmcs;
  5965. }
  5966. vmx->nested.current_vmptr = -1ull;
  5967. vmx->nested.current_vmcs12 = NULL;
  5968. return &vmx->vcpu;
  5969. free_vmcs:
  5970. free_loaded_vmcs(vmx->loaded_vmcs);
  5971. free_msrs:
  5972. kfree(vmx->guest_msrs);
  5973. uninit_vcpu:
  5974. kvm_vcpu_uninit(&vmx->vcpu);
  5975. free_vcpu:
  5976. free_vpid(vmx);
  5977. kmem_cache_free(kvm_vcpu_cache, vmx);
  5978. return ERR_PTR(err);
  5979. }
  5980. static void __init vmx_check_processor_compat(void *rtn)
  5981. {
  5982. struct vmcs_config vmcs_conf;
  5983. *(int *)rtn = 0;
  5984. if (setup_vmcs_config(&vmcs_conf) < 0)
  5985. *(int *)rtn = -EIO;
  5986. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  5987. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  5988. smp_processor_id());
  5989. *(int *)rtn = -EIO;
  5990. }
  5991. }
  5992. static int get_ept_level(void)
  5993. {
  5994. return VMX_EPT_DEFAULT_GAW + 1;
  5995. }
  5996. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  5997. {
  5998. u64 ret;
  5999. /* For VT-d and EPT combination
  6000. * 1. MMIO: always map as UC
  6001. * 2. EPT with VT-d:
  6002. * a. VT-d without snooping control feature: can't guarantee the
  6003. * result, try to trust guest.
  6004. * b. VT-d with snooping control feature: snooping control feature of
  6005. * VT-d engine can guarantee the cache correctness. Just set it
  6006. * to WB to keep consistent with host. So the same as item 3.
  6007. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  6008. * consistent with host MTRR
  6009. */
  6010. if (is_mmio)
  6011. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  6012. else if (vcpu->kvm->arch.iommu_domain &&
  6013. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  6014. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  6015. VMX_EPT_MT_EPTE_SHIFT;
  6016. else
  6017. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  6018. | VMX_EPT_IPAT_BIT;
  6019. return ret;
  6020. }
  6021. static int vmx_get_lpage_level(void)
  6022. {
  6023. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  6024. return PT_DIRECTORY_LEVEL;
  6025. else
  6026. /* For shadow and EPT supported 1GB page */
  6027. return PT_PDPE_LEVEL;
  6028. }
  6029. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  6030. {
  6031. struct kvm_cpuid_entry2 *best;
  6032. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6033. u32 exec_control;
  6034. vmx->rdtscp_enabled = false;
  6035. if (vmx_rdtscp_supported()) {
  6036. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6037. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  6038. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  6039. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  6040. vmx->rdtscp_enabled = true;
  6041. else {
  6042. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6043. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6044. exec_control);
  6045. }
  6046. }
  6047. }
  6048. /* Exposing INVPCID only when PCID is exposed */
  6049. best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
  6050. if (vmx_invpcid_supported() &&
  6051. best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
  6052. guest_cpuid_has_pcid(vcpu)) {
  6053. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6054. exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
  6055. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6056. exec_control);
  6057. } else {
  6058. if (cpu_has_secondary_exec_ctrls()) {
  6059. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6060. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  6061. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6062. exec_control);
  6063. }
  6064. if (best)
  6065. best->ebx &= ~bit(X86_FEATURE_INVPCID);
  6066. }
  6067. }
  6068. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  6069. {
  6070. if (func == 1 && nested)
  6071. entry->ecx |= bit(X86_FEATURE_VMX);
  6072. }
  6073. /*
  6074. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  6075. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  6076. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  6077. * guest in a way that will both be appropriate to L1's requests, and our
  6078. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  6079. * function also has additional necessary side-effects, like setting various
  6080. * vcpu->arch fields.
  6081. */
  6082. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6083. {
  6084. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6085. u32 exec_control;
  6086. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  6087. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  6088. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  6089. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  6090. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  6091. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  6092. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  6093. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  6094. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  6095. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  6096. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  6097. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  6098. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  6099. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  6100. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  6101. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  6102. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  6103. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  6104. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  6105. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  6106. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  6107. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  6108. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  6109. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  6110. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  6111. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  6112. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  6113. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  6114. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  6115. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  6116. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  6117. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  6118. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  6119. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  6120. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  6121. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  6122. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  6123. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  6124. vmcs12->vm_entry_intr_info_field);
  6125. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  6126. vmcs12->vm_entry_exception_error_code);
  6127. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  6128. vmcs12->vm_entry_instruction_len);
  6129. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  6130. vmcs12->guest_interruptibility_info);
  6131. vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
  6132. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  6133. kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
  6134. vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
  6135. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  6136. vmcs12->guest_pending_dbg_exceptions);
  6137. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  6138. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  6139. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  6140. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  6141. (vmcs_config.pin_based_exec_ctrl |
  6142. vmcs12->pin_based_vm_exec_control));
  6143. if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
  6144. vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
  6145. vmcs12->vmx_preemption_timer_value);
  6146. /*
  6147. * Whether page-faults are trapped is determined by a combination of
  6148. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  6149. * If enable_ept, L0 doesn't care about page faults and we should
  6150. * set all of these to L1's desires. However, if !enable_ept, L0 does
  6151. * care about (at least some) page faults, and because it is not easy
  6152. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  6153. * to exit on each and every L2 page fault. This is done by setting
  6154. * MASK=MATCH=0 and (see below) EB.PF=1.
  6155. * Note that below we don't need special code to set EB.PF beyond the
  6156. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  6157. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  6158. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  6159. *
  6160. * A problem with this approach (when !enable_ept) is that L1 may be
  6161. * injected with more page faults than it asked for. This could have
  6162. * caused problems, but in practice existing hypervisors don't care.
  6163. * To fix this, we will need to emulate the PFEC checking (on the L1
  6164. * page tables), using walk_addr(), when injecting PFs to L1.
  6165. */
  6166. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  6167. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  6168. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  6169. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  6170. if (cpu_has_secondary_exec_ctrls()) {
  6171. u32 exec_control = vmx_secondary_exec_control(vmx);
  6172. if (!vmx->rdtscp_enabled)
  6173. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6174. /* Take the following fields only from vmcs12 */
  6175. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6176. if (nested_cpu_has(vmcs12,
  6177. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  6178. exec_control |= vmcs12->secondary_vm_exec_control;
  6179. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  6180. /*
  6181. * Translate L1 physical address to host physical
  6182. * address for vmcs02. Keep the page pinned, so this
  6183. * physical address remains valid. We keep a reference
  6184. * to it so we can release it later.
  6185. */
  6186. if (vmx->nested.apic_access_page) /* shouldn't happen */
  6187. nested_release_page(vmx->nested.apic_access_page);
  6188. vmx->nested.apic_access_page =
  6189. nested_get_page(vcpu, vmcs12->apic_access_addr);
  6190. /*
  6191. * If translation failed, no matter: This feature asks
  6192. * to exit when accessing the given address, and if it
  6193. * can never be accessed, this feature won't do
  6194. * anything anyway.
  6195. */
  6196. if (!vmx->nested.apic_access_page)
  6197. exec_control &=
  6198. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6199. else
  6200. vmcs_write64(APIC_ACCESS_ADDR,
  6201. page_to_phys(vmx->nested.apic_access_page));
  6202. }
  6203. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  6204. }
  6205. /*
  6206. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  6207. * Some constant fields are set here by vmx_set_constant_host_state().
  6208. * Other fields are different per CPU, and will be set later when
  6209. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  6210. */
  6211. vmx_set_constant_host_state(vmx);
  6212. /*
  6213. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  6214. * entry, but only if the current (host) sp changed from the value
  6215. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  6216. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  6217. * here we just force the write to happen on entry.
  6218. */
  6219. vmx->host_rsp = 0;
  6220. exec_control = vmx_exec_control(vmx); /* L0's desires */
  6221. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  6222. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  6223. exec_control &= ~CPU_BASED_TPR_SHADOW;
  6224. exec_control |= vmcs12->cpu_based_vm_exec_control;
  6225. /*
  6226. * Merging of IO and MSR bitmaps not currently supported.
  6227. * Rather, exit every time.
  6228. */
  6229. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  6230. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  6231. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  6232. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  6233. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  6234. * bitwise-or of what L1 wants to trap for L2, and what we want to
  6235. * trap. Note that CR0.TS also needs updating - we do this later.
  6236. */
  6237. update_exception_bitmap(vcpu);
  6238. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  6239. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6240. /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
  6241. vmcs_write32(VM_EXIT_CONTROLS,
  6242. vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
  6243. vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
  6244. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  6245. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
  6246. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  6247. else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  6248. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  6249. set_cr4_guest_host_mask(vmx);
  6250. if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
  6251. vmcs_write64(TSC_OFFSET,
  6252. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  6253. else
  6254. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6255. if (enable_vpid) {
  6256. /*
  6257. * Trivially support vpid by letting L2s share their parent
  6258. * L1's vpid. TODO: move to a more elaborate solution, giving
  6259. * each L2 its own vpid and exposing the vpid feature to L1.
  6260. */
  6261. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  6262. vmx_flush_tlb(vcpu);
  6263. }
  6264. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  6265. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  6266. if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  6267. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6268. else
  6269. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6270. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  6271. vmx_set_efer(vcpu, vcpu->arch.efer);
  6272. /*
  6273. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  6274. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  6275. * The CR0_READ_SHADOW is what L2 should have expected to read given
  6276. * the specifications by L1; It's not enough to take
  6277. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  6278. * have more bits than L1 expected.
  6279. */
  6280. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  6281. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  6282. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  6283. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  6284. /* shadow page tables on either EPT or shadow page tables */
  6285. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  6286. kvm_mmu_reset_context(vcpu);
  6287. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  6288. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  6289. }
  6290. /*
  6291. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  6292. * for running an L2 nested guest.
  6293. */
  6294. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  6295. {
  6296. struct vmcs12 *vmcs12;
  6297. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6298. int cpu;
  6299. struct loaded_vmcs *vmcs02;
  6300. if (!nested_vmx_check_permission(vcpu) ||
  6301. !nested_vmx_check_vmcs12(vcpu))
  6302. return 1;
  6303. skip_emulated_instruction(vcpu);
  6304. vmcs12 = get_vmcs12(vcpu);
  6305. /*
  6306. * The nested entry process starts with enforcing various prerequisites
  6307. * on vmcs12 as required by the Intel SDM, and act appropriately when
  6308. * they fail: As the SDM explains, some conditions should cause the
  6309. * instruction to fail, while others will cause the instruction to seem
  6310. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  6311. * To speed up the normal (success) code path, we should avoid checking
  6312. * for misconfigurations which will anyway be caught by the processor
  6313. * when using the merged vmcs02.
  6314. */
  6315. if (vmcs12->launch_state == launch) {
  6316. nested_vmx_failValid(vcpu,
  6317. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  6318. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  6319. return 1;
  6320. }
  6321. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  6322. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  6323. /*TODO: Also verify bits beyond physical address width are 0*/
  6324. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6325. return 1;
  6326. }
  6327. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  6328. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  6329. /*TODO: Also verify bits beyond physical address width are 0*/
  6330. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6331. return 1;
  6332. }
  6333. if (vmcs12->vm_entry_msr_load_count > 0 ||
  6334. vmcs12->vm_exit_msr_load_count > 0 ||
  6335. vmcs12->vm_exit_msr_store_count > 0) {
  6336. pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
  6337. __func__);
  6338. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6339. return 1;
  6340. }
  6341. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  6342. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  6343. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  6344. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  6345. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  6346. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  6347. !vmx_control_verify(vmcs12->vm_exit_controls,
  6348. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  6349. !vmx_control_verify(vmcs12->vm_entry_controls,
  6350. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  6351. {
  6352. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6353. return 1;
  6354. }
  6355. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6356. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6357. nested_vmx_failValid(vcpu,
  6358. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  6359. return 1;
  6360. }
  6361. if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6362. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6363. nested_vmx_entry_failure(vcpu, vmcs12,
  6364. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6365. return 1;
  6366. }
  6367. if (vmcs12->vmcs_link_pointer != -1ull) {
  6368. nested_vmx_entry_failure(vcpu, vmcs12,
  6369. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  6370. return 1;
  6371. }
  6372. /*
  6373. * We're finally done with prerequisite checking, and can start with
  6374. * the nested entry.
  6375. */
  6376. vmcs02 = nested_get_current_vmcs02(vmx);
  6377. if (!vmcs02)
  6378. return -ENOMEM;
  6379. enter_guest_mode(vcpu);
  6380. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  6381. cpu = get_cpu();
  6382. vmx->loaded_vmcs = vmcs02;
  6383. vmx_vcpu_put(vcpu);
  6384. vmx_vcpu_load(vcpu, cpu);
  6385. vcpu->cpu = cpu;
  6386. put_cpu();
  6387. vmx_segment_cache_clear(vmx);
  6388. vmcs12->launch_state = 1;
  6389. prepare_vmcs02(vcpu, vmcs12);
  6390. /*
  6391. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  6392. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  6393. * returned as far as L1 is concerned. It will only return (and set
  6394. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  6395. */
  6396. return 1;
  6397. }
  6398. /*
  6399. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  6400. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  6401. * This function returns the new value we should put in vmcs12.guest_cr0.
  6402. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  6403. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  6404. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  6405. * didn't trap the bit, because if L1 did, so would L0).
  6406. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  6407. * been modified by L2, and L1 knows it. So just leave the old value of
  6408. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  6409. * isn't relevant, because if L0 traps this bit it can set it to anything.
  6410. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  6411. * changed these bits, and therefore they need to be updated, but L0
  6412. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  6413. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  6414. */
  6415. static inline unsigned long
  6416. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6417. {
  6418. return
  6419. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  6420. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  6421. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  6422. vcpu->arch.cr0_guest_owned_bits));
  6423. }
  6424. static inline unsigned long
  6425. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6426. {
  6427. return
  6428. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  6429. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  6430. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  6431. vcpu->arch.cr4_guest_owned_bits));
  6432. }
  6433. static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
  6434. struct vmcs12 *vmcs12)
  6435. {
  6436. u32 idt_vectoring;
  6437. unsigned int nr;
  6438. if (vcpu->arch.exception.pending) {
  6439. nr = vcpu->arch.exception.nr;
  6440. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  6441. if (kvm_exception_is_soft(nr)) {
  6442. vmcs12->vm_exit_instruction_len =
  6443. vcpu->arch.event_exit_inst_len;
  6444. idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
  6445. } else
  6446. idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
  6447. if (vcpu->arch.exception.has_error_code) {
  6448. idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
  6449. vmcs12->idt_vectoring_error_code =
  6450. vcpu->arch.exception.error_code;
  6451. }
  6452. vmcs12->idt_vectoring_info_field = idt_vectoring;
  6453. } else if (vcpu->arch.nmi_pending) {
  6454. vmcs12->idt_vectoring_info_field =
  6455. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
  6456. } else if (vcpu->arch.interrupt.pending) {
  6457. nr = vcpu->arch.interrupt.nr;
  6458. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  6459. if (vcpu->arch.interrupt.soft) {
  6460. idt_vectoring |= INTR_TYPE_SOFT_INTR;
  6461. vmcs12->vm_entry_instruction_len =
  6462. vcpu->arch.event_exit_inst_len;
  6463. } else
  6464. idt_vectoring |= INTR_TYPE_EXT_INTR;
  6465. vmcs12->idt_vectoring_info_field = idt_vectoring;
  6466. }
  6467. }
  6468. /*
  6469. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  6470. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  6471. * and this function updates it to reflect the changes to the guest state while
  6472. * L2 was running (and perhaps made some exits which were handled directly by L0
  6473. * without going back to L1), and to reflect the exit reason.
  6474. * Note that we do not have to copy here all VMCS fields, just those that
  6475. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  6476. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  6477. * which already writes to vmcs12 directly.
  6478. */
  6479. static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6480. {
  6481. /* update guest state fields: */
  6482. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  6483. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  6484. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  6485. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  6486. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  6487. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  6488. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  6489. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  6490. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  6491. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  6492. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  6493. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  6494. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  6495. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  6496. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  6497. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  6498. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  6499. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  6500. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  6501. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  6502. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  6503. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  6504. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  6505. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  6506. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  6507. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  6508. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  6509. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  6510. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  6511. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  6512. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  6513. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  6514. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  6515. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  6516. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  6517. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  6518. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  6519. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  6520. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  6521. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  6522. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  6523. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  6524. vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
  6525. vmcs12->guest_interruptibility_info =
  6526. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  6527. vmcs12->guest_pending_dbg_exceptions =
  6528. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  6529. vmcs12->vm_entry_controls =
  6530. (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
  6531. (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
  6532. /* TODO: These cannot have changed unless we have MSR bitmaps and
  6533. * the relevant bit asks not to trap the change */
  6534. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  6535. if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
  6536. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  6537. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  6538. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  6539. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  6540. /* update exit information fields: */
  6541. vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
  6542. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  6543. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6544. if ((vmcs12->vm_exit_intr_info &
  6545. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
  6546. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
  6547. vmcs12->vm_exit_intr_error_code =
  6548. vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  6549. vmcs12->idt_vectoring_info_field = 0;
  6550. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  6551. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  6552. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
  6553. /* vm_entry_intr_info_field is cleared on exit. Emulate this
  6554. * instead of reading the real value. */
  6555. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  6556. /*
  6557. * Transfer the event that L0 or L1 may wanted to inject into
  6558. * L2 to IDT_VECTORING_INFO_FIELD.
  6559. */
  6560. vmcs12_save_pending_event(vcpu, vmcs12);
  6561. }
  6562. /*
  6563. * Drop what we picked up for L2 via vmx_complete_interrupts. It is
  6564. * preserved above and would only end up incorrectly in L1.
  6565. */
  6566. vcpu->arch.nmi_injected = false;
  6567. kvm_clear_exception_queue(vcpu);
  6568. kvm_clear_interrupt_queue(vcpu);
  6569. }
  6570. /*
  6571. * A part of what we need to when the nested L2 guest exits and we want to
  6572. * run its L1 parent, is to reset L1's guest state to the host state specified
  6573. * in vmcs12.
  6574. * This function is to be called not only on normal nested exit, but also on
  6575. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  6576. * Failures During or After Loading Guest State").
  6577. * This function should be called when the active VMCS is L1's (vmcs01).
  6578. */
  6579. static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
  6580. struct vmcs12 *vmcs12)
  6581. {
  6582. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  6583. vcpu->arch.efer = vmcs12->host_ia32_efer;
  6584. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  6585. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6586. else
  6587. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6588. vmx_set_efer(vcpu, vcpu->arch.efer);
  6589. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  6590. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  6591. vmx_set_rflags(vcpu, X86_EFLAGS_BIT1);
  6592. /*
  6593. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  6594. * actually changed, because it depends on the current state of
  6595. * fpu_active (which may have changed).
  6596. * Note that vmx_set_cr0 refers to efer set above.
  6597. */
  6598. kvm_set_cr0(vcpu, vmcs12->host_cr0);
  6599. /*
  6600. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  6601. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  6602. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  6603. */
  6604. update_exception_bitmap(vcpu);
  6605. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  6606. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6607. /*
  6608. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  6609. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  6610. */
  6611. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  6612. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  6613. /* shadow page tables on either EPT or shadow page tables */
  6614. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  6615. kvm_mmu_reset_context(vcpu);
  6616. if (enable_vpid) {
  6617. /*
  6618. * Trivially support vpid by letting L2s share their parent
  6619. * L1's vpid. TODO: move to a more elaborate solution, giving
  6620. * each L2 its own vpid and exposing the vpid feature to L1.
  6621. */
  6622. vmx_flush_tlb(vcpu);
  6623. }
  6624. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  6625. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  6626. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  6627. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  6628. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  6629. vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
  6630. vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
  6631. vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
  6632. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
  6633. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
  6634. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
  6635. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
  6636. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
  6637. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
  6638. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
  6639. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
  6640. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  6641. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  6642. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  6643. vmcs12->host_ia32_perf_global_ctrl);
  6644. kvm_set_dr(vcpu, 7, 0x400);
  6645. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  6646. }
  6647. /*
  6648. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  6649. * and modify vmcs12 to make it see what it would expect to see there if
  6650. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  6651. */
  6652. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  6653. {
  6654. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6655. int cpu;
  6656. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  6657. /* trying to cancel vmlaunch/vmresume is a bug */
  6658. WARN_ON_ONCE(vmx->nested.nested_run_pending);
  6659. leave_guest_mode(vcpu);
  6660. prepare_vmcs12(vcpu, vmcs12);
  6661. cpu = get_cpu();
  6662. vmx->loaded_vmcs = &vmx->vmcs01;
  6663. vmx_vcpu_put(vcpu);
  6664. vmx_vcpu_load(vcpu, cpu);
  6665. vcpu->cpu = cpu;
  6666. put_cpu();
  6667. vmx_segment_cache_clear(vmx);
  6668. /* if no vmcs02 cache requested, remove the one we used */
  6669. if (VMCS02_POOL_SIZE == 0)
  6670. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  6671. load_vmcs12_host_state(vcpu, vmcs12);
  6672. /* Update TSC_OFFSET if TSC was changed while L2 ran */
  6673. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6674. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  6675. vmx->host_rsp = 0;
  6676. /* Unpin physical memory we referred to in vmcs02 */
  6677. if (vmx->nested.apic_access_page) {
  6678. nested_release_page(vmx->nested.apic_access_page);
  6679. vmx->nested.apic_access_page = 0;
  6680. }
  6681. /*
  6682. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  6683. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  6684. * success or failure flag accordingly.
  6685. */
  6686. if (unlikely(vmx->fail)) {
  6687. vmx->fail = 0;
  6688. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  6689. } else
  6690. nested_vmx_succeed(vcpu);
  6691. }
  6692. /*
  6693. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  6694. * 23.7 "VM-entry failures during or after loading guest state" (this also
  6695. * lists the acceptable exit-reason and exit-qualification parameters).
  6696. * It should only be called before L2 actually succeeded to run, and when
  6697. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  6698. */
  6699. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  6700. struct vmcs12 *vmcs12,
  6701. u32 reason, unsigned long qualification)
  6702. {
  6703. load_vmcs12_host_state(vcpu, vmcs12);
  6704. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  6705. vmcs12->exit_qualification = qualification;
  6706. nested_vmx_succeed(vcpu);
  6707. }
  6708. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  6709. struct x86_instruction_info *info,
  6710. enum x86_intercept_stage stage)
  6711. {
  6712. return X86EMUL_CONTINUE;
  6713. }
  6714. static struct kvm_x86_ops vmx_x86_ops = {
  6715. .cpu_has_kvm_support = cpu_has_kvm_support,
  6716. .disabled_by_bios = vmx_disabled_by_bios,
  6717. .hardware_setup = hardware_setup,
  6718. .hardware_unsetup = hardware_unsetup,
  6719. .check_processor_compatibility = vmx_check_processor_compat,
  6720. .hardware_enable = hardware_enable,
  6721. .hardware_disable = hardware_disable,
  6722. .cpu_has_accelerated_tpr = report_flexpriority,
  6723. .vcpu_create = vmx_create_vcpu,
  6724. .vcpu_free = vmx_free_vcpu,
  6725. .vcpu_reset = vmx_vcpu_reset,
  6726. .prepare_guest_switch = vmx_save_host_state,
  6727. .vcpu_load = vmx_vcpu_load,
  6728. .vcpu_put = vmx_vcpu_put,
  6729. .update_db_bp_intercept = update_exception_bitmap,
  6730. .get_msr = vmx_get_msr,
  6731. .set_msr = vmx_set_msr,
  6732. .get_segment_base = vmx_get_segment_base,
  6733. .get_segment = vmx_get_segment,
  6734. .set_segment = vmx_set_segment,
  6735. .get_cpl = vmx_get_cpl,
  6736. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  6737. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  6738. .decache_cr3 = vmx_decache_cr3,
  6739. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  6740. .set_cr0 = vmx_set_cr0,
  6741. .set_cr3 = vmx_set_cr3,
  6742. .set_cr4 = vmx_set_cr4,
  6743. .set_efer = vmx_set_efer,
  6744. .get_idt = vmx_get_idt,
  6745. .set_idt = vmx_set_idt,
  6746. .get_gdt = vmx_get_gdt,
  6747. .set_gdt = vmx_set_gdt,
  6748. .set_dr7 = vmx_set_dr7,
  6749. .cache_reg = vmx_cache_reg,
  6750. .get_rflags = vmx_get_rflags,
  6751. .set_rflags = vmx_set_rflags,
  6752. .fpu_activate = vmx_fpu_activate,
  6753. .fpu_deactivate = vmx_fpu_deactivate,
  6754. .tlb_flush = vmx_flush_tlb,
  6755. .run = vmx_vcpu_run,
  6756. .handle_exit = vmx_handle_exit,
  6757. .skip_emulated_instruction = skip_emulated_instruction,
  6758. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  6759. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  6760. .patch_hypercall = vmx_patch_hypercall,
  6761. .set_irq = vmx_inject_irq,
  6762. .set_nmi = vmx_inject_nmi,
  6763. .queue_exception = vmx_queue_exception,
  6764. .cancel_injection = vmx_cancel_injection,
  6765. .interrupt_allowed = vmx_interrupt_allowed,
  6766. .nmi_allowed = vmx_nmi_allowed,
  6767. .get_nmi_mask = vmx_get_nmi_mask,
  6768. .set_nmi_mask = vmx_set_nmi_mask,
  6769. .enable_nmi_window = enable_nmi_window,
  6770. .enable_irq_window = enable_irq_window,
  6771. .update_cr8_intercept = update_cr8_intercept,
  6772. .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
  6773. .vm_has_apicv = vmx_vm_has_apicv,
  6774. .load_eoi_exitmap = vmx_load_eoi_exitmap,
  6775. .hwapic_irr_update = vmx_hwapic_irr_update,
  6776. .hwapic_isr_update = vmx_hwapic_isr_update,
  6777. .set_tss_addr = vmx_set_tss_addr,
  6778. .get_tdp_level = get_ept_level,
  6779. .get_mt_mask = vmx_get_mt_mask,
  6780. .get_exit_info = vmx_get_exit_info,
  6781. .get_lpage_level = vmx_get_lpage_level,
  6782. .cpuid_update = vmx_cpuid_update,
  6783. .rdtscp_supported = vmx_rdtscp_supported,
  6784. .invpcid_supported = vmx_invpcid_supported,
  6785. .set_supported_cpuid = vmx_set_supported_cpuid,
  6786. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  6787. .set_tsc_khz = vmx_set_tsc_khz,
  6788. .read_tsc_offset = vmx_read_tsc_offset,
  6789. .write_tsc_offset = vmx_write_tsc_offset,
  6790. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  6791. .compute_tsc_offset = vmx_compute_tsc_offset,
  6792. .read_l1_tsc = vmx_read_l1_tsc,
  6793. .set_tdp_cr3 = vmx_set_cr3,
  6794. .check_intercept = vmx_check_intercept,
  6795. .handle_external_intr = vmx_handle_external_intr,
  6796. };
  6797. static int __init vmx_init(void)
  6798. {
  6799. int r, i, msr;
  6800. rdmsrl_safe(MSR_EFER, &host_efer);
  6801. for (i = 0; i < NR_VMX_MSR; ++i)
  6802. kvm_define_shared_msr(i, vmx_msr_index[i]);
  6803. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  6804. if (!vmx_io_bitmap_a)
  6805. return -ENOMEM;
  6806. r = -ENOMEM;
  6807. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  6808. if (!vmx_io_bitmap_b)
  6809. goto out;
  6810. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  6811. if (!vmx_msr_bitmap_legacy)
  6812. goto out1;
  6813. vmx_msr_bitmap_legacy_x2apic =
  6814. (unsigned long *)__get_free_page(GFP_KERNEL);
  6815. if (!vmx_msr_bitmap_legacy_x2apic)
  6816. goto out2;
  6817. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  6818. if (!vmx_msr_bitmap_longmode)
  6819. goto out3;
  6820. vmx_msr_bitmap_longmode_x2apic =
  6821. (unsigned long *)__get_free_page(GFP_KERNEL);
  6822. if (!vmx_msr_bitmap_longmode_x2apic)
  6823. goto out4;
  6824. /*
  6825. * Allow direct access to the PC debug port (it is often used for I/O
  6826. * delays, but the vmexits simply slow things down).
  6827. */
  6828. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  6829. clear_bit(0x80, vmx_io_bitmap_a);
  6830. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  6831. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  6832. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  6833. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  6834. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  6835. __alignof__(struct vcpu_vmx), THIS_MODULE);
  6836. if (r)
  6837. goto out5;
  6838. #ifdef CONFIG_KEXEC
  6839. rcu_assign_pointer(crash_vmclear_loaded_vmcss,
  6840. crash_vmclear_local_loaded_vmcss);
  6841. #endif
  6842. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  6843. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  6844. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  6845. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  6846. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  6847. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  6848. memcpy(vmx_msr_bitmap_legacy_x2apic,
  6849. vmx_msr_bitmap_legacy, PAGE_SIZE);
  6850. memcpy(vmx_msr_bitmap_longmode_x2apic,
  6851. vmx_msr_bitmap_longmode, PAGE_SIZE);
  6852. if (enable_apicv) {
  6853. for (msr = 0x800; msr <= 0x8ff; msr++)
  6854. vmx_disable_intercept_msr_read_x2apic(msr);
  6855. /* According SDM, in x2apic mode, the whole id reg is used.
  6856. * But in KVM, it only use the highest eight bits. Need to
  6857. * intercept it */
  6858. vmx_enable_intercept_msr_read_x2apic(0x802);
  6859. /* TMCCT */
  6860. vmx_enable_intercept_msr_read_x2apic(0x839);
  6861. /* TPR */
  6862. vmx_disable_intercept_msr_write_x2apic(0x808);
  6863. /* EOI */
  6864. vmx_disable_intercept_msr_write_x2apic(0x80b);
  6865. /* SELF-IPI */
  6866. vmx_disable_intercept_msr_write_x2apic(0x83f);
  6867. }
  6868. if (enable_ept) {
  6869. kvm_mmu_set_mask_ptes(0ull,
  6870. (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
  6871. (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
  6872. 0ull, VMX_EPT_EXECUTABLE_MASK);
  6873. ept_set_mmio_spte_mask();
  6874. kvm_enable_tdp();
  6875. } else
  6876. kvm_disable_tdp();
  6877. return 0;
  6878. out5:
  6879. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  6880. out4:
  6881. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6882. out3:
  6883. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  6884. out2:
  6885. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6886. out1:
  6887. free_page((unsigned long)vmx_io_bitmap_b);
  6888. out:
  6889. free_page((unsigned long)vmx_io_bitmap_a);
  6890. return r;
  6891. }
  6892. static void __exit vmx_exit(void)
  6893. {
  6894. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  6895. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  6896. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6897. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6898. free_page((unsigned long)vmx_io_bitmap_b);
  6899. free_page((unsigned long)vmx_io_bitmap_a);
  6900. #ifdef CONFIG_KEXEC
  6901. rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
  6902. synchronize_rcu();
  6903. #endif
  6904. kvm_exit();
  6905. }
  6906. module_init(vmx_init)
  6907. module_exit(vmx_exit)