exynos_drm_fimd.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/samsung_fimd.h>
  21. #include <drm/exynos_drm.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_iommu.h"
  26. /*
  27. * FIMD is stand for Fully Interactive Mobile Display and
  28. * as a display controller, it transfers contents drawn on memory
  29. * to a LCD Panel through Display Interfaces such as RGB or
  30. * CPU Interface.
  31. */
  32. /* position control register for hardware window 0, 2 ~ 4.*/
  33. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  34. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  35. /* size control register for hardware window 0. */
  36. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  37. /* alpha control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  39. /* size control register for hardware window 1 ~ 4. */
  40. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  41. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  42. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  43. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  44. /* color key control register for hardware window 1 ~ 4. */
  45. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  46. /* color key value register for hardware window 1 ~ 4. */
  47. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  48. /* FIMD has totally five hardware windows. */
  49. #define WINDOWS_NR 5
  50. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  51. struct fimd_driver_data {
  52. unsigned int timing_base;
  53. };
  54. static struct fimd_driver_data exynos4_fimd_driver_data = {
  55. .timing_base = 0x0,
  56. };
  57. static struct fimd_driver_data exynos5_fimd_driver_data = {
  58. .timing_base = 0x20000,
  59. };
  60. struct fimd_win_data {
  61. unsigned int offset_x;
  62. unsigned int offset_y;
  63. unsigned int ovl_width;
  64. unsigned int ovl_height;
  65. unsigned int fb_width;
  66. unsigned int fb_height;
  67. unsigned int bpp;
  68. dma_addr_t dma_addr;
  69. void __iomem *vaddr;
  70. unsigned int buf_offsize;
  71. unsigned int line_size; /* bytes */
  72. bool enabled;
  73. };
  74. struct fimd_context {
  75. struct exynos_drm_subdrv subdrv;
  76. int irq;
  77. struct drm_crtc *crtc;
  78. struct clk *bus_clk;
  79. struct clk *lcd_clk;
  80. void __iomem *regs;
  81. struct fimd_win_data win_data[WINDOWS_NR];
  82. unsigned int clkdiv;
  83. unsigned int default_win;
  84. unsigned long irq_flags;
  85. u32 vidcon0;
  86. u32 vidcon1;
  87. bool suspended;
  88. struct mutex lock;
  89. wait_queue_head_t wait_vsync_queue;
  90. atomic_t wait_vsync_event;
  91. struct exynos_drm_panel_info *panel;
  92. };
  93. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  94. struct platform_device *pdev)
  95. {
  96. return (struct fimd_driver_data *)
  97. platform_get_device_id(pdev)->driver_data;
  98. }
  99. static bool fimd_display_is_connected(struct device *dev)
  100. {
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO. */
  103. return true;
  104. }
  105. static void *fimd_get_panel(struct device *dev)
  106. {
  107. struct fimd_context *ctx = get_fimd_context(dev);
  108. DRM_DEBUG_KMS("%s\n", __FILE__);
  109. return ctx->panel;
  110. }
  111. static int fimd_check_timing(struct device *dev, void *timing)
  112. {
  113. DRM_DEBUG_KMS("%s\n", __FILE__);
  114. /* TODO. */
  115. return 0;
  116. }
  117. static int fimd_display_power_on(struct device *dev, int mode)
  118. {
  119. DRM_DEBUG_KMS("%s\n", __FILE__);
  120. /* TODO */
  121. return 0;
  122. }
  123. static struct exynos_drm_display_ops fimd_display_ops = {
  124. .type = EXYNOS_DISPLAY_TYPE_LCD,
  125. .is_connected = fimd_display_is_connected,
  126. .get_panel = fimd_get_panel,
  127. .check_timing = fimd_check_timing,
  128. .power_on = fimd_display_power_on,
  129. };
  130. static void fimd_dpms(struct device *subdrv_dev, int mode)
  131. {
  132. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  133. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  134. mutex_lock(&ctx->lock);
  135. switch (mode) {
  136. case DRM_MODE_DPMS_ON:
  137. /*
  138. * enable fimd hardware only if suspended status.
  139. *
  140. * P.S. fimd_dpms function would be called at booting time so
  141. * clk_enable could be called double time.
  142. */
  143. if (ctx->suspended)
  144. pm_runtime_get_sync(subdrv_dev);
  145. break;
  146. case DRM_MODE_DPMS_STANDBY:
  147. case DRM_MODE_DPMS_SUSPEND:
  148. case DRM_MODE_DPMS_OFF:
  149. if (!ctx->suspended)
  150. pm_runtime_put_sync(subdrv_dev);
  151. break;
  152. default:
  153. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  154. break;
  155. }
  156. mutex_unlock(&ctx->lock);
  157. }
  158. static void fimd_apply(struct device *subdrv_dev)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  161. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  162. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  163. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  164. struct fimd_win_data *win_data;
  165. int i;
  166. DRM_DEBUG_KMS("%s\n", __FILE__);
  167. for (i = 0; i < WINDOWS_NR; i++) {
  168. win_data = &ctx->win_data[i];
  169. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  170. ovl_ops->commit(subdrv_dev, i);
  171. }
  172. if (mgr_ops && mgr_ops->commit)
  173. mgr_ops->commit(subdrv_dev);
  174. }
  175. static void fimd_commit(struct device *dev)
  176. {
  177. struct fimd_context *ctx = get_fimd_context(dev);
  178. struct exynos_drm_panel_info *panel = ctx->panel;
  179. struct fb_videomode *timing = &panel->timing;
  180. struct fimd_driver_data *driver_data;
  181. struct platform_device *pdev = to_platform_device(dev);
  182. u32 val;
  183. driver_data = drm_fimd_get_driver_data(pdev);
  184. if (ctx->suspended)
  185. return;
  186. DRM_DEBUG_KMS("%s\n", __FILE__);
  187. /* setup polarity values from machine code. */
  188. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  189. /* setup vertical timing values. */
  190. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  191. VIDTCON0_VFPD(timing->lower_margin - 1) |
  192. VIDTCON0_VSPW(timing->vsync_len - 1);
  193. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  194. /* setup horizontal timing values. */
  195. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  196. VIDTCON1_HFPD(timing->right_margin - 1) |
  197. VIDTCON1_HSPW(timing->hsync_len - 1);
  198. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  199. /* setup horizontal and vertical display size. */
  200. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  201. VIDTCON2_HOZVAL(timing->xres - 1);
  202. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  203. /* setup clock source, clock divider, enable dma. */
  204. val = ctx->vidcon0;
  205. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  206. if (ctx->clkdiv > 1)
  207. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  208. else
  209. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  210. /*
  211. * fields of register with prefix '_F' would be updated
  212. * at vsync(same as dma start)
  213. */
  214. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  215. writel(val, ctx->regs + VIDCON0);
  216. }
  217. static int fimd_enable_vblank(struct device *dev)
  218. {
  219. struct fimd_context *ctx = get_fimd_context(dev);
  220. u32 val;
  221. DRM_DEBUG_KMS("%s\n", __FILE__);
  222. if (ctx->suspended)
  223. return -EPERM;
  224. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  225. val = readl(ctx->regs + VIDINTCON0);
  226. val |= VIDINTCON0_INT_ENABLE;
  227. val |= VIDINTCON0_INT_FRAME;
  228. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  229. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  230. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  231. val |= VIDINTCON0_FRAMESEL1_NONE;
  232. writel(val, ctx->regs + VIDINTCON0);
  233. }
  234. return 0;
  235. }
  236. static void fimd_disable_vblank(struct device *dev)
  237. {
  238. struct fimd_context *ctx = get_fimd_context(dev);
  239. u32 val;
  240. DRM_DEBUG_KMS("%s\n", __FILE__);
  241. if (ctx->suspended)
  242. return;
  243. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  244. val = readl(ctx->regs + VIDINTCON0);
  245. val &= ~VIDINTCON0_INT_FRAME;
  246. val &= ~VIDINTCON0_INT_ENABLE;
  247. writel(val, ctx->regs + VIDINTCON0);
  248. }
  249. }
  250. static void fimd_wait_for_vblank(struct device *dev)
  251. {
  252. struct fimd_context *ctx = get_fimd_context(dev);
  253. if (ctx->suspended)
  254. return;
  255. atomic_set(&ctx->wait_vsync_event, 1);
  256. /*
  257. * wait for FIMD to signal VSYNC interrupt or return after
  258. * timeout which is set to 50ms (refresh rate of 20).
  259. */
  260. if (!wait_event_timeout(ctx->wait_vsync_queue,
  261. !atomic_read(&ctx->wait_vsync_event),
  262. DRM_HZ/20))
  263. DRM_DEBUG_KMS("vblank wait timed out.\n");
  264. }
  265. static struct exynos_drm_manager_ops fimd_manager_ops = {
  266. .dpms = fimd_dpms,
  267. .apply = fimd_apply,
  268. .commit = fimd_commit,
  269. .enable_vblank = fimd_enable_vblank,
  270. .disable_vblank = fimd_disable_vblank,
  271. .wait_for_vblank = fimd_wait_for_vblank,
  272. };
  273. static void fimd_win_mode_set(struct device *dev,
  274. struct exynos_drm_overlay *overlay)
  275. {
  276. struct fimd_context *ctx = get_fimd_context(dev);
  277. struct fimd_win_data *win_data;
  278. int win;
  279. unsigned long offset;
  280. DRM_DEBUG_KMS("%s\n", __FILE__);
  281. if (!overlay) {
  282. dev_err(dev, "overlay is NULL\n");
  283. return;
  284. }
  285. win = overlay->zpos;
  286. if (win == DEFAULT_ZPOS)
  287. win = ctx->default_win;
  288. if (win < 0 || win > WINDOWS_NR)
  289. return;
  290. offset = overlay->fb_x * (overlay->bpp >> 3);
  291. offset += overlay->fb_y * overlay->pitch;
  292. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  293. win_data = &ctx->win_data[win];
  294. win_data->offset_x = overlay->crtc_x;
  295. win_data->offset_y = overlay->crtc_y;
  296. win_data->ovl_width = overlay->crtc_width;
  297. win_data->ovl_height = overlay->crtc_height;
  298. win_data->fb_width = overlay->fb_width;
  299. win_data->fb_height = overlay->fb_height;
  300. win_data->dma_addr = overlay->dma_addr[0] + offset;
  301. win_data->vaddr = overlay->vaddr[0] + offset;
  302. win_data->bpp = overlay->bpp;
  303. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  304. (overlay->bpp >> 3);
  305. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  306. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  307. win_data->offset_x, win_data->offset_y);
  308. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  309. win_data->ovl_width, win_data->ovl_height);
  310. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  311. (unsigned long)win_data->dma_addr,
  312. (unsigned long)win_data->vaddr);
  313. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  314. overlay->fb_width, overlay->crtc_width);
  315. }
  316. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  317. {
  318. struct fimd_context *ctx = get_fimd_context(dev);
  319. struct fimd_win_data *win_data = &ctx->win_data[win];
  320. unsigned long val;
  321. DRM_DEBUG_KMS("%s\n", __FILE__);
  322. val = WINCONx_ENWIN;
  323. switch (win_data->bpp) {
  324. case 1:
  325. val |= WINCON0_BPPMODE_1BPP;
  326. val |= WINCONx_BITSWP;
  327. val |= WINCONx_BURSTLEN_4WORD;
  328. break;
  329. case 2:
  330. val |= WINCON0_BPPMODE_2BPP;
  331. val |= WINCONx_BITSWP;
  332. val |= WINCONx_BURSTLEN_8WORD;
  333. break;
  334. case 4:
  335. val |= WINCON0_BPPMODE_4BPP;
  336. val |= WINCONx_BITSWP;
  337. val |= WINCONx_BURSTLEN_8WORD;
  338. break;
  339. case 8:
  340. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  341. val |= WINCONx_BURSTLEN_8WORD;
  342. val |= WINCONx_BYTSWP;
  343. break;
  344. case 16:
  345. val |= WINCON0_BPPMODE_16BPP_565;
  346. val |= WINCONx_HAWSWP;
  347. val |= WINCONx_BURSTLEN_16WORD;
  348. break;
  349. case 24:
  350. val |= WINCON0_BPPMODE_24BPP_888;
  351. val |= WINCONx_WSWP;
  352. val |= WINCONx_BURSTLEN_16WORD;
  353. break;
  354. case 32:
  355. val |= WINCON1_BPPMODE_28BPP_A4888
  356. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  357. val |= WINCONx_WSWP;
  358. val |= WINCONx_BURSTLEN_16WORD;
  359. break;
  360. default:
  361. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  362. val |= WINCON0_BPPMODE_24BPP_888;
  363. val |= WINCONx_WSWP;
  364. val |= WINCONx_BURSTLEN_16WORD;
  365. break;
  366. }
  367. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  368. writel(val, ctx->regs + WINCON(win));
  369. }
  370. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  371. {
  372. struct fimd_context *ctx = get_fimd_context(dev);
  373. unsigned int keycon0 = 0, keycon1 = 0;
  374. DRM_DEBUG_KMS("%s\n", __FILE__);
  375. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  376. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  377. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  378. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  379. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  380. }
  381. static void fimd_win_commit(struct device *dev, int zpos)
  382. {
  383. struct fimd_context *ctx = get_fimd_context(dev);
  384. struct fimd_win_data *win_data;
  385. int win = zpos;
  386. unsigned long val, alpha, size;
  387. DRM_DEBUG_KMS("%s\n", __FILE__);
  388. if (ctx->suspended)
  389. return;
  390. if (win == DEFAULT_ZPOS)
  391. win = ctx->default_win;
  392. if (win < 0 || win > WINDOWS_NR)
  393. return;
  394. win_data = &ctx->win_data[win];
  395. /*
  396. * SHADOWCON register is used for enabling timing.
  397. *
  398. * for example, once only width value of a register is set,
  399. * if the dma is started then fimd hardware could malfunction so
  400. * with protect window setting, the register fields with prefix '_F'
  401. * wouldn't be updated at vsync also but updated once unprotect window
  402. * is set.
  403. */
  404. /* protect windows */
  405. val = readl(ctx->regs + SHADOWCON);
  406. val |= SHADOWCON_WINx_PROTECT(win);
  407. writel(val, ctx->regs + SHADOWCON);
  408. /* buffer start address */
  409. val = (unsigned long)win_data->dma_addr;
  410. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  411. /* buffer end address */
  412. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  413. val = (unsigned long)(win_data->dma_addr + size);
  414. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  415. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  416. (unsigned long)win_data->dma_addr, val, size);
  417. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  418. win_data->ovl_width, win_data->ovl_height);
  419. /* buffer size */
  420. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  421. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  422. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  423. /* OSD position */
  424. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  425. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  426. writel(val, ctx->regs + VIDOSD_A(win));
  427. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  428. win_data->ovl_width - 1) |
  429. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  430. win_data->ovl_height - 1);
  431. writel(val, ctx->regs + VIDOSD_B(win));
  432. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  433. win_data->offset_x, win_data->offset_y,
  434. win_data->offset_x + win_data->ovl_width - 1,
  435. win_data->offset_y + win_data->ovl_height - 1);
  436. /* hardware window 0 doesn't support alpha channel. */
  437. if (win != 0) {
  438. /* OSD alpha */
  439. alpha = VIDISD14C_ALPHA1_R(0xf) |
  440. VIDISD14C_ALPHA1_G(0xf) |
  441. VIDISD14C_ALPHA1_B(0xf);
  442. writel(alpha, ctx->regs + VIDOSD_C(win));
  443. }
  444. /* OSD size */
  445. if (win != 3 && win != 4) {
  446. u32 offset = VIDOSD_D(win);
  447. if (win == 0)
  448. offset = VIDOSD_C_SIZE_W0;
  449. val = win_data->ovl_width * win_data->ovl_height;
  450. writel(val, ctx->regs + offset);
  451. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  452. }
  453. fimd_win_set_pixfmt(dev, win);
  454. /* hardware window 0 doesn't support color key. */
  455. if (win != 0)
  456. fimd_win_set_colkey(dev, win);
  457. /* wincon */
  458. val = readl(ctx->regs + WINCON(win));
  459. val |= WINCONx_ENWIN;
  460. writel(val, ctx->regs + WINCON(win));
  461. /* Enable DMA channel and unprotect windows */
  462. val = readl(ctx->regs + SHADOWCON);
  463. val |= SHADOWCON_CHx_ENABLE(win);
  464. val &= ~SHADOWCON_WINx_PROTECT(win);
  465. writel(val, ctx->regs + SHADOWCON);
  466. win_data->enabled = true;
  467. }
  468. static void fimd_win_disable(struct device *dev, int zpos)
  469. {
  470. struct fimd_context *ctx = get_fimd_context(dev);
  471. struct fimd_win_data *win_data;
  472. int win = zpos;
  473. u32 val;
  474. DRM_DEBUG_KMS("%s\n", __FILE__);
  475. if (win == DEFAULT_ZPOS)
  476. win = ctx->default_win;
  477. if (win < 0 || win > WINDOWS_NR)
  478. return;
  479. win_data = &ctx->win_data[win];
  480. /* protect windows */
  481. val = readl(ctx->regs + SHADOWCON);
  482. val |= SHADOWCON_WINx_PROTECT(win);
  483. writel(val, ctx->regs + SHADOWCON);
  484. /* wincon */
  485. val = readl(ctx->regs + WINCON(win));
  486. val &= ~WINCONx_ENWIN;
  487. writel(val, ctx->regs + WINCON(win));
  488. /* unprotect windows */
  489. val = readl(ctx->regs + SHADOWCON);
  490. val &= ~SHADOWCON_CHx_ENABLE(win);
  491. val &= ~SHADOWCON_WINx_PROTECT(win);
  492. writel(val, ctx->regs + SHADOWCON);
  493. win_data->enabled = false;
  494. }
  495. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  496. .mode_set = fimd_win_mode_set,
  497. .commit = fimd_win_commit,
  498. .disable = fimd_win_disable,
  499. };
  500. static struct exynos_drm_manager fimd_manager = {
  501. .pipe = -1,
  502. .ops = &fimd_manager_ops,
  503. .overlay_ops = &fimd_overlay_ops,
  504. .display_ops = &fimd_display_ops,
  505. };
  506. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  507. {
  508. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  509. struct drm_pending_vblank_event *e, *t;
  510. struct timeval now;
  511. unsigned long flags;
  512. spin_lock_irqsave(&drm_dev->event_lock, flags);
  513. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  514. base.link) {
  515. /* if event's pipe isn't same as crtc then ignore it. */
  516. if (crtc != e->pipe)
  517. continue;
  518. do_gettimeofday(&now);
  519. e->event.sequence = 0;
  520. e->event.tv_sec = now.tv_sec;
  521. e->event.tv_usec = now.tv_usec;
  522. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  523. wake_up_interruptible(&e->base.file_priv->event_wait);
  524. drm_vblank_put(drm_dev, crtc);
  525. }
  526. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  527. }
  528. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  529. {
  530. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  531. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  532. struct drm_device *drm_dev = subdrv->drm_dev;
  533. struct exynos_drm_manager *manager = subdrv->manager;
  534. u32 val;
  535. val = readl(ctx->regs + VIDINTCON1);
  536. if (val & VIDINTCON1_INT_FRAME)
  537. /* VSYNC interrupt */
  538. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  539. /* check the crtc is detached already from encoder */
  540. if (manager->pipe < 0)
  541. goto out;
  542. drm_handle_vblank(drm_dev, manager->pipe);
  543. fimd_finish_pageflip(drm_dev, manager->pipe);
  544. /* set wait vsync event to zero and wake up queue. */
  545. if (atomic_read(&ctx->wait_vsync_event)) {
  546. atomic_set(&ctx->wait_vsync_event, 0);
  547. DRM_WAKEUP(&ctx->wait_vsync_queue);
  548. }
  549. out:
  550. return IRQ_HANDLED;
  551. }
  552. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  553. {
  554. DRM_DEBUG_KMS("%s\n", __FILE__);
  555. /*
  556. * enable drm irq mode.
  557. * - with irq_enabled = 1, we can use the vblank feature.
  558. *
  559. * P.S. note that we wouldn't use drm irq handler but
  560. * just specific driver own one instead because
  561. * drm framework supports only one irq handler.
  562. */
  563. drm_dev->irq_enabled = 1;
  564. /*
  565. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  566. * by drm timer once a current process gives up ownership of
  567. * vblank event.(after drm_vblank_put function is called)
  568. */
  569. drm_dev->vblank_disable_allowed = 1;
  570. /* attach this sub driver to iommu mapping if supported. */
  571. if (is_drm_iommu_supported(drm_dev))
  572. drm_iommu_attach_device(drm_dev, dev);
  573. return 0;
  574. }
  575. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  576. {
  577. DRM_DEBUG_KMS("%s\n", __FILE__);
  578. /* detach this sub driver from iommu mapping if supported. */
  579. if (is_drm_iommu_supported(drm_dev))
  580. drm_iommu_detach_device(drm_dev, dev);
  581. }
  582. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  583. struct fb_videomode *timing)
  584. {
  585. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  586. u32 retrace;
  587. u32 clkdiv;
  588. u32 best_framerate = 0;
  589. u32 framerate;
  590. DRM_DEBUG_KMS("%s\n", __FILE__);
  591. retrace = timing->left_margin + timing->hsync_len +
  592. timing->right_margin + timing->xres;
  593. retrace *= timing->upper_margin + timing->vsync_len +
  594. timing->lower_margin + timing->yres;
  595. /* default framerate is 60Hz */
  596. if (!timing->refresh)
  597. timing->refresh = 60;
  598. clk /= retrace;
  599. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  600. int tmp;
  601. /* get best framerate */
  602. framerate = clk / clkdiv;
  603. tmp = timing->refresh - framerate;
  604. if (tmp < 0) {
  605. best_framerate = framerate;
  606. continue;
  607. } else {
  608. if (!best_framerate)
  609. best_framerate = framerate;
  610. else if (tmp < (best_framerate - framerate))
  611. best_framerate = framerate;
  612. break;
  613. }
  614. }
  615. return clkdiv;
  616. }
  617. static void fimd_clear_win(struct fimd_context *ctx, int win)
  618. {
  619. u32 val;
  620. DRM_DEBUG_KMS("%s\n", __FILE__);
  621. writel(0, ctx->regs + WINCON(win));
  622. writel(0, ctx->regs + VIDOSD_A(win));
  623. writel(0, ctx->regs + VIDOSD_B(win));
  624. writel(0, ctx->regs + VIDOSD_C(win));
  625. if (win == 1 || win == 2)
  626. writel(0, ctx->regs + VIDOSD_D(win));
  627. val = readl(ctx->regs + SHADOWCON);
  628. val &= ~SHADOWCON_WINx_PROTECT(win);
  629. writel(val, ctx->regs + SHADOWCON);
  630. }
  631. static int fimd_clock(struct fimd_context *ctx, bool enable)
  632. {
  633. DRM_DEBUG_KMS("%s\n", __FILE__);
  634. if (enable) {
  635. int ret;
  636. ret = clk_enable(ctx->bus_clk);
  637. if (ret < 0)
  638. return ret;
  639. ret = clk_enable(ctx->lcd_clk);
  640. if (ret < 0) {
  641. clk_disable(ctx->bus_clk);
  642. return ret;
  643. }
  644. } else {
  645. clk_disable(ctx->lcd_clk);
  646. clk_disable(ctx->bus_clk);
  647. }
  648. return 0;
  649. }
  650. static int fimd_activate(struct fimd_context *ctx, bool enable)
  651. {
  652. if (enable) {
  653. int ret;
  654. struct device *dev = ctx->subdrv.dev;
  655. ret = fimd_clock(ctx, true);
  656. if (ret < 0)
  657. return ret;
  658. ctx->suspended = false;
  659. /* if vblank was enabled status, enable it again. */
  660. if (test_and_clear_bit(0, &ctx->irq_flags))
  661. fimd_enable_vblank(dev);
  662. } else {
  663. fimd_clock(ctx, false);
  664. ctx->suspended = true;
  665. }
  666. return 0;
  667. }
  668. static int __devinit fimd_probe(struct platform_device *pdev)
  669. {
  670. struct device *dev = &pdev->dev;
  671. struct fimd_context *ctx;
  672. struct exynos_drm_subdrv *subdrv;
  673. struct exynos_drm_fimd_pdata *pdata;
  674. struct exynos_drm_panel_info *panel;
  675. struct resource *res;
  676. int win;
  677. int ret = -EINVAL;
  678. DRM_DEBUG_KMS("%s\n", __FILE__);
  679. pdata = pdev->dev.platform_data;
  680. if (!pdata) {
  681. dev_err(dev, "no platform data specified\n");
  682. return -EINVAL;
  683. }
  684. panel = &pdata->panel;
  685. if (!panel) {
  686. dev_err(dev, "panel is null.\n");
  687. return -EINVAL;
  688. }
  689. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  690. if (!ctx)
  691. return -ENOMEM;
  692. ctx->bus_clk = devm_clk_get(dev, "fimd");
  693. if (IS_ERR(ctx->bus_clk)) {
  694. dev_err(dev, "failed to get bus clock\n");
  695. return PTR_ERR(ctx->bus_clk);
  696. }
  697. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  698. if (IS_ERR(ctx->lcd_clk)) {
  699. dev_err(dev, "failed to get lcd clock\n");
  700. return PTR_ERR(ctx->lcd_clk);
  701. }
  702. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  703. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  704. if (!ctx->regs) {
  705. dev_err(dev, "failed to map registers\n");
  706. return -ENXIO;
  707. }
  708. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  709. if (!res) {
  710. dev_err(dev, "irq request failed.\n");
  711. return -ENXIO;
  712. }
  713. ctx->irq = res->start;
  714. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  715. 0, "drm_fimd", ctx);
  716. if (ret) {
  717. dev_err(dev, "irq request failed.\n");
  718. return ret;
  719. }
  720. ctx->vidcon0 = pdata->vidcon0;
  721. ctx->vidcon1 = pdata->vidcon1;
  722. ctx->default_win = pdata->default_win;
  723. ctx->panel = panel;
  724. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  725. atomic_set(&ctx->wait_vsync_event, 0);
  726. subdrv = &ctx->subdrv;
  727. subdrv->dev = dev;
  728. subdrv->manager = &fimd_manager;
  729. subdrv->probe = fimd_subdrv_probe;
  730. subdrv->remove = fimd_subdrv_remove;
  731. mutex_init(&ctx->lock);
  732. platform_set_drvdata(pdev, ctx);
  733. pm_runtime_enable(dev);
  734. pm_runtime_get_sync(dev);
  735. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  736. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  737. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  738. panel->timing.pixclock, ctx->clkdiv);
  739. for (win = 0; win < WINDOWS_NR; win++)
  740. fimd_clear_win(ctx, win);
  741. exynos_drm_subdrv_register(subdrv);
  742. return 0;
  743. }
  744. static int __devexit fimd_remove(struct platform_device *pdev)
  745. {
  746. struct device *dev = &pdev->dev;
  747. struct fimd_context *ctx = platform_get_drvdata(pdev);
  748. DRM_DEBUG_KMS("%s\n", __FILE__);
  749. exynos_drm_subdrv_unregister(&ctx->subdrv);
  750. if (ctx->suspended)
  751. goto out;
  752. clk_disable(ctx->lcd_clk);
  753. clk_disable(ctx->bus_clk);
  754. pm_runtime_set_suspended(dev);
  755. pm_runtime_put_sync(dev);
  756. out:
  757. pm_runtime_disable(dev);
  758. return 0;
  759. }
  760. #ifdef CONFIG_PM_SLEEP
  761. static int fimd_suspend(struct device *dev)
  762. {
  763. struct fimd_context *ctx = get_fimd_context(dev);
  764. /*
  765. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  766. * called here, an error would be returned by that interface
  767. * because the usage_count of pm runtime is more than 1.
  768. */
  769. if (!pm_runtime_suspended(dev))
  770. return fimd_activate(ctx, false);
  771. return 0;
  772. }
  773. static int fimd_resume(struct device *dev)
  774. {
  775. struct fimd_context *ctx = get_fimd_context(dev);
  776. /*
  777. * if entered to sleep when lcd panel was on, the usage_count
  778. * of pm runtime would still be 1 so in this case, fimd driver
  779. * should be on directly not drawing on pm runtime interface.
  780. */
  781. if (pm_runtime_suspended(dev)) {
  782. int ret;
  783. ret = fimd_activate(ctx, true);
  784. if (ret < 0)
  785. return ret;
  786. /*
  787. * in case of dpms on(standby), fimd_apply function will
  788. * be called by encoder's dpms callback to update fimd's
  789. * registers but in case of sleep wakeup, it's not.
  790. * so fimd_apply function should be called at here.
  791. */
  792. fimd_apply(dev);
  793. }
  794. return 0;
  795. }
  796. #endif
  797. #ifdef CONFIG_PM_RUNTIME
  798. static int fimd_runtime_suspend(struct device *dev)
  799. {
  800. struct fimd_context *ctx = get_fimd_context(dev);
  801. DRM_DEBUG_KMS("%s\n", __FILE__);
  802. return fimd_activate(ctx, false);
  803. }
  804. static int fimd_runtime_resume(struct device *dev)
  805. {
  806. struct fimd_context *ctx = get_fimd_context(dev);
  807. DRM_DEBUG_KMS("%s\n", __FILE__);
  808. return fimd_activate(ctx, true);
  809. }
  810. #endif
  811. static struct platform_device_id fimd_driver_ids[] = {
  812. {
  813. .name = "exynos4-fb",
  814. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  815. }, {
  816. .name = "exynos5-fb",
  817. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  818. },
  819. {},
  820. };
  821. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  822. static const struct dev_pm_ops fimd_pm_ops = {
  823. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  824. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  825. };
  826. struct platform_driver fimd_driver = {
  827. .probe = fimd_probe,
  828. .remove = __devexit_p(fimd_remove),
  829. .id_table = fimd_driver_ids,
  830. .driver = {
  831. .name = "exynos4-fb",
  832. .owner = THIS_MODULE,
  833. .pm = &fimd_pm_ops,
  834. },
  835. };