hw.h 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9340 0x0031
  41. #define AR9300_DEVID_AR9485_PCIE 0x0032
  42. #define AR9300_DEVID_AR9580 0x0033
  43. #define AR9300_DEVID_AR9462 0x0034
  44. #define AR9300_DEVID_AR9330 0x0035
  45. #define AR9300_DEVID_QCA955X 0x0038
  46. #define AR5416_AR9100_DEVID 0x000b
  47. #define AR_SUBVENDOR_ID_NOG 0x0e11
  48. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  49. #define AR5416_MAGIC 0x19641014
  50. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  51. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  52. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  53. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  54. #define ATH_DEFAULT_NOISE_FLOOR -95
  55. #define ATH9K_RSSI_BAD -128
  56. #define ATH9K_NUM_CHANNELS 38
  57. /* Register read/write primitives */
  58. #define REG_WRITE(_ah, _reg, _val) \
  59. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  60. #define REG_READ(_ah, _reg) \
  61. (_ah)->reg_ops.read((_ah), (_reg))
  62. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  63. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  64. #define REG_RMW(_ah, _reg, _set, _clr) \
  65. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  66. #define ENABLE_REGWRITE_BUFFER(_ah) \
  67. do { \
  68. if ((_ah)->reg_ops.enable_write_buffer) \
  69. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  70. } while (0)
  71. #define REGWRITE_BUFFER_FLUSH(_ah) \
  72. do { \
  73. if ((_ah)->reg_ops.write_flush) \
  74. (_ah)->reg_ops.write_flush((_ah)); \
  75. } while (0)
  76. #define PR_EEP(_s, _val) \
  77. do { \
  78. len += snprintf(buf + len, size - len, "%20s : %10d\n", \
  79. _s, (_val)); \
  80. } while (0)
  81. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  82. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  83. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  84. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  85. #define REG_READ_FIELD(_a, _r, _f) \
  86. (((REG_READ(_a, _r) & _f) >> _f##_S))
  87. #define REG_SET_BIT(_a, _r, _f) \
  88. REG_RMW(_a, _r, (_f), 0)
  89. #define REG_CLR_BIT(_a, _r, _f) \
  90. REG_RMW(_a, _r, 0, (_f))
  91. #define DO_DELAY(x) do { \
  92. if (((++(x) % 64) == 0) && \
  93. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  94. != ATH_USB)) \
  95. udelay(1); \
  96. } while (0)
  97. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  98. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  99. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  100. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  101. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  102. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  103. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  104. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  105. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  106. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  107. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  108. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  109. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  110. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  111. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  112. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  113. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  114. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  115. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  116. #define AR_GPIOD_MASK 0x00001FFF
  117. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  118. #define BASE_ACTIVATE_DELAY 100
  119. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  120. #define COEF_SCALE_S 24
  121. #define HT40_CHANNEL_CENTER_SHIFT 10
  122. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  123. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  124. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  125. #define ATH9K_NUM_QUEUES 10
  126. #define MAX_RATE_POWER 63
  127. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  128. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  129. #define AH_TIME_QUANTUM 10
  130. #define AR_KEYTABLE_SIZE 128
  131. #define POWER_UP_TIME 10000
  132. #define SPUR_RSSI_THRESH 40
  133. #define UPPER_5G_SUB_BAND_START 5700
  134. #define MID_5G_SUB_BAND_START 5400
  135. #define CAB_TIMEOUT_VAL 10
  136. #define BEACON_TIMEOUT_VAL 10
  137. #define MIN_BEACON_TIMEOUT_VAL 1
  138. #define SLEEP_SLOP 3
  139. #define INIT_CONFIG_STATUS 0x00000000
  140. #define INIT_RSSI_THR 0x00000700
  141. #define INIT_BCON_CNTRL_REG 0x00000000
  142. #define TU_TO_USEC(_tu) ((_tu) << 10)
  143. #define ATH9K_HW_RX_HP_QDEPTH 16
  144. #define ATH9K_HW_RX_LP_QDEPTH 128
  145. #define PAPRD_GAIN_TABLE_ENTRIES 32
  146. #define PAPRD_TABLE_SZ 24
  147. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  148. /*
  149. * Wake on Wireless
  150. */
  151. /* Keep Alive Frame */
  152. #define KAL_FRAME_LEN 28
  153. #define KAL_FRAME_TYPE 0x2 /* data frame */
  154. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  155. #define KAL_DURATION_ID 0x3d
  156. #define KAL_NUM_DATA_WORDS 6
  157. #define KAL_NUM_DESC_WORDS 12
  158. #define KAL_ANTENNA_MODE 1
  159. #define KAL_TO_DS 1
  160. #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
  161. #define KAL_TIMEOUT 900
  162. #define MAX_PATTERN_SIZE 256
  163. #define MAX_PATTERN_MASK_SIZE 32
  164. #define MAX_NUM_PATTERN 8
  165. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  166. deauthenticate packets */
  167. /*
  168. * WoW trigger mapping to hardware code
  169. */
  170. #define AH_WOW_USER_PATTERN_EN BIT(0)
  171. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  172. #define AH_WOW_LINK_CHANGE BIT(2)
  173. #define AH_WOW_BEACON_MISS BIT(3)
  174. enum ath_hw_txq_subtype {
  175. ATH_TXQ_AC_BE = 0,
  176. ATH_TXQ_AC_BK = 1,
  177. ATH_TXQ_AC_VI = 2,
  178. ATH_TXQ_AC_VO = 3,
  179. };
  180. enum ath_ini_subsys {
  181. ATH_INI_PRE = 0,
  182. ATH_INI_CORE,
  183. ATH_INI_POST,
  184. ATH_INI_NUM_SPLIT,
  185. };
  186. enum ath9k_hw_caps {
  187. ATH9K_HW_CAP_HT = BIT(0),
  188. ATH9K_HW_CAP_RFSILENT = BIT(1),
  189. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  190. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  191. ATH9K_HW_CAP_EDMA = BIT(4),
  192. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  193. ATH9K_HW_CAP_LDPC = BIT(6),
  194. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  195. ATH9K_HW_CAP_SGI_20 = BIT(8),
  196. ATH9K_HW_CAP_PAPRD = BIT(9),
  197. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  198. ATH9K_HW_CAP_2GHZ = BIT(11),
  199. ATH9K_HW_CAP_5GHZ = BIT(12),
  200. ATH9K_HW_CAP_APM = BIT(13),
  201. ATH9K_HW_CAP_RTT = BIT(14),
  202. ATH9K_HW_CAP_MCI = BIT(15),
  203. ATH9K_HW_CAP_DFS = BIT(16),
  204. };
  205. struct ath9k_hw_capabilities {
  206. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  207. u16 rts_aggr_limit;
  208. u8 tx_chainmask;
  209. u8 rx_chainmask;
  210. u8 max_txchains;
  211. u8 max_rxchains;
  212. u8 num_gpio_pins;
  213. u8 rx_hp_qdepth;
  214. u8 rx_lp_qdepth;
  215. u8 rx_status_len;
  216. u8 tx_desc_len;
  217. u8 txs_len;
  218. u16 pcie_lcr_offset;
  219. bool pcie_lcr_extsync_en;
  220. };
  221. struct ath9k_ops_config {
  222. int dma_beacon_response_time;
  223. int sw_beacon_response_time;
  224. int additional_swba_backoff;
  225. int ack_6mb;
  226. u32 cwm_ignore_extcca;
  227. bool pcieSerDesWrite;
  228. u8 pcie_clock_req;
  229. u32 pcie_waen;
  230. u8 analog_shiftreg;
  231. u8 paprd_disable;
  232. u32 ofdm_trig_low;
  233. u32 ofdm_trig_high;
  234. u32 cck_trig_high;
  235. u32 cck_trig_low;
  236. u32 enable_ani;
  237. int serialize_regmode;
  238. bool rx_intr_mitigation;
  239. bool tx_intr_mitigation;
  240. #define SPUR_DISABLE 0
  241. #define SPUR_ENABLE_IOCTL 1
  242. #define SPUR_ENABLE_EEPROM 2
  243. #define AR_SPUR_5413_1 1640
  244. #define AR_SPUR_5413_2 1200
  245. #define AR_NO_SPUR 0x8000
  246. #define AR_BASE_FREQ_2GHZ 2300
  247. #define AR_BASE_FREQ_5GHZ 4900
  248. #define AR_SPUR_FEEQ_BOUND_HT40 19
  249. #define AR_SPUR_FEEQ_BOUND_HT20 10
  250. int spurmode;
  251. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  252. u8 max_txtrig_level;
  253. u16 ani_poll_interval; /* ANI poll interval in ms */
  254. };
  255. enum ath9k_int {
  256. ATH9K_INT_RX = 0x00000001,
  257. ATH9K_INT_RXDESC = 0x00000002,
  258. ATH9K_INT_RXHP = 0x00000001,
  259. ATH9K_INT_RXLP = 0x00000002,
  260. ATH9K_INT_RXNOFRM = 0x00000008,
  261. ATH9K_INT_RXEOL = 0x00000010,
  262. ATH9K_INT_RXORN = 0x00000020,
  263. ATH9K_INT_TX = 0x00000040,
  264. ATH9K_INT_TXDESC = 0x00000080,
  265. ATH9K_INT_TIM_TIMER = 0x00000100,
  266. ATH9K_INT_MCI = 0x00000200,
  267. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  268. ATH9K_INT_TXURN = 0x00000800,
  269. ATH9K_INT_MIB = 0x00001000,
  270. ATH9K_INT_RXPHY = 0x00004000,
  271. ATH9K_INT_RXKCM = 0x00008000,
  272. ATH9K_INT_SWBA = 0x00010000,
  273. ATH9K_INT_BMISS = 0x00040000,
  274. ATH9K_INT_BNR = 0x00100000,
  275. ATH9K_INT_TIM = 0x00200000,
  276. ATH9K_INT_DTIM = 0x00400000,
  277. ATH9K_INT_DTIMSYNC = 0x00800000,
  278. ATH9K_INT_GPIO = 0x01000000,
  279. ATH9K_INT_CABEND = 0x02000000,
  280. ATH9K_INT_TSFOOR = 0x04000000,
  281. ATH9K_INT_GENTIMER = 0x08000000,
  282. ATH9K_INT_CST = 0x10000000,
  283. ATH9K_INT_GTT = 0x20000000,
  284. ATH9K_INT_FATAL = 0x40000000,
  285. ATH9K_INT_GLOBAL = 0x80000000,
  286. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  287. ATH9K_INT_DTIM |
  288. ATH9K_INT_DTIMSYNC |
  289. ATH9K_INT_TSFOOR |
  290. ATH9K_INT_CABEND,
  291. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  292. ATH9K_INT_RXDESC |
  293. ATH9K_INT_RXEOL |
  294. ATH9K_INT_RXORN |
  295. ATH9K_INT_TXURN |
  296. ATH9K_INT_TXDESC |
  297. ATH9K_INT_MIB |
  298. ATH9K_INT_RXPHY |
  299. ATH9K_INT_RXKCM |
  300. ATH9K_INT_SWBA |
  301. ATH9K_INT_BMISS |
  302. ATH9K_INT_GPIO,
  303. ATH9K_INT_NOCARD = 0xffffffff
  304. };
  305. #define CHANNEL_CW_INT 0x00002
  306. #define CHANNEL_CCK 0x00020
  307. #define CHANNEL_OFDM 0x00040
  308. #define CHANNEL_2GHZ 0x00080
  309. #define CHANNEL_5GHZ 0x00100
  310. #define CHANNEL_PASSIVE 0x00200
  311. #define CHANNEL_DYN 0x00400
  312. #define CHANNEL_HALF 0x04000
  313. #define CHANNEL_QUARTER 0x08000
  314. #define CHANNEL_HT20 0x10000
  315. #define CHANNEL_HT40PLUS 0x20000
  316. #define CHANNEL_HT40MINUS 0x40000
  317. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  318. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  319. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  320. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  321. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  322. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  323. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  324. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  325. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  326. #define CHANNEL_ALL \
  327. (CHANNEL_OFDM| \
  328. CHANNEL_CCK| \
  329. CHANNEL_2GHZ | \
  330. CHANNEL_5GHZ | \
  331. CHANNEL_HT20 | \
  332. CHANNEL_HT40PLUS | \
  333. CHANNEL_HT40MINUS)
  334. #define MAX_RTT_TABLE_ENTRY 6
  335. #define MAX_IQCAL_MEASUREMENT 8
  336. #define MAX_CL_TAB_ENTRY 16
  337. struct ath9k_hw_cal_data {
  338. u16 channel;
  339. u32 channelFlags;
  340. int32_t CalValid;
  341. int8_t iCoff;
  342. int8_t qCoff;
  343. bool rtt_done;
  344. bool paprd_done;
  345. bool nfcal_pending;
  346. bool nfcal_interference;
  347. bool done_txiqcal_once;
  348. bool done_txclcal_once;
  349. u16 small_signal_gain[AR9300_MAX_CHAINS];
  350. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  351. u32 num_measures[AR9300_MAX_CHAINS];
  352. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  353. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  354. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  355. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  356. };
  357. struct ath9k_channel {
  358. struct ieee80211_channel *chan;
  359. struct ar5416AniState ani;
  360. u16 channel;
  361. u32 channelFlags;
  362. u32 chanmode;
  363. s16 noisefloor;
  364. };
  365. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  366. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  367. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  368. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  369. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  370. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  371. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  372. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  373. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  374. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  375. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  376. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  377. /* These macros check chanmode and not channelFlags */
  378. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  379. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  380. ((_c)->chanmode == CHANNEL_G_HT20))
  381. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  382. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  383. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  384. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  385. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  386. enum ath9k_power_mode {
  387. ATH9K_PM_AWAKE = 0,
  388. ATH9K_PM_FULL_SLEEP,
  389. ATH9K_PM_NETWORK_SLEEP,
  390. ATH9K_PM_UNDEFINED
  391. };
  392. enum ser_reg_mode {
  393. SER_REG_MODE_OFF = 0,
  394. SER_REG_MODE_ON = 1,
  395. SER_REG_MODE_AUTO = 2,
  396. };
  397. enum ath9k_rx_qtype {
  398. ATH9K_RX_QUEUE_HP,
  399. ATH9K_RX_QUEUE_LP,
  400. ATH9K_RX_QUEUE_MAX,
  401. };
  402. struct ath9k_beacon_state {
  403. u32 bs_nexttbtt;
  404. u32 bs_nextdtim;
  405. u32 bs_intval;
  406. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  407. u32 bs_dtimperiod;
  408. u16 bs_cfpperiod;
  409. u16 bs_cfpmaxduration;
  410. u32 bs_cfpnext;
  411. u16 bs_timoffset;
  412. u16 bs_bmissthreshold;
  413. u32 bs_sleepduration;
  414. u32 bs_tsfoor_threshold;
  415. };
  416. struct chan_centers {
  417. u16 synth_center;
  418. u16 ctl_center;
  419. u16 ext_center;
  420. };
  421. enum {
  422. ATH9K_RESET_POWER_ON,
  423. ATH9K_RESET_WARM,
  424. ATH9K_RESET_COLD,
  425. };
  426. struct ath9k_hw_version {
  427. u32 magic;
  428. u16 devid;
  429. u16 subvendorid;
  430. u32 macVersion;
  431. u16 macRev;
  432. u16 phyRev;
  433. u16 analog5GhzRev;
  434. u16 analog2GhzRev;
  435. enum ath_usb_dev usbdev;
  436. };
  437. /* Generic TSF timer definitions */
  438. #define ATH_MAX_GEN_TIMER 16
  439. #define AR_GENTMR_BIT(_index) (1 << (_index))
  440. /*
  441. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  442. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  443. */
  444. #define debruijn32 0x077CB531U
  445. struct ath_gen_timer_configuration {
  446. u32 next_addr;
  447. u32 period_addr;
  448. u32 mode_addr;
  449. u32 mode_mask;
  450. };
  451. struct ath_gen_timer {
  452. void (*trigger)(void *arg);
  453. void (*overflow)(void *arg);
  454. void *arg;
  455. u8 index;
  456. };
  457. struct ath_gen_timer_table {
  458. u32 gen_timer_index[32];
  459. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  460. union {
  461. unsigned long timer_bits;
  462. u16 val;
  463. } timer_mask;
  464. };
  465. struct ath_hw_antcomb_conf {
  466. u8 main_lna_conf;
  467. u8 alt_lna_conf;
  468. u8 fast_div_bias;
  469. u8 main_gaintb;
  470. u8 alt_gaintb;
  471. int lna1_lna2_delta;
  472. u8 div_group;
  473. };
  474. /**
  475. * struct ath_hw_radar_conf - radar detection initialization parameters
  476. *
  477. * @pulse_inband: threshold for checking the ratio of in-band power
  478. * to total power for short radar pulses (half dB steps)
  479. * @pulse_inband_step: threshold for checking an in-band power to total
  480. * power ratio increase for short radar pulses (half dB steps)
  481. * @pulse_height: threshold for detecting the beginning of a short
  482. * radar pulse (dB step)
  483. * @pulse_rssi: threshold for detecting if a short radar pulse is
  484. * gone (dB step)
  485. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  486. *
  487. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  488. * @radar_inband: threshold for checking the ratio of in-band power
  489. * to total power for long radar pulses (half dB steps)
  490. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  491. *
  492. * @ext_channel: enable extension channel radar detection
  493. */
  494. struct ath_hw_radar_conf {
  495. unsigned int pulse_inband;
  496. unsigned int pulse_inband_step;
  497. unsigned int pulse_height;
  498. unsigned int pulse_rssi;
  499. unsigned int pulse_maxlen;
  500. unsigned int radar_rssi;
  501. unsigned int radar_inband;
  502. int fir_power;
  503. bool ext_channel;
  504. };
  505. /**
  506. * struct ath_hw_private_ops - callbacks used internally by hardware code
  507. *
  508. * This structure contains private callbacks designed to only be used internally
  509. * by the hardware core.
  510. *
  511. * @init_cal_settings: setup types of calibrations supported
  512. * @init_cal: starts actual calibration
  513. *
  514. * @init_mode_regs: Initializes mode registers
  515. * @init_mode_gain_regs: Initialize TX/RX gain registers
  516. *
  517. * @rf_set_freq: change frequency
  518. * @spur_mitigate_freq: spur mitigation
  519. * @rf_alloc_ext_banks:
  520. * @rf_free_ext_banks:
  521. * @set_rf_regs:
  522. * @compute_pll_control: compute the PLL control value to use for
  523. * AR_RTC_PLL_CONTROL for a given channel
  524. * @setup_calibration: set up calibration
  525. * @iscal_supported: used to query if a type of calibration is supported
  526. *
  527. * @ani_cache_ini_regs: cache the values for ANI from the initial
  528. * register settings through the register initialization.
  529. */
  530. struct ath_hw_private_ops {
  531. /* Calibration ops */
  532. void (*init_cal_settings)(struct ath_hw *ah);
  533. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  534. void (*init_mode_regs)(struct ath_hw *ah);
  535. void (*init_mode_gain_regs)(struct ath_hw *ah);
  536. void (*setup_calibration)(struct ath_hw *ah,
  537. struct ath9k_cal_list *currCal);
  538. /* PHY ops */
  539. int (*rf_set_freq)(struct ath_hw *ah,
  540. struct ath9k_channel *chan);
  541. void (*spur_mitigate_freq)(struct ath_hw *ah,
  542. struct ath9k_channel *chan);
  543. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  544. void (*rf_free_ext_banks)(struct ath_hw *ah);
  545. bool (*set_rf_regs)(struct ath_hw *ah,
  546. struct ath9k_channel *chan,
  547. u16 modesIndex);
  548. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  549. void (*init_bb)(struct ath_hw *ah,
  550. struct ath9k_channel *chan);
  551. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  552. void (*olc_init)(struct ath_hw *ah);
  553. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  554. void (*mark_phy_inactive)(struct ath_hw *ah);
  555. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  556. bool (*rfbus_req)(struct ath_hw *ah);
  557. void (*rfbus_done)(struct ath_hw *ah);
  558. void (*restore_chainmask)(struct ath_hw *ah);
  559. u32 (*compute_pll_control)(struct ath_hw *ah,
  560. struct ath9k_channel *chan);
  561. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  562. int param);
  563. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  564. void (*set_radar_params)(struct ath_hw *ah,
  565. struct ath_hw_radar_conf *conf);
  566. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  567. u8 *ini_reloaded);
  568. /* ANI */
  569. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  570. };
  571. /**
  572. * struct ath_hw_ops - callbacks used by hardware code and driver code
  573. *
  574. * This structure contains callbacks designed to to be used internally by
  575. * hardware code and also by the lower level driver.
  576. *
  577. * @config_pci_powersave:
  578. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  579. */
  580. struct ath_hw_ops {
  581. void (*config_pci_powersave)(struct ath_hw *ah,
  582. bool power_off);
  583. void (*rx_enable)(struct ath_hw *ah);
  584. void (*set_desc_link)(void *ds, u32 link);
  585. bool (*calibrate)(struct ath_hw *ah,
  586. struct ath9k_channel *chan,
  587. u8 rxchainmask,
  588. bool longcal);
  589. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  590. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  591. struct ath_tx_info *i);
  592. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  593. struct ath_tx_status *ts);
  594. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  595. struct ath_hw_antcomb_conf *antconf);
  596. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  597. struct ath_hw_antcomb_conf *antconf);
  598. };
  599. struct ath_nf_limits {
  600. s16 max;
  601. s16 min;
  602. s16 nominal;
  603. };
  604. enum ath_cal_list {
  605. TX_IQ_CAL = BIT(0),
  606. TX_IQ_ON_AGC_CAL = BIT(1),
  607. TX_CL_CAL = BIT(2),
  608. };
  609. /* ah_flags */
  610. #define AH_USE_EEPROM 0x1
  611. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  612. #define AH_FASTCC 0x4
  613. struct ath_hw {
  614. struct ath_ops reg_ops;
  615. struct ieee80211_hw *hw;
  616. struct ath_common common;
  617. struct ath9k_hw_version hw_version;
  618. struct ath9k_ops_config config;
  619. struct ath9k_hw_capabilities caps;
  620. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  621. struct ath9k_channel *curchan;
  622. union {
  623. struct ar5416_eeprom_def def;
  624. struct ar5416_eeprom_4k map4k;
  625. struct ar9287_eeprom map9287;
  626. struct ar9300_eeprom ar9300_eep;
  627. } eeprom;
  628. const struct eeprom_ops *eep_ops;
  629. bool sw_mgmt_crypto;
  630. bool is_pciexpress;
  631. bool aspm_enabled;
  632. bool is_monitoring;
  633. bool need_an_top2_fixup;
  634. u16 tx_trig_level;
  635. u32 nf_regs[6];
  636. struct ath_nf_limits nf_2g;
  637. struct ath_nf_limits nf_5g;
  638. u16 rfsilent;
  639. u32 rfkill_gpio;
  640. u32 rfkill_polarity;
  641. u32 ah_flags;
  642. bool htc_reset_init;
  643. enum nl80211_iftype opmode;
  644. enum ath9k_power_mode power_mode;
  645. s8 noise;
  646. struct ath9k_hw_cal_data *caldata;
  647. struct ath9k_pacal_info pacal_info;
  648. struct ar5416Stats stats;
  649. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  650. enum ath9k_int imask;
  651. u32 imrs2_reg;
  652. u32 txok_interrupt_mask;
  653. u32 txerr_interrupt_mask;
  654. u32 txdesc_interrupt_mask;
  655. u32 txeol_interrupt_mask;
  656. u32 txurn_interrupt_mask;
  657. atomic_t intr_ref_cnt;
  658. bool chip_fullsleep;
  659. u32 atim_window;
  660. u32 modes_index;
  661. /* Calibration */
  662. u32 supp_cals;
  663. struct ath9k_cal_list iq_caldata;
  664. struct ath9k_cal_list adcgain_caldata;
  665. struct ath9k_cal_list adcdc_caldata;
  666. struct ath9k_cal_list tempCompCalData;
  667. struct ath9k_cal_list *cal_list;
  668. struct ath9k_cal_list *cal_list_last;
  669. struct ath9k_cal_list *cal_list_curr;
  670. #define totalPowerMeasI meas0.unsign
  671. #define totalPowerMeasQ meas1.unsign
  672. #define totalIqCorrMeas meas2.sign
  673. #define totalAdcIOddPhase meas0.unsign
  674. #define totalAdcIEvenPhase meas1.unsign
  675. #define totalAdcQOddPhase meas2.unsign
  676. #define totalAdcQEvenPhase meas3.unsign
  677. #define totalAdcDcOffsetIOddPhase meas0.sign
  678. #define totalAdcDcOffsetIEvenPhase meas1.sign
  679. #define totalAdcDcOffsetQOddPhase meas2.sign
  680. #define totalAdcDcOffsetQEvenPhase meas3.sign
  681. union {
  682. u32 unsign[AR5416_MAX_CHAINS];
  683. int32_t sign[AR5416_MAX_CHAINS];
  684. } meas0;
  685. union {
  686. u32 unsign[AR5416_MAX_CHAINS];
  687. int32_t sign[AR5416_MAX_CHAINS];
  688. } meas1;
  689. union {
  690. u32 unsign[AR5416_MAX_CHAINS];
  691. int32_t sign[AR5416_MAX_CHAINS];
  692. } meas2;
  693. union {
  694. u32 unsign[AR5416_MAX_CHAINS];
  695. int32_t sign[AR5416_MAX_CHAINS];
  696. } meas3;
  697. u16 cal_samples;
  698. u8 enabled_cals;
  699. u32 sta_id1_defaults;
  700. u32 misc_mode;
  701. /* Private to hardware code */
  702. struct ath_hw_private_ops private_ops;
  703. /* Accessed by the lower level driver */
  704. struct ath_hw_ops ops;
  705. /* Used to program the radio on non single-chip devices */
  706. u32 *analogBank0Data;
  707. u32 *analogBank1Data;
  708. u32 *analogBank2Data;
  709. u32 *analogBank3Data;
  710. u32 *analogBank6Data;
  711. u32 *analogBank6TPCData;
  712. u32 *analogBank7Data;
  713. u32 *bank6Temp;
  714. int coverage_class;
  715. u32 slottime;
  716. u32 globaltxtimeout;
  717. /* ANI */
  718. u32 proc_phyerr;
  719. u32 aniperiod;
  720. int totalSizeDesired[5];
  721. int coarse_high[5];
  722. int coarse_low[5];
  723. int firpwr[5];
  724. enum ath9k_ani_cmd ani_function;
  725. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  726. struct ath_btcoex_hw btcoex_hw;
  727. #endif
  728. u32 intr_txqs;
  729. u8 txchainmask;
  730. u8 rxchainmask;
  731. struct ath_hw_radar_conf radar_conf;
  732. u32 originalGain[22];
  733. int initPDADC;
  734. int PDADCdelta;
  735. int led_pin;
  736. u32 gpio_mask;
  737. u32 gpio_val;
  738. struct ar5416IniArray iniModes;
  739. struct ar5416IniArray iniCommon;
  740. struct ar5416IniArray iniBank0;
  741. struct ar5416IniArray iniBB_RfGain;
  742. struct ar5416IniArray iniBank1;
  743. struct ar5416IniArray iniBank2;
  744. struct ar5416IniArray iniBank3;
  745. struct ar5416IniArray iniBank6;
  746. struct ar5416IniArray iniBank6TPC;
  747. struct ar5416IniArray iniBank7;
  748. struct ar5416IniArray iniAddac;
  749. struct ar5416IniArray iniPcieSerdes;
  750. struct ar5416IniArray iniPcieSerdesLowPower;
  751. struct ar5416IniArray iniModesFastClock;
  752. struct ar5416IniArray iniAdditional;
  753. struct ar5416IniArray iniModesRxGain;
  754. struct ar5416IniArray ini_modes_rx_gain_bounds;
  755. struct ar5416IniArray iniModesTxGain;
  756. struct ar5416IniArray iniCckfirNormal;
  757. struct ar5416IniArray iniCckfirJapan2484;
  758. struct ar5416IniArray ini_japan2484;
  759. struct ar5416IniArray iniModes_9271_ANI_reg;
  760. struct ar5416IniArray ini_radio_post_sys2ant;
  761. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  762. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  763. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  764. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  765. u32 intr_gen_timer_trigger;
  766. u32 intr_gen_timer_thresh;
  767. struct ath_gen_timer_table hw_gen_timers;
  768. struct ar9003_txs *ts_ring;
  769. u32 ts_paddr_start;
  770. u32 ts_paddr_end;
  771. u16 ts_tail;
  772. u16 ts_size;
  773. u32 bb_watchdog_last_status;
  774. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  775. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  776. unsigned int paprd_target_power;
  777. unsigned int paprd_training_power;
  778. unsigned int paprd_ratemask;
  779. unsigned int paprd_ratemask_ht40;
  780. bool paprd_table_write_done;
  781. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  782. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  783. /*
  784. * Store the permanent value of Reg 0x4004in WARegVal
  785. * so we dont have to R/M/W. We should not be reading
  786. * this register when in sleep states.
  787. */
  788. u32 WARegVal;
  789. /* Enterprise mode cap */
  790. u32 ent_mode;
  791. #ifdef CONFIG_PM_SLEEP
  792. u32 wow_event_mask;
  793. #endif
  794. bool is_clk_25mhz;
  795. int (*get_mac_revision)(void);
  796. int (*external_reset)(void);
  797. };
  798. struct ath_bus_ops {
  799. enum ath_bus_type ath_bus_type;
  800. void (*read_cachesize)(struct ath_common *common, int *csz);
  801. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  802. void (*bt_coex_prep)(struct ath_common *common);
  803. void (*extn_synch_en)(struct ath_common *common);
  804. void (*aspm_init)(struct ath_common *common);
  805. };
  806. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  807. {
  808. return &ah->common;
  809. }
  810. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  811. {
  812. return &(ath9k_hw_common(ah)->regulatory);
  813. }
  814. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  815. {
  816. return &ah->private_ops;
  817. }
  818. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  819. {
  820. return &ah->ops;
  821. }
  822. static inline u8 get_streams(int mask)
  823. {
  824. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  825. }
  826. /* Initialization, Detach, Reset */
  827. void ath9k_hw_deinit(struct ath_hw *ah);
  828. int ath9k_hw_init(struct ath_hw *ah);
  829. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  830. struct ath9k_hw_cal_data *caldata, bool fastcc);
  831. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  832. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  833. /* GPIO / RFKILL / Antennae */
  834. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  835. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  836. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  837. u32 ah_signal_type);
  838. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  839. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  840. /* General Operation */
  841. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  842. int hw_delay);
  843. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  844. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  845. int column, unsigned int *writecnt);
  846. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  847. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  848. u8 phy, int kbps,
  849. u32 frameLen, u16 rateix, bool shortPreamble);
  850. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  851. struct ath9k_channel *chan,
  852. struct chan_centers *centers);
  853. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  854. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  855. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  856. bool ath9k_hw_disable(struct ath_hw *ah);
  857. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  858. void ath9k_hw_setopmode(struct ath_hw *ah);
  859. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  860. void ath9k_hw_write_associd(struct ath_hw *ah);
  861. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  862. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  863. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  864. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  865. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  866. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  867. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  868. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  869. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  870. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  871. const struct ath9k_beacon_state *bs);
  872. bool ath9k_hw_check_alive(struct ath_hw *ah);
  873. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  874. #ifdef CONFIG_ATH9K_DEBUGFS
  875. void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
  876. #else
  877. static inline void ath9k_debug_sync_cause(struct ath_common *common,
  878. u32 sync_cause) {}
  879. #endif
  880. /* Generic hw timer primitives */
  881. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  882. void (*trigger)(void *),
  883. void (*overflow)(void *),
  884. void *arg,
  885. u8 timer_index);
  886. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  887. struct ath_gen_timer *timer,
  888. u32 timer_next,
  889. u32 timer_period);
  890. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  891. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  892. void ath_gen_timer_isr(struct ath_hw *hw);
  893. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  894. /* PHY */
  895. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  896. u32 *coef_mantissa, u32 *coef_exponent);
  897. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  898. bool test);
  899. /*
  900. * Code Specific to AR5008, AR9001 or AR9002,
  901. * we stuff these here to avoid callbacks for AR9003.
  902. */
  903. int ar9002_hw_rf_claim(struct ath_hw *ah);
  904. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  905. /*
  906. * Code specific to AR9003, we stuff these here to avoid callbacks
  907. * for older families
  908. */
  909. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  910. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  911. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  912. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  913. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  914. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  915. struct ath9k_hw_cal_data *caldata,
  916. int chain);
  917. int ar9003_paprd_create_curve(struct ath_hw *ah,
  918. struct ath9k_hw_cal_data *caldata, int chain);
  919. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  920. int ar9003_paprd_init_table(struct ath_hw *ah);
  921. bool ar9003_paprd_is_done(struct ath_hw *ah);
  922. /* Hardware family op attach helpers */
  923. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  924. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  925. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  926. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  927. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  928. void ar9002_hw_attach_ops(struct ath_hw *ah);
  929. void ar9003_hw_attach_ops(struct ath_hw *ah);
  930. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  931. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  932. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  933. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  934. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  935. {
  936. return ah->btcoex_hw.enabled;
  937. }
  938. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  939. {
  940. return ah->common.btcoex_enabled &&
  941. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  942. }
  943. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  944. static inline enum ath_btcoex_scheme
  945. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  946. {
  947. return ah->btcoex_hw.scheme;
  948. }
  949. #else
  950. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  951. {
  952. return false;
  953. }
  954. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  955. {
  956. return false;
  957. }
  958. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  959. {
  960. }
  961. static inline enum ath_btcoex_scheme
  962. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  963. {
  964. return ATH_BTCOEX_CFG_NONE;
  965. }
  966. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  967. #define ATH9K_CLOCK_RATE_CCK 22
  968. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  969. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  970. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  971. #endif