i915_drv.h 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. enum plane {
  45. PLANE_A = 0,
  46. PLANE_B,
  47. };
  48. #define I915_NUM_PIPE 2
  49. /* Interface history:
  50. *
  51. * 1.1: Original.
  52. * 1.2: Add Power Management
  53. * 1.3: Add vblank support
  54. * 1.4: Fix cmdbuffer path, add heap destroy
  55. * 1.5: Add vblank pipe configuration
  56. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  57. * - Support vertical blank on secondary display pipe
  58. */
  59. #define DRIVER_MAJOR 1
  60. #define DRIVER_MINOR 6
  61. #define DRIVER_PATCHLEVEL 0
  62. #define WATCH_COHERENCY 0
  63. #define WATCH_BUF 0
  64. #define WATCH_EXEC 0
  65. #define WATCH_LRU 0
  66. #define WATCH_RELOC 0
  67. #define WATCH_INACTIVE 0
  68. #define WATCH_PWRITE 0
  69. #define I915_GEM_PHYS_CURSOR_0 1
  70. #define I915_GEM_PHYS_CURSOR_1 2
  71. #define I915_GEM_PHYS_OVERLAY_REGS 3
  72. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  73. struct drm_i915_gem_phys_object {
  74. int id;
  75. struct page **page_list;
  76. drm_dma_handle_t *handle;
  77. struct drm_gem_object *cur_obj;
  78. };
  79. typedef struct _drm_i915_ring_buffer {
  80. unsigned long Size;
  81. u8 *virtual_start;
  82. int head;
  83. int tail;
  84. int space;
  85. drm_local_map_t map;
  86. struct drm_gem_object *ring_obj;
  87. } drm_i915_ring_buffer_t;
  88. struct mem_block {
  89. struct mem_block *next;
  90. struct mem_block *prev;
  91. int start;
  92. int size;
  93. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  94. };
  95. struct opregion_header;
  96. struct opregion_acpi;
  97. struct opregion_swsci;
  98. struct opregion_asle;
  99. struct intel_opregion {
  100. struct opregion_header *header;
  101. struct opregion_acpi *acpi;
  102. struct opregion_swsci *swsci;
  103. struct opregion_asle *asle;
  104. int enabled;
  105. };
  106. struct drm_i915_master_private {
  107. drm_local_map_t *sarea;
  108. struct _drm_i915_sarea *sarea_priv;
  109. };
  110. #define I915_FENCE_REG_NONE -1
  111. struct drm_i915_fence_reg {
  112. struct drm_gem_object *obj;
  113. };
  114. struct sdvo_device_mapping {
  115. u8 dvo_port;
  116. u8 slave_addr;
  117. u8 dvo_wiring;
  118. u8 initialized;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. struct timeval time;
  134. };
  135. struct drm_i915_display_funcs {
  136. void (*dpms)(struct drm_crtc *crtc, int mode);
  137. bool (*fbc_enabled)(struct drm_crtc *crtc);
  138. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  139. void (*disable_fbc)(struct drm_device *dev);
  140. int (*get_display_clock_speed)(struct drm_device *dev);
  141. int (*get_fifo_size)(struct drm_device *dev, int plane);
  142. void (*update_wm)(struct drm_device *dev, int planea_clock,
  143. int planeb_clock, int sr_hdisplay, int pixel_size);
  144. /* clock updates for mode set */
  145. /* cursor updates */
  146. /* render clock increase/decrease */
  147. /* display clock increase/decrease */
  148. /* pll clock increase/decrease */
  149. /* clock gating init */
  150. };
  151. struct intel_overlay;
  152. typedef struct drm_i915_private {
  153. struct drm_device *dev;
  154. int has_gem;
  155. void __iomem *regs;
  156. struct pci_dev *bridge_dev;
  157. drm_i915_ring_buffer_t ring;
  158. drm_dma_handle_t *status_page_dmah;
  159. void *hw_status_page;
  160. dma_addr_t dma_status_page;
  161. uint32_t counter;
  162. unsigned int status_gfx_addr;
  163. drm_local_map_t hws_map;
  164. struct drm_gem_object *hws_obj;
  165. struct drm_gem_object *pwrctx;
  166. struct resource mch_res;
  167. unsigned int cpp;
  168. int back_offset;
  169. int front_offset;
  170. int current_page;
  171. int page_flipping;
  172. wait_queue_head_t irq_queue;
  173. atomic_t irq_received;
  174. /** Protects user_irq_refcount and irq_mask_reg */
  175. spinlock_t user_irq_lock;
  176. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  177. int user_irq_refcount;
  178. u32 trace_irq_seqno;
  179. /** Cached value of IMR to avoid reads in updating the bitfield */
  180. u32 irq_mask_reg;
  181. u32 pipestat[2];
  182. /** splitted irq regs for graphics and display engine on IGDNG,
  183. irq_mask_reg is still used for display irq. */
  184. u32 gt_irq_mask_reg;
  185. u32 gt_irq_enable_reg;
  186. u32 de_irq_enable_reg;
  187. u32 hotplug_supported_mask;
  188. struct work_struct hotplug_work;
  189. int tex_lru_log_granularity;
  190. int allow_batchbuffer;
  191. struct mem_block *agp_heap;
  192. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  193. int vblank_pipe;
  194. /* For hangcheck timer */
  195. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  196. struct timer_list hangcheck_timer;
  197. int hangcheck_count;
  198. uint32_t last_acthd;
  199. bool cursor_needs_physical;
  200. struct drm_mm vram;
  201. unsigned long cfb_size;
  202. unsigned long cfb_pitch;
  203. int cfb_fence;
  204. int cfb_plane;
  205. int irq_enabled;
  206. struct intel_opregion opregion;
  207. /* overlay */
  208. struct intel_overlay *overlay;
  209. /* LVDS info */
  210. int backlight_duty_cycle; /* restore backlight to this value */
  211. bool panel_wants_dither;
  212. struct drm_display_mode *panel_fixed_mode;
  213. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  214. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  215. /* Feature bits from the VBIOS */
  216. unsigned int int_tv_support:1;
  217. unsigned int lvds_dither:1;
  218. unsigned int lvds_vbt:1;
  219. unsigned int int_crt_support:1;
  220. unsigned int lvds_use_ssc:1;
  221. unsigned int edp_support:1;
  222. int lvds_ssc_freq;
  223. struct notifier_block lid_notifier;
  224. int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
  225. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  226. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  227. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  228. unsigned int fsb_freq, mem_freq;
  229. spinlock_t error_lock;
  230. struct drm_i915_error_state *first_error;
  231. struct work_struct error_work;
  232. struct workqueue_struct *wq;
  233. /* Display functions */
  234. struct drm_i915_display_funcs display;
  235. /* Register state */
  236. bool modeset_on_lid;
  237. u8 saveLBB;
  238. u32 saveDSPACNTR;
  239. u32 saveDSPBCNTR;
  240. u32 saveDSPARB;
  241. u32 saveRENDERSTANDBY;
  242. u32 savePWRCTXA;
  243. u32 saveHWS;
  244. u32 savePIPEACONF;
  245. u32 savePIPEBCONF;
  246. u32 savePIPEASRC;
  247. u32 savePIPEBSRC;
  248. u32 saveFPA0;
  249. u32 saveFPA1;
  250. u32 saveDPLL_A;
  251. u32 saveDPLL_A_MD;
  252. u32 saveHTOTAL_A;
  253. u32 saveHBLANK_A;
  254. u32 saveHSYNC_A;
  255. u32 saveVTOTAL_A;
  256. u32 saveVBLANK_A;
  257. u32 saveVSYNC_A;
  258. u32 saveBCLRPAT_A;
  259. u32 saveTRANS_HTOTAL_A;
  260. u32 saveTRANS_HBLANK_A;
  261. u32 saveTRANS_HSYNC_A;
  262. u32 saveTRANS_VTOTAL_A;
  263. u32 saveTRANS_VBLANK_A;
  264. u32 saveTRANS_VSYNC_A;
  265. u32 savePIPEASTAT;
  266. u32 saveDSPASTRIDE;
  267. u32 saveDSPASIZE;
  268. u32 saveDSPAPOS;
  269. u32 saveDSPAADDR;
  270. u32 saveDSPASURF;
  271. u32 saveDSPATILEOFF;
  272. u32 savePFIT_PGM_RATIOS;
  273. u32 saveBLC_HIST_CTL;
  274. u32 saveBLC_PWM_CTL;
  275. u32 saveBLC_PWM_CTL2;
  276. u32 saveBLC_CPU_PWM_CTL;
  277. u32 saveBLC_CPU_PWM_CTL2;
  278. u32 saveFPB0;
  279. u32 saveFPB1;
  280. u32 saveDPLL_B;
  281. u32 saveDPLL_B_MD;
  282. u32 saveHTOTAL_B;
  283. u32 saveHBLANK_B;
  284. u32 saveHSYNC_B;
  285. u32 saveVTOTAL_B;
  286. u32 saveVBLANK_B;
  287. u32 saveVSYNC_B;
  288. u32 saveBCLRPAT_B;
  289. u32 saveTRANS_HTOTAL_B;
  290. u32 saveTRANS_HBLANK_B;
  291. u32 saveTRANS_HSYNC_B;
  292. u32 saveTRANS_VTOTAL_B;
  293. u32 saveTRANS_VBLANK_B;
  294. u32 saveTRANS_VSYNC_B;
  295. u32 savePIPEBSTAT;
  296. u32 saveDSPBSTRIDE;
  297. u32 saveDSPBSIZE;
  298. u32 saveDSPBPOS;
  299. u32 saveDSPBADDR;
  300. u32 saveDSPBSURF;
  301. u32 saveDSPBTILEOFF;
  302. u32 saveVGA0;
  303. u32 saveVGA1;
  304. u32 saveVGA_PD;
  305. u32 saveVGACNTRL;
  306. u32 saveADPA;
  307. u32 saveLVDS;
  308. u32 savePP_ON_DELAYS;
  309. u32 savePP_OFF_DELAYS;
  310. u32 saveDVOA;
  311. u32 saveDVOB;
  312. u32 saveDVOC;
  313. u32 savePP_ON;
  314. u32 savePP_OFF;
  315. u32 savePP_CONTROL;
  316. u32 savePP_DIVISOR;
  317. u32 savePFIT_CONTROL;
  318. u32 save_palette_a[256];
  319. u32 save_palette_b[256];
  320. u32 saveDPFC_CB_BASE;
  321. u32 saveFBC_CFB_BASE;
  322. u32 saveFBC_LL_BASE;
  323. u32 saveFBC_CONTROL;
  324. u32 saveFBC_CONTROL2;
  325. u32 saveIER;
  326. u32 saveIIR;
  327. u32 saveIMR;
  328. u32 saveDEIER;
  329. u32 saveDEIMR;
  330. u32 saveGTIER;
  331. u32 saveGTIMR;
  332. u32 saveFDI_RXA_IMR;
  333. u32 saveFDI_RXB_IMR;
  334. u32 saveCACHE_MODE_0;
  335. u32 saveD_STATE;
  336. u32 saveDSPCLK_GATE_D;
  337. u32 saveMI_ARB_STATE;
  338. u32 saveSWF0[16];
  339. u32 saveSWF1[16];
  340. u32 saveSWF2[3];
  341. u8 saveMSR;
  342. u8 saveSR[8];
  343. u8 saveGR[25];
  344. u8 saveAR_INDEX;
  345. u8 saveAR[21];
  346. u8 saveDACMASK;
  347. u8 saveCR[37];
  348. uint64_t saveFENCE[16];
  349. u32 saveCURACNTR;
  350. u32 saveCURAPOS;
  351. u32 saveCURABASE;
  352. u32 saveCURBCNTR;
  353. u32 saveCURBPOS;
  354. u32 saveCURBBASE;
  355. u32 saveCURSIZE;
  356. u32 saveDP_B;
  357. u32 saveDP_C;
  358. u32 saveDP_D;
  359. u32 savePIPEA_GMCH_DATA_M;
  360. u32 savePIPEB_GMCH_DATA_M;
  361. u32 savePIPEA_GMCH_DATA_N;
  362. u32 savePIPEB_GMCH_DATA_N;
  363. u32 savePIPEA_DP_LINK_M;
  364. u32 savePIPEB_DP_LINK_M;
  365. u32 savePIPEA_DP_LINK_N;
  366. u32 savePIPEB_DP_LINK_N;
  367. u32 saveFDI_RXA_CTL;
  368. u32 saveFDI_TXA_CTL;
  369. u32 saveFDI_RXB_CTL;
  370. u32 saveFDI_TXB_CTL;
  371. u32 savePFA_CTL_1;
  372. u32 savePFB_CTL_1;
  373. u32 savePFA_WIN_SZ;
  374. u32 savePFB_WIN_SZ;
  375. u32 savePFA_WIN_POS;
  376. u32 savePFB_WIN_POS;
  377. struct {
  378. struct drm_mm gtt_space;
  379. struct io_mapping *gtt_mapping;
  380. int gtt_mtrr;
  381. /**
  382. * Membership on list of all loaded devices, used to evict
  383. * inactive buffers under memory pressure.
  384. *
  385. * Modifications should only be done whilst holding the
  386. * shrink_list_lock spinlock.
  387. */
  388. struct list_head shrink_list;
  389. /**
  390. * List of objects currently involved in rendering from the
  391. * ringbuffer.
  392. *
  393. * Includes buffers having the contents of their GPU caches
  394. * flushed, not necessarily primitives. last_rendering_seqno
  395. * represents when the rendering involved will be completed.
  396. *
  397. * A reference is held on the buffer while on this list.
  398. */
  399. spinlock_t active_list_lock;
  400. struct list_head active_list;
  401. /**
  402. * List of objects which are not in the ringbuffer but which
  403. * still have a write_domain which needs to be flushed before
  404. * unbinding.
  405. *
  406. * last_rendering_seqno is 0 while an object is in this list.
  407. *
  408. * A reference is held on the buffer while on this list.
  409. */
  410. struct list_head flushing_list;
  411. /**
  412. * LRU list of objects which are not in the ringbuffer and
  413. * are ready to unbind, but are still in the GTT.
  414. *
  415. * last_rendering_seqno is 0 while an object is in this list.
  416. *
  417. * A reference is not held on the buffer while on this list,
  418. * as merely being GTT-bound shouldn't prevent its being
  419. * freed, and we'll pull it off the list in the free path.
  420. */
  421. struct list_head inactive_list;
  422. /** LRU list of objects with fence regs on them. */
  423. struct list_head fence_list;
  424. /**
  425. * List of breadcrumbs associated with GPU requests currently
  426. * outstanding.
  427. */
  428. struct list_head request_list;
  429. /**
  430. * We leave the user IRQ off as much as possible,
  431. * but this means that requests will finish and never
  432. * be retired once the system goes idle. Set a timer to
  433. * fire periodically while the ring is running. When it
  434. * fires, go retire requests.
  435. */
  436. struct delayed_work retire_work;
  437. uint32_t next_gem_seqno;
  438. /**
  439. * Waiting sequence number, if any
  440. */
  441. uint32_t waiting_gem_seqno;
  442. /**
  443. * Last seq seen at irq time
  444. */
  445. uint32_t irq_gem_seqno;
  446. /**
  447. * Flag if the X Server, and thus DRM, is not currently in
  448. * control of the device.
  449. *
  450. * This is set between LeaveVT and EnterVT. It needs to be
  451. * replaced with a semaphore. It also needs to be
  452. * transitioned away from for kernel modesetting.
  453. */
  454. int suspended;
  455. /**
  456. * Flag if the hardware appears to be wedged.
  457. *
  458. * This is set when attempts to idle the device timeout.
  459. * It prevents command submission from occuring and makes
  460. * every pending request fail
  461. */
  462. atomic_t wedged;
  463. /** Bit 6 swizzling required for X tiling */
  464. uint32_t bit_6_swizzle_x;
  465. /** Bit 6 swizzling required for Y tiling */
  466. uint32_t bit_6_swizzle_y;
  467. /* storage for physical objects */
  468. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  469. } mm;
  470. struct sdvo_device_mapping sdvo_mappings[2];
  471. /* indicate whether the LVDS_BORDER should be enabled or not */
  472. unsigned int lvds_border_bits;
  473. /* Reclocking support */
  474. bool render_reclock_avail;
  475. bool lvds_downclock_avail;
  476. struct work_struct idle_work;
  477. struct timer_list idle_timer;
  478. bool busy;
  479. u16 orig_clock;
  480. } drm_i915_private_t;
  481. /** driver private structure attached to each drm_gem_object */
  482. struct drm_i915_gem_object {
  483. struct drm_gem_object *obj;
  484. /** Current space allocated to this object in the GTT, if any. */
  485. struct drm_mm_node *gtt_space;
  486. /** This object's place on the active/flushing/inactive lists */
  487. struct list_head list;
  488. /** This object's place on the fenced object LRU */
  489. struct list_head fence_list;
  490. /**
  491. * This is set if the object is on the active or flushing lists
  492. * (has pending rendering), and is not set if it's on inactive (ready
  493. * to be unbound).
  494. */
  495. int active;
  496. /**
  497. * This is set if the object has been written to since last bound
  498. * to the GTT
  499. */
  500. int dirty;
  501. /** AGP memory structure for our GTT binding. */
  502. DRM_AGP_MEM *agp_mem;
  503. struct page **pages;
  504. int pages_refcount;
  505. /**
  506. * Current offset of the object in GTT space.
  507. *
  508. * This is the same as gtt_space->start
  509. */
  510. uint32_t gtt_offset;
  511. /**
  512. * Fake offset for use by mmap(2)
  513. */
  514. uint64_t mmap_offset;
  515. /**
  516. * Fence register bits (if any) for this object. Will be set
  517. * as needed when mapped into the GTT.
  518. * Protected by dev->struct_mutex.
  519. */
  520. int fence_reg;
  521. /** How many users have pinned this object in GTT space */
  522. int pin_count;
  523. /** Breadcrumb of last rendering to the buffer. */
  524. uint32_t last_rendering_seqno;
  525. /** Current tiling mode for the object. */
  526. uint32_t tiling_mode;
  527. uint32_t stride;
  528. /** Record of address bit 17 of each page at last unbind. */
  529. long *bit_17;
  530. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  531. uint32_t agp_type;
  532. /**
  533. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  534. * flags which individual pages are valid.
  535. */
  536. uint8_t *page_cpu_valid;
  537. /** User space pin count and filp owning the pin */
  538. uint32_t user_pin_count;
  539. struct drm_file *pin_filp;
  540. /** for phy allocated objects */
  541. struct drm_i915_gem_phys_object *phys_obj;
  542. /**
  543. * Used for checking the object doesn't appear more than once
  544. * in an execbuffer object list.
  545. */
  546. int in_execbuffer;
  547. /**
  548. * Advice: are the backing pages purgeable?
  549. */
  550. int madv;
  551. };
  552. /**
  553. * Request queue structure.
  554. *
  555. * The request queue allows us to note sequence numbers that have been emitted
  556. * and may be associated with active buffers to be retired.
  557. *
  558. * By keeping this list, we can avoid having to do questionable
  559. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  560. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  561. */
  562. struct drm_i915_gem_request {
  563. /** GEM sequence number associated with this request. */
  564. uint32_t seqno;
  565. /** Time at which this request was emitted, in jiffies. */
  566. unsigned long emitted_jiffies;
  567. /** global list entry for this request */
  568. struct list_head list;
  569. /** file_priv list entry for this request */
  570. struct list_head client_list;
  571. };
  572. struct drm_i915_file_private {
  573. struct {
  574. struct list_head request_list;
  575. } mm;
  576. };
  577. enum intel_chip_family {
  578. CHIP_I8XX = 0x01,
  579. CHIP_I9XX = 0x02,
  580. CHIP_I915 = 0x04,
  581. CHIP_I965 = 0x08,
  582. };
  583. extern struct drm_ioctl_desc i915_ioctls[];
  584. extern int i915_max_ioctl;
  585. extern unsigned int i915_fbpercrtc;
  586. extern unsigned int i915_powersave;
  587. extern void i915_save_display(struct drm_device *dev);
  588. extern void i915_restore_display(struct drm_device *dev);
  589. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  590. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  591. /* i915_dma.c */
  592. extern void i915_kernel_lost_context(struct drm_device * dev);
  593. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  594. extern int i915_driver_unload(struct drm_device *);
  595. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  596. extern void i915_driver_lastclose(struct drm_device * dev);
  597. extern void i915_driver_preclose(struct drm_device *dev,
  598. struct drm_file *file_priv);
  599. extern void i915_driver_postclose(struct drm_device *dev,
  600. struct drm_file *file_priv);
  601. extern int i915_driver_device_is_agp(struct drm_device * dev);
  602. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  603. unsigned long arg);
  604. extern int i915_emit_box(struct drm_device *dev,
  605. struct drm_clip_rect *boxes,
  606. int i, int DR1, int DR4);
  607. extern int i965_reset(struct drm_device *dev, u8 flags);
  608. /* i915_irq.c */
  609. void i915_hangcheck_elapsed(unsigned long data);
  610. extern int i915_irq_emit(struct drm_device *dev, void *data,
  611. struct drm_file *file_priv);
  612. extern int i915_irq_wait(struct drm_device *dev, void *data,
  613. struct drm_file *file_priv);
  614. void i915_user_irq_get(struct drm_device *dev);
  615. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  616. void i915_user_irq_put(struct drm_device *dev);
  617. extern void i915_enable_interrupt (struct drm_device *dev);
  618. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  619. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  620. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  621. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  622. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  623. struct drm_file *file_priv);
  624. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  625. struct drm_file *file_priv);
  626. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  627. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  628. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  629. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  630. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  631. struct drm_file *file_priv);
  632. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  633. void
  634. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  635. void
  636. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  637. void intel_enable_asle (struct drm_device *dev);
  638. /* i915_mem.c */
  639. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  640. struct drm_file *file_priv);
  641. extern int i915_mem_free(struct drm_device *dev, void *data,
  642. struct drm_file *file_priv);
  643. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  644. struct drm_file *file_priv);
  645. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  646. struct drm_file *file_priv);
  647. extern void i915_mem_takedown(struct mem_block **heap);
  648. extern void i915_mem_release(struct drm_device * dev,
  649. struct drm_file *file_priv, struct mem_block *heap);
  650. /* i915_gem.c */
  651. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  652. struct drm_file *file_priv);
  653. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  654. struct drm_file *file_priv);
  655. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  656. struct drm_file *file_priv);
  657. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  658. struct drm_file *file_priv);
  659. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  660. struct drm_file *file_priv);
  661. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  662. struct drm_file *file_priv);
  663. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  664. struct drm_file *file_priv);
  665. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  666. struct drm_file *file_priv);
  667. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  668. struct drm_file *file_priv);
  669. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv);
  671. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  672. struct drm_file *file_priv);
  673. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  674. struct drm_file *file_priv);
  675. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  676. struct drm_file *file_priv);
  677. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  678. struct drm_file *file_priv);
  679. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  680. struct drm_file *file_priv);
  681. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  682. struct drm_file *file_priv);
  683. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  684. struct drm_file *file_priv);
  685. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  686. struct drm_file *file_priv);
  687. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  688. struct drm_file *file_priv);
  689. void i915_gem_load(struct drm_device *dev);
  690. int i915_gem_init_object(struct drm_gem_object *obj);
  691. void i915_gem_free_object(struct drm_gem_object *obj);
  692. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  693. void i915_gem_object_unpin(struct drm_gem_object *obj);
  694. int i915_gem_object_unbind(struct drm_gem_object *obj);
  695. void i915_gem_release_mmap(struct drm_gem_object *obj);
  696. void i915_gem_lastclose(struct drm_device *dev);
  697. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  698. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  699. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  700. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  701. void i915_gem_retire_requests(struct drm_device *dev);
  702. void i915_gem_retire_work_handler(struct work_struct *work);
  703. void i915_gem_clflush_object(struct drm_gem_object *obj);
  704. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  705. uint32_t read_domains,
  706. uint32_t write_domain);
  707. int i915_gem_init_ringbuffer(struct drm_device *dev);
  708. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  709. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  710. unsigned long end);
  711. int i915_gem_idle(struct drm_device *dev);
  712. uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  713. uint32_t flush_domains);
  714. int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
  715. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  716. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  717. int write);
  718. int i915_gem_attach_phys_object(struct drm_device *dev,
  719. struct drm_gem_object *obj, int id);
  720. void i915_gem_detach_phys_object(struct drm_device *dev,
  721. struct drm_gem_object *obj);
  722. void i915_gem_free_all_phys_object(struct drm_device *dev);
  723. int i915_gem_object_get_pages(struct drm_gem_object *obj);
  724. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  725. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  726. void i915_gem_shrinker_init(void);
  727. void i915_gem_shrinker_exit(void);
  728. /* i915_gem_tiling.c */
  729. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  730. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  731. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  732. /* i915_gem_debug.c */
  733. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  734. const char *where, uint32_t mark);
  735. #if WATCH_INACTIVE
  736. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  737. #else
  738. #define i915_verify_inactive(dev, file, line)
  739. #endif
  740. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  741. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  742. const char *where, uint32_t mark);
  743. void i915_dump_lru(struct drm_device *dev, const char *where);
  744. /* i915_debugfs.c */
  745. int i915_debugfs_init(struct drm_minor *minor);
  746. void i915_debugfs_cleanup(struct drm_minor *minor);
  747. /* i915_suspend.c */
  748. extern int i915_save_state(struct drm_device *dev);
  749. extern int i915_restore_state(struct drm_device *dev);
  750. /* i915_suspend.c */
  751. extern int i915_save_state(struct drm_device *dev);
  752. extern int i915_restore_state(struct drm_device *dev);
  753. #ifdef CONFIG_ACPI
  754. /* i915_opregion.c */
  755. extern int intel_opregion_init(struct drm_device *dev, int resume);
  756. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  757. extern void opregion_asle_intr(struct drm_device *dev);
  758. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  759. extern void opregion_enable_asle(struct drm_device *dev);
  760. #else
  761. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  762. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  763. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  764. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  765. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  766. #endif
  767. /* modesetting */
  768. extern void intel_modeset_init(struct drm_device *dev);
  769. extern void intel_modeset_cleanup(struct drm_device *dev);
  770. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  771. extern void i8xx_disable_fbc(struct drm_device *dev);
  772. extern void g4x_disable_fbc(struct drm_device *dev);
  773. /**
  774. * Lock test for when it's just for synchronization of ring access.
  775. *
  776. * In that case, we don't need to do it when GEM is initialized as nobody else
  777. * has access to the ring.
  778. */
  779. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  780. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  781. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  782. } while (0)
  783. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  784. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  785. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  786. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  787. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  788. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  789. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  790. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  791. #define POSTING_READ(reg) (void)I915_READ(reg)
  792. #define I915_VERBOSE 0
  793. #define RING_LOCALS volatile unsigned int *ring_virt__;
  794. #define BEGIN_LP_RING(n) do { \
  795. int bytes__ = 4*(n); \
  796. if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  797. /* a wrap must occur between instructions so pad beforehand */ \
  798. if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
  799. i915_wrap_ring(dev); \
  800. if (unlikely (dev_priv->ring.space < bytes__)) \
  801. i915_wait_ring(dev, bytes__, __func__); \
  802. ring_virt__ = (unsigned int *) \
  803. (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
  804. dev_priv->ring.tail += bytes__; \
  805. dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
  806. dev_priv->ring.space -= bytes__; \
  807. } while (0)
  808. #define OUT_RING(n) do { \
  809. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  810. *ring_virt__++ = (n); \
  811. } while (0)
  812. #define ADVANCE_LP_RING() do { \
  813. if (I915_VERBOSE) \
  814. DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
  815. I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
  816. } while(0)
  817. /**
  818. * Reads a dword out of the status page, which is written to from the command
  819. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  820. * MI_STORE_DATA_IMM.
  821. *
  822. * The following dwords have a reserved meaning:
  823. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  824. * 0x04: ring 0 head pointer
  825. * 0x05: ring 1 head pointer (915-class)
  826. * 0x06: ring 2 head pointer (915-class)
  827. * 0x10-0x1b: Context status DWords (GM45)
  828. * 0x1f: Last written status offset. (GM45)
  829. *
  830. * The area from dword 0x20 to 0x3ff is available for driver usage.
  831. */
  832. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  833. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  834. #define I915_GEM_HWS_INDEX 0x20
  835. #define I915_BREADCRUMB_INDEX 0x21
  836. extern int i915_wrap_ring(struct drm_device * dev);
  837. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  838. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  839. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  840. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  841. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  842. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  843. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  844. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  845. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  846. (dev)->pci_device == 0x27AE)
  847. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  848. (dev)->pci_device == 0x2982 || \
  849. (dev)->pci_device == 0x2992 || \
  850. (dev)->pci_device == 0x29A2 || \
  851. (dev)->pci_device == 0x2A02 || \
  852. (dev)->pci_device == 0x2A12 || \
  853. (dev)->pci_device == 0x2A42 || \
  854. (dev)->pci_device == 0x2E02 || \
  855. (dev)->pci_device == 0x2E12 || \
  856. (dev)->pci_device == 0x2E22 || \
  857. (dev)->pci_device == 0x2E32 || \
  858. (dev)->pci_device == 0x2E42 || \
  859. (dev)->pci_device == 0x0042 || \
  860. (dev)->pci_device == 0x0046)
  861. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
  862. (dev)->pci_device == 0x2A12)
  863. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  864. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  865. (dev)->pci_device == 0x2E12 || \
  866. (dev)->pci_device == 0x2E22 || \
  867. (dev)->pci_device == 0x2E32 || \
  868. (dev)->pci_device == 0x2E42 || \
  869. IS_GM45(dev))
  870. #define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
  871. #define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
  872. #define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
  873. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  874. (dev)->pci_device == 0x29B2 || \
  875. (dev)->pci_device == 0x29D2 || \
  876. (IS_IGD(dev)))
  877. #define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
  878. #define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
  879. #define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
  880. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  881. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
  882. IS_IGDNG(dev))
  883. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  884. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
  885. IS_IGD(dev) || IS_IGDNG_M(dev))
  886. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
  887. IS_IGDNG(dev))
  888. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  889. * rows, which changed the alignment requirements and fence programming.
  890. */
  891. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  892. IS_I915GM(dev)))
  893. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  894. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  895. #define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
  896. #define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
  897. /* dsparb controlled by hw only */
  898. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  899. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
  900. #define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  901. #define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
  902. (IS_I9XX(dev) || IS_GM45(dev)) && \
  903. !IS_IGD(dev) && \
  904. !IS_IGDNG(dev))
  905. #define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IGDNG_M(dev))
  906. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  907. #endif