mlx4.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/timer.h>
  41. #include <linux/semaphore.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/mlx4/device.h>
  44. #include <linux/mlx4/driver.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include <linux/mlx4/cmd.h>
  47. #define DRV_NAME "mlx4_core"
  48. #define PFX DRV_NAME ": "
  49. #define DRV_VERSION "1.1"
  50. #define DRV_RELDATE "Dec, 2011"
  51. enum {
  52. MLX4_HCR_BASE = 0x80680,
  53. MLX4_HCR_SIZE = 0x0001c,
  54. MLX4_CLR_INT_SIZE = 0x00008,
  55. MLX4_SLAVE_COMM_BASE = 0x0,
  56. MLX4_COMM_PAGESIZE = 0x1000
  57. };
  58. enum {
  59. MLX4_MAX_MGM_ENTRY_SIZE = 0x1000,
  60. MLX4_MAX_QP_PER_MGM = 4 * (MLX4_MAX_MGM_ENTRY_SIZE / 16 - 2),
  61. MLX4_MTT_ENTRY_PER_SEG = 8,
  62. };
  63. enum {
  64. MLX4_NUM_PDS = 1 << 15
  65. };
  66. enum {
  67. MLX4_CMPT_TYPE_QP = 0,
  68. MLX4_CMPT_TYPE_SRQ = 1,
  69. MLX4_CMPT_TYPE_CQ = 2,
  70. MLX4_CMPT_TYPE_EQ = 3,
  71. MLX4_CMPT_NUM_TYPE
  72. };
  73. enum {
  74. MLX4_CMPT_SHIFT = 24,
  75. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  76. };
  77. enum mlx4_mr_state {
  78. MLX4_MR_DISABLED = 0,
  79. MLX4_MR_EN_HW,
  80. MLX4_MR_EN_SW
  81. };
  82. #define MLX4_COMM_TIME 10000
  83. enum {
  84. MLX4_COMM_CMD_RESET,
  85. MLX4_COMM_CMD_VHCR0,
  86. MLX4_COMM_CMD_VHCR1,
  87. MLX4_COMM_CMD_VHCR2,
  88. MLX4_COMM_CMD_VHCR_EN,
  89. MLX4_COMM_CMD_VHCR_POST,
  90. MLX4_COMM_CMD_FLR = 254
  91. };
  92. /*The flag indicates that the slave should delay the RESET cmd*/
  93. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  94. /*indicates how many retries will be done if we are in the middle of FLR*/
  95. #define NUM_OF_RESET_RETRIES 10
  96. #define SLEEP_TIME_IN_RESET (2 * 1000)
  97. enum mlx4_resource {
  98. RES_QP,
  99. RES_CQ,
  100. RES_SRQ,
  101. RES_XRCD,
  102. RES_MPT,
  103. RES_MTT,
  104. RES_MAC,
  105. RES_VLAN,
  106. RES_EQ,
  107. RES_COUNTER,
  108. MLX4_NUM_OF_RESOURCE_TYPE
  109. };
  110. enum mlx4_alloc_mode {
  111. RES_OP_RESERVE,
  112. RES_OP_RESERVE_AND_MAP,
  113. RES_OP_MAP_ICM,
  114. };
  115. /*
  116. *Virtual HCR structures.
  117. * mlx4_vhcr is the sw representation, in machine endianess
  118. *
  119. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  120. * to FW to go through communication channel.
  121. * It is big endian, and has the same structure as the physical HCR
  122. * used by command interface
  123. */
  124. struct mlx4_vhcr {
  125. u64 in_param;
  126. u64 out_param;
  127. u32 in_modifier;
  128. u32 errno;
  129. u16 op;
  130. u16 token;
  131. u8 op_modifier;
  132. u8 e_bit;
  133. };
  134. struct mlx4_vhcr_cmd {
  135. __be64 in_param;
  136. __be32 in_modifier;
  137. __be64 out_param;
  138. __be16 token;
  139. u16 reserved;
  140. u8 status;
  141. u8 flags;
  142. __be16 opcode;
  143. };
  144. struct mlx4_cmd_info {
  145. u16 opcode;
  146. bool has_inbox;
  147. bool has_outbox;
  148. bool out_is_imm;
  149. bool encode_slave_id;
  150. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  151. struct mlx4_cmd_mailbox *inbox);
  152. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  153. struct mlx4_cmd_mailbox *inbox,
  154. struct mlx4_cmd_mailbox *outbox,
  155. struct mlx4_cmd_info *cmd);
  156. };
  157. #ifdef CONFIG_MLX4_DEBUG
  158. extern int mlx4_debug_level;
  159. #else /* CONFIG_MLX4_DEBUG */
  160. #define mlx4_debug_level (0)
  161. #endif /* CONFIG_MLX4_DEBUG */
  162. #define mlx4_dbg(mdev, format, arg...) \
  163. do { \
  164. if (mlx4_debug_level) \
  165. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  166. } while (0)
  167. #define mlx4_err(mdev, format, arg...) \
  168. dev_err(&mdev->pdev->dev, format, ##arg)
  169. #define mlx4_info(mdev, format, arg...) \
  170. dev_info(&mdev->pdev->dev, format, ##arg)
  171. #define mlx4_warn(mdev, format, arg...) \
  172. dev_warn(&mdev->pdev->dev, format, ##arg)
  173. extern int mlx4_log_num_mgm_entry_size;
  174. extern int log_mtts_per_seg;
  175. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  176. #define ALL_SLAVES 0xff
  177. struct mlx4_bitmap {
  178. u32 last;
  179. u32 top;
  180. u32 max;
  181. u32 reserved_top;
  182. u32 mask;
  183. u32 avail;
  184. spinlock_t lock;
  185. unsigned long *table;
  186. };
  187. struct mlx4_buddy {
  188. unsigned long **bits;
  189. unsigned int *num_free;
  190. int max_order;
  191. spinlock_t lock;
  192. };
  193. struct mlx4_icm;
  194. struct mlx4_icm_table {
  195. u64 virt;
  196. int num_icm;
  197. int num_obj;
  198. int obj_size;
  199. int lowmem;
  200. int coherent;
  201. struct mutex mutex;
  202. struct mlx4_icm **icm;
  203. };
  204. /*
  205. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  206. */
  207. struct mlx4_mpt_entry {
  208. __be32 flags;
  209. __be32 qpn;
  210. __be32 key;
  211. __be32 pd_flags;
  212. __be64 start;
  213. __be64 length;
  214. __be32 lkey;
  215. __be32 win_cnt;
  216. u8 reserved1[3];
  217. u8 mtt_rep;
  218. __be64 mtt_addr;
  219. __be32 mtt_sz;
  220. __be32 entity_size;
  221. __be32 first_byte_offset;
  222. } __packed;
  223. /*
  224. * Must be packed because start is 64 bits but only aligned to 32 bits.
  225. */
  226. struct mlx4_eq_context {
  227. __be32 flags;
  228. u16 reserved1[3];
  229. __be16 page_offset;
  230. u8 log_eq_size;
  231. u8 reserved2[4];
  232. u8 eq_period;
  233. u8 reserved3;
  234. u8 eq_max_count;
  235. u8 reserved4[3];
  236. u8 intr;
  237. u8 log_page_size;
  238. u8 reserved5[2];
  239. u8 mtt_base_addr_h;
  240. __be32 mtt_base_addr_l;
  241. u32 reserved6[2];
  242. __be32 consumer_index;
  243. __be32 producer_index;
  244. u32 reserved7[4];
  245. };
  246. struct mlx4_cq_context {
  247. __be32 flags;
  248. u16 reserved1[3];
  249. __be16 page_offset;
  250. __be32 logsize_usrpage;
  251. __be16 cq_period;
  252. __be16 cq_max_count;
  253. u8 reserved2[3];
  254. u8 comp_eqn;
  255. u8 log_page_size;
  256. u8 reserved3[2];
  257. u8 mtt_base_addr_h;
  258. __be32 mtt_base_addr_l;
  259. __be32 last_notified_index;
  260. __be32 solicit_producer_index;
  261. __be32 consumer_index;
  262. __be32 producer_index;
  263. u32 reserved4[2];
  264. __be64 db_rec_addr;
  265. };
  266. struct mlx4_srq_context {
  267. __be32 state_logsize_srqn;
  268. u8 logstride;
  269. u8 reserved1;
  270. __be16 xrcd;
  271. __be32 pg_offset_cqn;
  272. u32 reserved2;
  273. u8 log_page_size;
  274. u8 reserved3[2];
  275. u8 mtt_base_addr_h;
  276. __be32 mtt_base_addr_l;
  277. __be32 pd;
  278. __be16 limit_watermark;
  279. __be16 wqe_cnt;
  280. u16 reserved4;
  281. __be16 wqe_counter;
  282. u32 reserved5;
  283. __be64 db_rec_addr;
  284. };
  285. struct mlx4_eqe {
  286. u8 reserved1;
  287. u8 type;
  288. u8 reserved2;
  289. u8 subtype;
  290. union {
  291. u32 raw[6];
  292. struct {
  293. __be32 cqn;
  294. } __packed comp;
  295. struct {
  296. u16 reserved1;
  297. __be16 token;
  298. u32 reserved2;
  299. u8 reserved3[3];
  300. u8 status;
  301. __be64 out_param;
  302. } __packed cmd;
  303. struct {
  304. __be32 qpn;
  305. } __packed qp;
  306. struct {
  307. __be32 srqn;
  308. } __packed srq;
  309. struct {
  310. __be32 cqn;
  311. u32 reserved1;
  312. u8 reserved2[3];
  313. u8 syndrome;
  314. } __packed cq_err;
  315. struct {
  316. u32 reserved1[2];
  317. __be32 port;
  318. } __packed port_change;
  319. struct {
  320. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  321. u32 reserved;
  322. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  323. } __packed comm_channel_arm;
  324. struct {
  325. u8 port;
  326. u8 reserved[3];
  327. __be64 mac;
  328. } __packed mac_update;
  329. struct {
  330. u8 port;
  331. } __packed sw_event;
  332. struct {
  333. __be32 slave_id;
  334. } __packed flr_event;
  335. } event;
  336. u8 slave_id;
  337. u8 reserved3[2];
  338. u8 owner;
  339. } __packed;
  340. struct mlx4_eq {
  341. struct mlx4_dev *dev;
  342. void __iomem *doorbell;
  343. int eqn;
  344. u32 cons_index;
  345. u16 irq;
  346. u16 have_irq;
  347. int nent;
  348. struct mlx4_buf_list *page_list;
  349. struct mlx4_mtt mtt;
  350. };
  351. struct mlx4_slave_eqe {
  352. u8 type;
  353. u8 port;
  354. u32 param;
  355. };
  356. struct mlx4_slave_event_eq_info {
  357. u32 eqn;
  358. u16 token;
  359. u64 event_type;
  360. };
  361. struct mlx4_profile {
  362. int num_qp;
  363. int rdmarc_per_qp;
  364. int num_srq;
  365. int num_cq;
  366. int num_mcg;
  367. int num_mpt;
  368. int num_mtt;
  369. };
  370. struct mlx4_fw {
  371. u64 clr_int_base;
  372. u64 catas_offset;
  373. u64 comm_base;
  374. struct mlx4_icm *fw_icm;
  375. struct mlx4_icm *aux_icm;
  376. u32 catas_size;
  377. u16 fw_pages;
  378. u8 clr_int_bar;
  379. u8 catas_bar;
  380. u8 comm_bar;
  381. };
  382. struct mlx4_comm {
  383. u32 slave_write;
  384. u32 slave_read;
  385. };
  386. enum {
  387. MLX4_MCAST_CONFIG = 0,
  388. MLX4_MCAST_DISABLE = 1,
  389. MLX4_MCAST_ENABLE = 2,
  390. };
  391. #define VLAN_FLTR_SIZE 128
  392. struct mlx4_vlan_fltr {
  393. __be32 entry[VLAN_FLTR_SIZE];
  394. };
  395. struct mlx4_mcast_entry {
  396. struct list_head list;
  397. u64 addr;
  398. };
  399. struct mlx4_promisc_qp {
  400. struct list_head list;
  401. u32 qpn;
  402. };
  403. struct mlx4_steer_index {
  404. struct list_head list;
  405. unsigned int index;
  406. struct list_head duplicates;
  407. };
  408. struct mlx4_slave_state {
  409. u8 comm_toggle;
  410. u8 last_cmd;
  411. u8 init_port_mask;
  412. bool active;
  413. u8 function;
  414. dma_addr_t vhcr_dma;
  415. u16 mtu[MLX4_MAX_PORTS + 1];
  416. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  417. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  418. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  419. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  420. struct mlx4_slave_event_eq_info event_eq;
  421. u16 eq_pi;
  422. u16 eq_ci;
  423. spinlock_t lock;
  424. /*initialized via the kzalloc*/
  425. u8 is_slave_going_down;
  426. u32 cookie;
  427. };
  428. struct slave_list {
  429. struct mutex mutex;
  430. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  431. };
  432. struct mlx4_resource_tracker {
  433. spinlock_t lock;
  434. /* tree for each resources */
  435. struct radix_tree_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  436. /* num_of_slave's lists, one per slave */
  437. struct slave_list *slave_list;
  438. };
  439. #define SLAVE_EVENT_EQ_SIZE 128
  440. struct mlx4_slave_event_eq {
  441. u32 eqn;
  442. u32 cons;
  443. u32 prod;
  444. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  445. };
  446. struct mlx4_master_qp0_state {
  447. int proxy_qp0_active;
  448. int qp0_active;
  449. int port_active;
  450. };
  451. struct mlx4_mfunc_master_ctx {
  452. struct mlx4_slave_state *slave_state;
  453. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  454. int init_port_ref[MLX4_MAX_PORTS + 1];
  455. u16 max_mtu[MLX4_MAX_PORTS + 1];
  456. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  457. struct mlx4_resource_tracker res_tracker;
  458. struct workqueue_struct *comm_wq;
  459. struct work_struct comm_work;
  460. struct work_struct slave_event_work;
  461. struct work_struct slave_flr_event_work;
  462. spinlock_t slave_state_lock;
  463. __be32 comm_arm_bit_vector[4];
  464. struct mlx4_eqe cmd_eqe;
  465. struct mlx4_slave_event_eq slave_eq;
  466. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  467. };
  468. struct mlx4_mfunc {
  469. struct mlx4_comm __iomem *comm;
  470. struct mlx4_vhcr_cmd *vhcr;
  471. dma_addr_t vhcr_dma;
  472. struct mlx4_mfunc_master_ctx master;
  473. };
  474. struct mlx4_cmd {
  475. struct pci_pool *pool;
  476. void __iomem *hcr;
  477. struct mutex hcr_mutex;
  478. struct semaphore poll_sem;
  479. struct semaphore event_sem;
  480. struct semaphore slave_sem;
  481. int max_cmds;
  482. spinlock_t context_lock;
  483. int free_head;
  484. struct mlx4_cmd_context *context;
  485. u16 token_mask;
  486. u8 use_events;
  487. u8 toggle;
  488. u8 comm_toggle;
  489. };
  490. struct mlx4_uar_table {
  491. struct mlx4_bitmap bitmap;
  492. };
  493. struct mlx4_mr_table {
  494. struct mlx4_bitmap mpt_bitmap;
  495. struct mlx4_buddy mtt_buddy;
  496. u64 mtt_base;
  497. u64 mpt_base;
  498. struct mlx4_icm_table mtt_table;
  499. struct mlx4_icm_table dmpt_table;
  500. };
  501. struct mlx4_cq_table {
  502. struct mlx4_bitmap bitmap;
  503. spinlock_t lock;
  504. struct radix_tree_root tree;
  505. struct mlx4_icm_table table;
  506. struct mlx4_icm_table cmpt_table;
  507. };
  508. struct mlx4_eq_table {
  509. struct mlx4_bitmap bitmap;
  510. char *irq_names;
  511. void __iomem *clr_int;
  512. void __iomem **uar_map;
  513. u32 clr_mask;
  514. struct mlx4_eq *eq;
  515. struct mlx4_icm_table table;
  516. struct mlx4_icm_table cmpt_table;
  517. int have_irq;
  518. u8 inta_pin;
  519. };
  520. struct mlx4_srq_table {
  521. struct mlx4_bitmap bitmap;
  522. spinlock_t lock;
  523. struct radix_tree_root tree;
  524. struct mlx4_icm_table table;
  525. struct mlx4_icm_table cmpt_table;
  526. };
  527. struct mlx4_qp_table {
  528. struct mlx4_bitmap bitmap;
  529. u32 rdmarc_base;
  530. int rdmarc_shift;
  531. spinlock_t lock;
  532. struct mlx4_icm_table qp_table;
  533. struct mlx4_icm_table auxc_table;
  534. struct mlx4_icm_table altc_table;
  535. struct mlx4_icm_table rdmarc_table;
  536. struct mlx4_icm_table cmpt_table;
  537. };
  538. struct mlx4_mcg_table {
  539. struct mutex mutex;
  540. struct mlx4_bitmap bitmap;
  541. struct mlx4_icm_table table;
  542. };
  543. struct mlx4_catas_err {
  544. u32 __iomem *map;
  545. struct timer_list timer;
  546. struct list_head list;
  547. };
  548. #define MLX4_MAX_MAC_NUM 128
  549. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  550. struct mlx4_mac_table {
  551. __be64 entries[MLX4_MAX_MAC_NUM];
  552. int refs[MLX4_MAX_MAC_NUM];
  553. struct mutex mutex;
  554. int total;
  555. int max;
  556. };
  557. #define MLX4_MAX_VLAN_NUM 128
  558. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  559. struct mlx4_vlan_table {
  560. __be32 entries[MLX4_MAX_VLAN_NUM];
  561. int refs[MLX4_MAX_VLAN_NUM];
  562. struct mutex mutex;
  563. int total;
  564. int max;
  565. };
  566. #define SET_PORT_GEN_ALL_VALID 0x7
  567. #define SET_PORT_PROMISC_SHIFT 31
  568. #define SET_PORT_MC_PROMISC_SHIFT 30
  569. enum {
  570. MCAST_DIRECT_ONLY = 0,
  571. MCAST_DIRECT = 1,
  572. MCAST_DEFAULT = 2
  573. };
  574. struct mlx4_set_port_general_context {
  575. u8 reserved[3];
  576. u8 flags;
  577. u16 reserved2;
  578. __be16 mtu;
  579. u8 pptx;
  580. u8 pfctx;
  581. u16 reserved3;
  582. u8 pprx;
  583. u8 pfcrx;
  584. u16 reserved4;
  585. };
  586. struct mlx4_set_port_rqp_calc_context {
  587. __be32 base_qpn;
  588. u8 rererved;
  589. u8 n_mac;
  590. u8 n_vlan;
  591. u8 n_prio;
  592. u8 reserved2[3];
  593. u8 mac_miss;
  594. u8 intra_no_vlan;
  595. u8 no_vlan;
  596. u8 intra_vlan_miss;
  597. u8 vlan_miss;
  598. u8 reserved3[3];
  599. u8 no_vlan_prio;
  600. __be32 promisc;
  601. __be32 mcast;
  602. };
  603. struct mlx4_mac_entry {
  604. u64 mac;
  605. };
  606. struct mlx4_port_info {
  607. struct mlx4_dev *dev;
  608. int port;
  609. char dev_name[16];
  610. struct device_attribute port_attr;
  611. enum mlx4_port_type tmp_type;
  612. struct mlx4_mac_table mac_table;
  613. struct radix_tree_root mac_tree;
  614. struct mlx4_vlan_table vlan_table;
  615. int base_qpn;
  616. };
  617. struct mlx4_sense {
  618. struct mlx4_dev *dev;
  619. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  620. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  621. struct delayed_work sense_poll;
  622. };
  623. struct mlx4_msix_ctl {
  624. u64 pool_bm;
  625. spinlock_t pool_lock;
  626. };
  627. struct mlx4_steer {
  628. struct list_head promisc_qps[MLX4_NUM_STEERS];
  629. struct list_head steer_entries[MLX4_NUM_STEERS];
  630. struct list_head high_prios;
  631. };
  632. struct mlx4_priv {
  633. struct mlx4_dev dev;
  634. struct list_head dev_list;
  635. struct list_head ctx_list;
  636. spinlock_t ctx_lock;
  637. struct list_head pgdir_list;
  638. struct mutex pgdir_mutex;
  639. struct mlx4_fw fw;
  640. struct mlx4_cmd cmd;
  641. struct mlx4_mfunc mfunc;
  642. struct mlx4_bitmap pd_bitmap;
  643. struct mlx4_bitmap xrcd_bitmap;
  644. struct mlx4_uar_table uar_table;
  645. struct mlx4_mr_table mr_table;
  646. struct mlx4_cq_table cq_table;
  647. struct mlx4_eq_table eq_table;
  648. struct mlx4_srq_table srq_table;
  649. struct mlx4_qp_table qp_table;
  650. struct mlx4_mcg_table mcg_table;
  651. struct mlx4_bitmap counters_bitmap;
  652. struct mlx4_catas_err catas_err;
  653. void __iomem *clr_base;
  654. struct mlx4_uar driver_uar;
  655. void __iomem *kar;
  656. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  657. struct mlx4_sense sense;
  658. struct mutex port_mutex;
  659. struct mlx4_msix_ctl msix_ctl;
  660. struct mlx4_steer *steer;
  661. struct list_head bf_list;
  662. struct mutex bf_mutex;
  663. struct io_mapping *bf_mapping;
  664. int reserved_mtts;
  665. };
  666. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  667. {
  668. return container_of(dev, struct mlx4_priv, dev);
  669. }
  670. #define MLX4_SENSE_RANGE (HZ * 3)
  671. extern struct workqueue_struct *mlx4_wq;
  672. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  673. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  674. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  675. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  676. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  677. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  678. u32 reserved_bot, u32 resetrved_top);
  679. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  680. int mlx4_reset(struct mlx4_dev *dev);
  681. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  682. void mlx4_free_eq_table(struct mlx4_dev *dev);
  683. int mlx4_init_pd_table(struct mlx4_dev *dev);
  684. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  685. int mlx4_init_uar_table(struct mlx4_dev *dev);
  686. int mlx4_init_mr_table(struct mlx4_dev *dev);
  687. int mlx4_init_eq_table(struct mlx4_dev *dev);
  688. int mlx4_init_cq_table(struct mlx4_dev *dev);
  689. int mlx4_init_qp_table(struct mlx4_dev *dev);
  690. int mlx4_init_srq_table(struct mlx4_dev *dev);
  691. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  692. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  693. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  694. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  695. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  696. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  697. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  698. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  699. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  700. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  701. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  702. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  703. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  704. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  705. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  706. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  707. int __mlx4_mr_reserve(struct mlx4_dev *dev);
  708. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index);
  709. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index);
  710. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index);
  711. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  712. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  713. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  714. struct mlx4_vhcr *vhcr,
  715. struct mlx4_cmd_mailbox *inbox,
  716. struct mlx4_cmd_mailbox *outbox,
  717. struct mlx4_cmd_info *cmd);
  718. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  719. struct mlx4_vhcr *vhcr,
  720. struct mlx4_cmd_mailbox *inbox,
  721. struct mlx4_cmd_mailbox *outbox,
  722. struct mlx4_cmd_info *cmd);
  723. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  724. struct mlx4_vhcr *vhcr,
  725. struct mlx4_cmd_mailbox *inbox,
  726. struct mlx4_cmd_mailbox *outbox,
  727. struct mlx4_cmd_info *cmd);
  728. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  729. struct mlx4_vhcr *vhcr,
  730. struct mlx4_cmd_mailbox *inbox,
  731. struct mlx4_cmd_mailbox *outbox,
  732. struct mlx4_cmd_info *cmd);
  733. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  734. struct mlx4_vhcr *vhcr,
  735. struct mlx4_cmd_mailbox *inbox,
  736. struct mlx4_cmd_mailbox *outbox,
  737. struct mlx4_cmd_info *cmd);
  738. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  739. struct mlx4_vhcr *vhcr,
  740. struct mlx4_cmd_mailbox *inbox,
  741. struct mlx4_cmd_mailbox *outbox,
  742. struct mlx4_cmd_info *cmd);
  743. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  744. struct mlx4_vhcr *vhcr,
  745. struct mlx4_cmd_mailbox *inbox,
  746. struct mlx4_cmd_mailbox *outbox,
  747. struct mlx4_cmd_info *cmd);
  748. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  749. int *base);
  750. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  751. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  752. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  753. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  754. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  755. int start_index, int npages, u64 *page_list);
  756. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  757. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  758. void mlx4_catas_init(void);
  759. int mlx4_restart_one(struct pci_dev *pdev);
  760. int mlx4_register_device(struct mlx4_dev *dev);
  761. void mlx4_unregister_device(struct mlx4_dev *dev);
  762. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type, int port);
  763. struct mlx4_dev_cap;
  764. struct mlx4_init_hca_param;
  765. u64 mlx4_make_profile(struct mlx4_dev *dev,
  766. struct mlx4_profile *request,
  767. struct mlx4_dev_cap *dev_cap,
  768. struct mlx4_init_hca_param *init_hca);
  769. void mlx4_master_comm_channel(struct work_struct *work);
  770. void mlx4_gen_slave_eqe(struct work_struct *work);
  771. void mlx4_master_handle_slave_flr(struct work_struct *work);
  772. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  773. struct mlx4_vhcr *vhcr,
  774. struct mlx4_cmd_mailbox *inbox,
  775. struct mlx4_cmd_mailbox *outbox,
  776. struct mlx4_cmd_info *cmd);
  777. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  778. struct mlx4_vhcr *vhcr,
  779. struct mlx4_cmd_mailbox *inbox,
  780. struct mlx4_cmd_mailbox *outbox,
  781. struct mlx4_cmd_info *cmd);
  782. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  783. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  784. struct mlx4_cmd_mailbox *outbox,
  785. struct mlx4_cmd_info *cmd);
  786. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  787. struct mlx4_vhcr *vhcr,
  788. struct mlx4_cmd_mailbox *inbox,
  789. struct mlx4_cmd_mailbox *outbox,
  790. struct mlx4_cmd_info *cmd);
  791. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  792. struct mlx4_vhcr *vhcr,
  793. struct mlx4_cmd_mailbox *inbox,
  794. struct mlx4_cmd_mailbox *outbox,
  795. struct mlx4_cmd_info *cmd);
  796. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  797. struct mlx4_vhcr *vhcr,
  798. struct mlx4_cmd_mailbox *inbox,
  799. struct mlx4_cmd_mailbox *outbox,
  800. struct mlx4_cmd_info *cmd);
  801. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  802. struct mlx4_vhcr *vhcr,
  803. struct mlx4_cmd_mailbox *inbox,
  804. struct mlx4_cmd_mailbox *outbox,
  805. struct mlx4_cmd_info *cmd);
  806. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  807. struct mlx4_vhcr *vhcr,
  808. struct mlx4_cmd_mailbox *inbox,
  809. struct mlx4_cmd_mailbox *outbox,
  810. struct mlx4_cmd_info *cmd);
  811. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  812. struct mlx4_vhcr *vhcr,
  813. struct mlx4_cmd_mailbox *inbox,
  814. struct mlx4_cmd_mailbox *outbox,
  815. struct mlx4_cmd_info *cmd);
  816. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  817. struct mlx4_vhcr *vhcr,
  818. struct mlx4_cmd_mailbox *inbox,
  819. struct mlx4_cmd_mailbox *outbox,
  820. struct mlx4_cmd_info *cmd);
  821. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  822. struct mlx4_vhcr *vhcr,
  823. struct mlx4_cmd_mailbox *inbox,
  824. struct mlx4_cmd_mailbox *outbox,
  825. struct mlx4_cmd_info *cmd);
  826. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  827. struct mlx4_vhcr *vhcr,
  828. struct mlx4_cmd_mailbox *inbox,
  829. struct mlx4_cmd_mailbox *outbox,
  830. struct mlx4_cmd_info *cmd);
  831. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  832. struct mlx4_vhcr *vhcr,
  833. struct mlx4_cmd_mailbox *inbox,
  834. struct mlx4_cmd_mailbox *outbox,
  835. struct mlx4_cmd_info *cmd);
  836. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  837. struct mlx4_vhcr *vhcr,
  838. struct mlx4_cmd_mailbox *inbox,
  839. struct mlx4_cmd_mailbox *outbox,
  840. struct mlx4_cmd_info *cmd);
  841. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  842. struct mlx4_vhcr *vhcr,
  843. struct mlx4_cmd_mailbox *inbox,
  844. struct mlx4_cmd_mailbox *outbox,
  845. struct mlx4_cmd_info *cmd);
  846. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  847. struct mlx4_vhcr *vhcr,
  848. struct mlx4_cmd_mailbox *inbox,
  849. struct mlx4_cmd_mailbox *outbox,
  850. struct mlx4_cmd_info *cmd);
  851. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  852. struct mlx4_vhcr *vhcr,
  853. struct mlx4_cmd_mailbox *inbox,
  854. struct mlx4_cmd_mailbox *outbox,
  855. struct mlx4_cmd_info *cmd);
  856. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  857. struct mlx4_vhcr *vhcr,
  858. struct mlx4_cmd_mailbox *inbox,
  859. struct mlx4_cmd_mailbox *outbox,
  860. struct mlx4_cmd_info *cmd);
  861. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  862. int mlx4_cmd_init(struct mlx4_dev *dev);
  863. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  864. int mlx4_multi_func_init(struct mlx4_dev *dev);
  865. void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
  866. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  867. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  868. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  869. int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
  870. unsigned long timeout);
  871. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  872. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  873. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  874. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  875. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  876. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  877. enum mlx4_port_type *type);
  878. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  879. enum mlx4_port_type *stype,
  880. enum mlx4_port_type *defaults);
  881. void mlx4_start_sense(struct mlx4_dev *dev);
  882. void mlx4_stop_sense(struct mlx4_dev *dev);
  883. void mlx4_sense_init(struct mlx4_dev *dev);
  884. int mlx4_check_port_params(struct mlx4_dev *dev,
  885. enum mlx4_port_type *port_type);
  886. int mlx4_change_port_types(struct mlx4_dev *dev,
  887. enum mlx4_port_type *port_types);
  888. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  889. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  890. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port);
  891. /* resource tracker functions*/
  892. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  893. enum mlx4_resource resource_type,
  894. int resource_id, int *slave);
  895. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  896. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  897. void mlx4_free_resource_tracker(struct mlx4_dev *dev);
  898. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  899. struct mlx4_vhcr *vhcr,
  900. struct mlx4_cmd_mailbox *inbox,
  901. struct mlx4_cmd_mailbox *outbox,
  902. struct mlx4_cmd_info *cmd);
  903. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  904. struct mlx4_vhcr *vhcr,
  905. struct mlx4_cmd_mailbox *inbox,
  906. struct mlx4_cmd_mailbox *outbox,
  907. struct mlx4_cmd_info *cmd);
  908. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  909. struct mlx4_vhcr *vhcr,
  910. struct mlx4_cmd_mailbox *inbox,
  911. struct mlx4_cmd_mailbox *outbox,
  912. struct mlx4_cmd_info *cmd);
  913. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  914. struct mlx4_vhcr *vhcr,
  915. struct mlx4_cmd_mailbox *inbox,
  916. struct mlx4_cmd_mailbox *outbox,
  917. struct mlx4_cmd_info *cmd);
  918. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  919. int mlx4_check_ext_port_caps(struct mlx4_dev *dev, u8 port);
  920. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  921. struct mlx4_vhcr *vhcr,
  922. struct mlx4_cmd_mailbox *inbox,
  923. struct mlx4_cmd_mailbox *outbox,
  924. struct mlx4_cmd_info *cmd);
  925. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  926. struct mlx4_vhcr *vhcr,
  927. struct mlx4_cmd_mailbox *inbox,
  928. struct mlx4_cmd_mailbox *outbox,
  929. struct mlx4_cmd_info *cmd);
  930. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  931. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  932. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  933. int block_mcast_loopback, enum mlx4_protocol prot,
  934. enum mlx4_steer_type steer);
  935. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  936. struct mlx4_vhcr *vhcr,
  937. struct mlx4_cmd_mailbox *inbox,
  938. struct mlx4_cmd_mailbox *outbox,
  939. struct mlx4_cmd_info *cmd);
  940. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  941. struct mlx4_vhcr *vhcr,
  942. struct mlx4_cmd_mailbox *inbox,
  943. struct mlx4_cmd_mailbox *outbox,
  944. struct mlx4_cmd_info *cmd);
  945. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  946. int port, void *buf);
  947. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  948. struct mlx4_cmd_mailbox *outbox);
  949. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  950. struct mlx4_vhcr *vhcr,
  951. struct mlx4_cmd_mailbox *inbox,
  952. struct mlx4_cmd_mailbox *outbox,
  953. struct mlx4_cmd_info *cmd);
  954. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  955. struct mlx4_vhcr *vhcr,
  956. struct mlx4_cmd_mailbox *inbox,
  957. struct mlx4_cmd_mailbox *outbox,
  958. struct mlx4_cmd_info *cmd);
  959. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  960. struct mlx4_vhcr *vhcr,
  961. struct mlx4_cmd_mailbox *inbox,
  962. struct mlx4_cmd_mailbox *outbox,
  963. struct mlx4_cmd_info *cmd);
  964. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  965. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  966. static inline void set_param_l(u64 *arg, u32 val)
  967. {
  968. *((u32 *)arg) = val;
  969. }
  970. static inline void set_param_h(u64 *arg, u32 val)
  971. {
  972. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  973. }
  974. static inline u32 get_param_l(u64 *arg)
  975. {
  976. return (u32) (*arg & 0xffffffff);
  977. }
  978. static inline u32 get_param_h(u64 *arg)
  979. {
  980. return (u32)(*arg >> 32);
  981. }
  982. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  983. {
  984. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  985. }
  986. #define NOT_MASKED_PD_BITS 17
  987. #endif /* MLX4_H */