tg3.c 402 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <asm/io.h>
  48. #include <asm/byteorder.h>
  49. #include <asm/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  89. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  90. RX_STD_MAX_SIZE_5717 : 512)
  91. #define TG3_DEF_RX_RING_PENDING 200
  92. #define TG3_RX_JMB_RING_SIZE(tp) \
  93. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  94. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  95. 1024 : 256)
  96. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  97. #define TG3_RSS_INDIR_TBL_SIZE 128
  98. /* Do not place this n-ring entries value into the tp struct itself,
  99. * we really want to expose these constants to GCC so that modulo et
  100. * al. operations are done with shifts and masks instead of with
  101. * hw multiply/modulo instructions. Another solution would be to
  102. * replace things like '% foo' with '& (foo - 1)'.
  103. */
  104. #define TG3_TX_RING_SIZE 512
  105. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  106. #define TG3_RX_STD_RING_BYTES(tp) \
  107. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  108. #define TG3_RX_JMB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  110. #define TG3_RX_RCB_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  112. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  113. TG3_TX_RING_SIZE)
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define TG3_DMA_BYTE_ENAB 64
  116. #define TG3_RX_STD_DMA_SZ 1536
  117. #define TG3_RX_JMB_DMA_SZ 9046
  118. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  119. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  120. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  121. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  123. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  124. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  125. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  126. * that are at least dword aligned when used in PCIX mode. The driver
  127. * works around this bug by double copying the packet. This workaround
  128. * is built into the normal double copy length check for efficiency.
  129. *
  130. * However, the double copy is only necessary on those architectures
  131. * where unaligned memory accesses are inefficient. For those architectures
  132. * where unaligned memory accesses incur little penalty, we can reintegrate
  133. * the 5701 in the normal rx path. Doing so saves a device structure
  134. * dereference by hardcoding the double copy threshold in place.
  135. */
  136. #define TG3_RX_COPY_THRESHOLD 256
  137. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  138. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  139. #else
  140. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  141. #endif
  142. /* minimum number of free TX descriptors required to wake up TX process */
  143. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  144. #define TG3_RAW_IP_ALIGN 2
  145. /* number of ETHTOOL_GSTATS u64's */
  146. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  147. #define TG3_NUM_TEST 6
  148. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  149. #define FIRMWARE_TG3 "tigon/tg3.bin"
  150. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  151. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  152. static char version[] __devinitdata =
  153. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  154. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  155. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  156. MODULE_LICENSE("GPL");
  157. MODULE_VERSION(DRV_MODULE_VERSION);
  158. MODULE_FIRMWARE(FIRMWARE_TG3);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  160. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  161. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  162. module_param(tg3_debug, int, 0);
  163. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  164. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  244. {}
  245. };
  246. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  247. static const struct {
  248. const char string[ETH_GSTRING_LEN];
  249. } ethtool_stats_keys[TG3_NUM_STATS] = {
  250. { "rx_octets" },
  251. { "rx_fragments" },
  252. { "rx_ucast_packets" },
  253. { "rx_mcast_packets" },
  254. { "rx_bcast_packets" },
  255. { "rx_fcs_errors" },
  256. { "rx_align_errors" },
  257. { "rx_xon_pause_rcvd" },
  258. { "rx_xoff_pause_rcvd" },
  259. { "rx_mac_ctrl_rcvd" },
  260. { "rx_xoff_entered" },
  261. { "rx_frame_too_long_errors" },
  262. { "rx_jabbers" },
  263. { "rx_undersize_packets" },
  264. { "rx_in_length_errors" },
  265. { "rx_out_length_errors" },
  266. { "rx_64_or_less_octet_packets" },
  267. { "rx_65_to_127_octet_packets" },
  268. { "rx_128_to_255_octet_packets" },
  269. { "rx_256_to_511_octet_packets" },
  270. { "rx_512_to_1023_octet_packets" },
  271. { "rx_1024_to_1522_octet_packets" },
  272. { "rx_1523_to_2047_octet_packets" },
  273. { "rx_2048_to_4095_octet_packets" },
  274. { "rx_4096_to_8191_octet_packets" },
  275. { "rx_8192_to_9022_octet_packets" },
  276. { "tx_octets" },
  277. { "tx_collisions" },
  278. { "tx_xon_sent" },
  279. { "tx_xoff_sent" },
  280. { "tx_flow_control" },
  281. { "tx_mac_errors" },
  282. { "tx_single_collisions" },
  283. { "tx_mult_collisions" },
  284. { "tx_deferred" },
  285. { "tx_excessive_collisions" },
  286. { "tx_late_collisions" },
  287. { "tx_collide_2times" },
  288. { "tx_collide_3times" },
  289. { "tx_collide_4times" },
  290. { "tx_collide_5times" },
  291. { "tx_collide_6times" },
  292. { "tx_collide_7times" },
  293. { "tx_collide_8times" },
  294. { "tx_collide_9times" },
  295. { "tx_collide_10times" },
  296. { "tx_collide_11times" },
  297. { "tx_collide_12times" },
  298. { "tx_collide_13times" },
  299. { "tx_collide_14times" },
  300. { "tx_collide_15times" },
  301. { "tx_ucast_packets" },
  302. { "tx_mcast_packets" },
  303. { "tx_bcast_packets" },
  304. { "tx_carrier_sense_errors" },
  305. { "tx_discards" },
  306. { "tx_errors" },
  307. { "dma_writeq_full" },
  308. { "dma_write_prioq_full" },
  309. { "rxbds_empty" },
  310. { "rx_discards" },
  311. { "rx_errors" },
  312. { "rx_threshold_hit" },
  313. { "dma_readq_full" },
  314. { "dma_read_prioq_full" },
  315. { "tx_comp_queue_full" },
  316. { "ring_set_send_prod_index" },
  317. { "ring_status_update" },
  318. { "nic_irqs" },
  319. { "nic_avoided_irqs" },
  320. { "nic_tx_threshold_hit" }
  321. };
  322. static const struct {
  323. const char string[ETH_GSTRING_LEN];
  324. } ethtool_test_keys[TG3_NUM_TEST] = {
  325. { "nvram test (online) " },
  326. { "link test (online) " },
  327. { "register test (offline)" },
  328. { "memory test (offline)" },
  329. { "loopback test (offline)" },
  330. { "interrupt test (offline)" },
  331. };
  332. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. writel(val, tp->regs + off);
  335. }
  336. static u32 tg3_read32(struct tg3 *tp, u32 off)
  337. {
  338. return readl(tp->regs + off);
  339. }
  340. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->aperegs + off);
  343. }
  344. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  345. {
  346. return readl(tp->aperegs + off);
  347. }
  348. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  349. {
  350. unsigned long flags;
  351. spin_lock_irqsave(&tp->indirect_lock, flags);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  354. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  355. }
  356. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  357. {
  358. writel(val, tp->regs + off);
  359. readl(tp->regs + off);
  360. }
  361. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&tp->indirect_lock, flags);
  366. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  367. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  368. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  369. return val;
  370. }
  371. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. unsigned long flags;
  374. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  375. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  376. TG3_64BIT_REG_LOW, val);
  377. return;
  378. }
  379. if (off == TG3_RX_STD_PROD_IDX_REG) {
  380. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  381. TG3_64BIT_REG_LOW, val);
  382. return;
  383. }
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. /* In indirect mode when disabling interrupts, we also need
  389. * to clear the interrupt bit in the GRC local ctrl register.
  390. */
  391. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  392. (val == 0x1)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  394. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  395. }
  396. }
  397. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  398. {
  399. unsigned long flags;
  400. u32 val;
  401. spin_lock_irqsave(&tp->indirect_lock, flags);
  402. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  403. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  404. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  405. return val;
  406. }
  407. /* usec_wait specifies the wait time in usec when writing to certain registers
  408. * where it is unsafe to read back the register without some delay.
  409. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  410. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  411. */
  412. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  413. {
  414. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  415. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  416. /* Non-posted methods */
  417. tp->write32(tp, off, val);
  418. else {
  419. /* Posted method */
  420. tg3_write32(tp, off, val);
  421. if (usec_wait)
  422. udelay(usec_wait);
  423. tp->read32(tp, off);
  424. }
  425. /* Wait again after the read for the posted method to guarantee that
  426. * the wait time is met.
  427. */
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. }
  431. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. tp->write32_mbox(tp, off, val);
  434. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  435. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  436. tp->read32_mbox(tp, off);
  437. }
  438. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. void __iomem *mbox = tp->regs + off;
  441. writel(val, mbox);
  442. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  443. writel(val, mbox);
  444. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  445. readl(mbox);
  446. }
  447. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  448. {
  449. return readl(tp->regs + off + GRCMBOX_BASE);
  450. }
  451. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. writel(val, tp->regs + off + GRCMBOX_BASE);
  454. }
  455. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  456. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  457. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  458. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  459. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  460. #define tw32(reg, val) tp->write32(tp, reg, val)
  461. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  462. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  463. #define tr32(reg) tp->read32(tp, reg)
  464. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. unsigned long flags;
  467. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  468. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  469. return;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  485. {
  486. unsigned long flags;
  487. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  488. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  489. *val = 0;
  490. return;
  491. }
  492. spin_lock_irqsave(&tp->indirect_lock, flags);
  493. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  495. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  496. /* Always leave this as zero. */
  497. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  498. } else {
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  500. *val = tr32(TG3PCI_MEM_WIN_DATA);
  501. /* Always leave this as zero. */
  502. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  503. }
  504. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  505. }
  506. static void tg3_ape_lock_init(struct tg3 *tp)
  507. {
  508. int i;
  509. u32 regbase;
  510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  511. regbase = TG3_APE_LOCK_GRANT;
  512. else
  513. regbase = TG3_APE_PER_LOCK_GRANT;
  514. /* Make sure the driver hasn't any stale locks. */
  515. for (i = 0; i < 8; i++)
  516. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  517. }
  518. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  519. {
  520. int i, off;
  521. int ret = 0;
  522. u32 status, req, gnt;
  523. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  524. return 0;
  525. switch (locknum) {
  526. case TG3_APE_LOCK_GRC:
  527. case TG3_APE_LOCK_MEM:
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  533. req = TG3_APE_LOCK_REQ;
  534. gnt = TG3_APE_LOCK_GRANT;
  535. } else {
  536. req = TG3_APE_PER_LOCK_REQ;
  537. gnt = TG3_APE_PER_LOCK_GRANT;
  538. }
  539. off = 4 * locknum;
  540. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  541. /* Wait for up to 1 millisecond to acquire lock. */
  542. for (i = 0; i < 100; i++) {
  543. status = tg3_ape_read32(tp, gnt + off);
  544. if (status == APE_LOCK_GRANT_DRIVER)
  545. break;
  546. udelay(10);
  547. }
  548. if (status != APE_LOCK_GRANT_DRIVER) {
  549. /* Revoke the lock request. */
  550. tg3_ape_write32(tp, gnt + off,
  551. APE_LOCK_GRANT_DRIVER);
  552. ret = -EBUSY;
  553. }
  554. return ret;
  555. }
  556. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  557. {
  558. u32 gnt;
  559. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  560. return;
  561. switch (locknum) {
  562. case TG3_APE_LOCK_GRC:
  563. case TG3_APE_LOCK_MEM:
  564. break;
  565. default:
  566. return;
  567. }
  568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  569. gnt = TG3_APE_LOCK_GRANT;
  570. else
  571. gnt = TG3_APE_PER_LOCK_GRANT;
  572. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  573. }
  574. static void tg3_disable_ints(struct tg3 *tp)
  575. {
  576. int i;
  577. tw32(TG3PCI_MISC_HOST_CTRL,
  578. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  579. for (i = 0; i < tp->irq_max; i++)
  580. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  581. }
  582. static void tg3_enable_ints(struct tg3 *tp)
  583. {
  584. int i;
  585. tp->irq_sync = 0;
  586. wmb();
  587. tw32(TG3PCI_MISC_HOST_CTRL,
  588. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  589. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  590. for (i = 0; i < tp->irq_cnt; i++) {
  591. struct tg3_napi *tnapi = &tp->napi[i];
  592. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  593. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  594. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  595. tp->coal_now |= tnapi->coal_now;
  596. }
  597. /* Force an initial interrupt */
  598. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  599. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  600. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  601. else
  602. tw32(HOSTCC_MODE, tp->coal_now);
  603. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  604. }
  605. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  606. {
  607. struct tg3 *tp = tnapi->tp;
  608. struct tg3_hw_status *sblk = tnapi->hw_status;
  609. unsigned int work_exists = 0;
  610. /* check for phy events */
  611. if (!(tp->tg3_flags &
  612. (TG3_FLAG_USE_LINKCHG_REG |
  613. TG3_FLAG_POLL_SERDES))) {
  614. if (sblk->status & SD_STATUS_LINK_CHG)
  615. work_exists = 1;
  616. }
  617. /* check for RX/TX work to do */
  618. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  619. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  620. work_exists = 1;
  621. return work_exists;
  622. }
  623. /* tg3_int_reenable
  624. * similar to tg3_enable_ints, but it accurately determines whether there
  625. * is new work pending and can return without flushing the PIO write
  626. * which reenables interrupts
  627. */
  628. static void tg3_int_reenable(struct tg3_napi *tnapi)
  629. {
  630. struct tg3 *tp = tnapi->tp;
  631. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  632. mmiowb();
  633. /* When doing tagged status, this work check is unnecessary.
  634. * The last_tag we write above tells the chip which piece of
  635. * work we've completed.
  636. */
  637. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  638. tg3_has_work(tnapi))
  639. tw32(HOSTCC_MODE, tp->coalesce_mode |
  640. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  641. }
  642. static void tg3_switch_clocks(struct tg3 *tp)
  643. {
  644. u32 clock_ctrl;
  645. u32 orig_clock_ctrl;
  646. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  647. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  648. return;
  649. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  650. orig_clock_ctrl = clock_ctrl;
  651. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  652. CLOCK_CTRL_CLKRUN_OENABLE |
  653. 0x1f);
  654. tp->pci_clock_ctrl = clock_ctrl;
  655. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  656. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  657. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  658. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  659. }
  660. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  661. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  662. clock_ctrl |
  663. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  664. 40);
  665. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  666. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  667. 40);
  668. }
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  670. }
  671. #define PHY_BUSY_LOOPS 5000
  672. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  678. tw32_f(MAC_MI_MODE,
  679. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  680. udelay(80);
  681. }
  682. *val = 0x0;
  683. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  684. MI_COM_PHY_ADDR_MASK);
  685. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  686. MI_COM_REG_ADDR_MASK);
  687. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  688. tw32_f(MAC_MI_COM, frame_val);
  689. loops = PHY_BUSY_LOOPS;
  690. while (loops != 0) {
  691. udelay(10);
  692. frame_val = tr32(MAC_MI_COM);
  693. if ((frame_val & MI_COM_BUSY) == 0) {
  694. udelay(5);
  695. frame_val = tr32(MAC_MI_COM);
  696. break;
  697. }
  698. loops -= 1;
  699. }
  700. ret = -EBUSY;
  701. if (loops != 0) {
  702. *val = frame_val & MI_COM_DATA_MASK;
  703. ret = 0;
  704. }
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE, tp->mi_mode);
  707. udelay(80);
  708. }
  709. return ret;
  710. }
  711. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  712. {
  713. u32 frame_val;
  714. unsigned int loops;
  715. int ret;
  716. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  717. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  718. return 0;
  719. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  720. tw32_f(MAC_MI_MODE,
  721. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  722. udelay(80);
  723. }
  724. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  725. MI_COM_PHY_ADDR_MASK);
  726. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  727. MI_COM_REG_ADDR_MASK);
  728. frame_val |= (val & MI_COM_DATA_MASK);
  729. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  730. tw32_f(MAC_MI_COM, frame_val);
  731. loops = PHY_BUSY_LOOPS;
  732. while (loops != 0) {
  733. udelay(10);
  734. frame_val = tr32(MAC_MI_COM);
  735. if ((frame_val & MI_COM_BUSY) == 0) {
  736. udelay(5);
  737. frame_val = tr32(MAC_MI_COM);
  738. break;
  739. }
  740. loops -= 1;
  741. }
  742. ret = -EBUSY;
  743. if (loops != 0)
  744. ret = 0;
  745. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  746. tw32_f(MAC_MI_MODE, tp->mi_mode);
  747. udelay(80);
  748. }
  749. return ret;
  750. }
  751. static int tg3_bmcr_reset(struct tg3 *tp)
  752. {
  753. u32 phy_control;
  754. int limit, err;
  755. /* OK, reset it, and poll the BMCR_RESET bit until it
  756. * clears or we time out.
  757. */
  758. phy_control = BMCR_RESET;
  759. err = tg3_writephy(tp, MII_BMCR, phy_control);
  760. if (err != 0)
  761. return -EBUSY;
  762. limit = 5000;
  763. while (limit--) {
  764. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  765. if (err != 0)
  766. return -EBUSY;
  767. if ((phy_control & BMCR_RESET) == 0) {
  768. udelay(40);
  769. break;
  770. }
  771. udelay(10);
  772. }
  773. if (limit < 0)
  774. return -EBUSY;
  775. return 0;
  776. }
  777. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  778. {
  779. struct tg3 *tp = bp->priv;
  780. u32 val;
  781. spin_lock_bh(&tp->lock);
  782. if (tg3_readphy(tp, reg, &val))
  783. val = -EIO;
  784. spin_unlock_bh(&tp->lock);
  785. return val;
  786. }
  787. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  788. {
  789. struct tg3 *tp = bp->priv;
  790. u32 ret = 0;
  791. spin_lock_bh(&tp->lock);
  792. if (tg3_writephy(tp, reg, val))
  793. ret = -EIO;
  794. spin_unlock_bh(&tp->lock);
  795. return ret;
  796. }
  797. static int tg3_mdio_reset(struct mii_bus *bp)
  798. {
  799. return 0;
  800. }
  801. static void tg3_mdio_config_5785(struct tg3 *tp)
  802. {
  803. u32 val;
  804. struct phy_device *phydev;
  805. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  806. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  807. case PHY_ID_BCM50610:
  808. case PHY_ID_BCM50610M:
  809. val = MAC_PHYCFG2_50610_LED_MODES;
  810. break;
  811. case PHY_ID_BCMAC131:
  812. val = MAC_PHYCFG2_AC131_LED_MODES;
  813. break;
  814. case PHY_ID_RTL8211C:
  815. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  816. break;
  817. case PHY_ID_RTL8201E:
  818. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  819. break;
  820. default:
  821. return;
  822. }
  823. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  824. tw32(MAC_PHYCFG2, val);
  825. val = tr32(MAC_PHYCFG1);
  826. val &= ~(MAC_PHYCFG1_RGMII_INT |
  827. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  828. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  829. tw32(MAC_PHYCFG1, val);
  830. return;
  831. }
  832. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  833. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  834. MAC_PHYCFG2_FMODE_MASK_MASK |
  835. MAC_PHYCFG2_GMODE_MASK_MASK |
  836. MAC_PHYCFG2_ACT_MASK_MASK |
  837. MAC_PHYCFG2_QUAL_MASK_MASK |
  838. MAC_PHYCFG2_INBAND_ENABLE;
  839. tw32(MAC_PHYCFG2, val);
  840. val = tr32(MAC_PHYCFG1);
  841. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  842. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  843. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  845. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  847. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  848. }
  849. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  850. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  851. tw32(MAC_PHYCFG1, val);
  852. val = tr32(MAC_EXT_RGMII_MODE);
  853. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  854. MAC_RGMII_MODE_RX_QUALITY |
  855. MAC_RGMII_MODE_RX_ACTIVITY |
  856. MAC_RGMII_MODE_RX_ENG_DET |
  857. MAC_RGMII_MODE_TX_ENABLE |
  858. MAC_RGMII_MODE_TX_LOWPWR |
  859. MAC_RGMII_MODE_TX_RESET);
  860. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  861. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  862. val |= MAC_RGMII_MODE_RX_INT_B |
  863. MAC_RGMII_MODE_RX_QUALITY |
  864. MAC_RGMII_MODE_RX_ACTIVITY |
  865. MAC_RGMII_MODE_RX_ENG_DET;
  866. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  867. val |= MAC_RGMII_MODE_TX_ENABLE |
  868. MAC_RGMII_MODE_TX_LOWPWR |
  869. MAC_RGMII_MODE_TX_RESET;
  870. }
  871. tw32(MAC_EXT_RGMII_MODE, val);
  872. }
  873. static void tg3_mdio_start(struct tg3 *tp)
  874. {
  875. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  880. tg3_mdio_config_5785(tp);
  881. }
  882. static int tg3_mdio_init(struct tg3 *tp)
  883. {
  884. int i;
  885. u32 reg;
  886. struct phy_device *phydev;
  887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  889. u32 is_serdes;
  890. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  891. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  892. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  893. else
  894. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  895. TG3_CPMU_PHY_STRAP_IS_SERDES;
  896. if (is_serdes)
  897. tp->phy_addr += 7;
  898. } else
  899. tp->phy_addr = TG3_PHY_MII_ADDR;
  900. tg3_mdio_start(tp);
  901. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  902. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  903. return 0;
  904. tp->mdio_bus = mdiobus_alloc();
  905. if (tp->mdio_bus == NULL)
  906. return -ENOMEM;
  907. tp->mdio_bus->name = "tg3 mdio bus";
  908. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  909. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  910. tp->mdio_bus->priv = tp;
  911. tp->mdio_bus->parent = &tp->pdev->dev;
  912. tp->mdio_bus->read = &tg3_mdio_read;
  913. tp->mdio_bus->write = &tg3_mdio_write;
  914. tp->mdio_bus->reset = &tg3_mdio_reset;
  915. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  916. tp->mdio_bus->irq = &tp->mdio_irq[0];
  917. for (i = 0; i < PHY_MAX_ADDR; i++)
  918. tp->mdio_bus->irq[i] = PHY_POLL;
  919. /* The bus registration will look for all the PHYs on the mdio bus.
  920. * Unfortunately, it does not ensure the PHY is powered up before
  921. * accessing the PHY ID registers. A chip reset is the
  922. * quickest way to bring the device back to an operational state..
  923. */
  924. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  925. tg3_bmcr_reset(tp);
  926. i = mdiobus_register(tp->mdio_bus);
  927. if (i) {
  928. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  929. mdiobus_free(tp->mdio_bus);
  930. return i;
  931. }
  932. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  933. if (!phydev || !phydev->drv) {
  934. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  935. mdiobus_unregister(tp->mdio_bus);
  936. mdiobus_free(tp->mdio_bus);
  937. return -ENODEV;
  938. }
  939. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  940. case PHY_ID_BCM57780:
  941. phydev->interface = PHY_INTERFACE_MODE_GMII;
  942. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. break;
  944. case PHY_ID_BCM50610:
  945. case PHY_ID_BCM50610M:
  946. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  947. PHY_BRCM_RX_REFCLK_UNUSED |
  948. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  949. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  950. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  951. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  953. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  954. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  955. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  956. /* fallthru */
  957. case PHY_ID_RTL8211C:
  958. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  959. break;
  960. case PHY_ID_RTL8201E:
  961. case PHY_ID_BCMAC131:
  962. phydev->interface = PHY_INTERFACE_MODE_MII;
  963. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  964. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  965. break;
  966. }
  967. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  969. tg3_mdio_config_5785(tp);
  970. return 0;
  971. }
  972. static void tg3_mdio_fini(struct tg3 *tp)
  973. {
  974. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  975. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  976. mdiobus_unregister(tp->mdio_bus);
  977. mdiobus_free(tp->mdio_bus);
  978. }
  979. }
  980. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  981. {
  982. int err;
  983. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  984. if (err)
  985. goto done;
  986. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  987. if (err)
  988. goto done;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  990. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  991. if (err)
  992. goto done;
  993. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  994. done:
  995. return err;
  996. }
  997. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  998. {
  999. int err;
  1000. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1001. if (err)
  1002. goto done;
  1003. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1004. if (err)
  1005. goto done;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1007. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1008. if (err)
  1009. goto done;
  1010. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1011. done:
  1012. return err;
  1013. }
  1014. /* tp->lock is held. */
  1015. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1016. {
  1017. u32 val;
  1018. val = tr32(GRC_RX_CPU_EVENT);
  1019. val |= GRC_RX_CPU_DRIVER_EVENT;
  1020. tw32_f(GRC_RX_CPU_EVENT, val);
  1021. tp->last_event_jiffies = jiffies;
  1022. }
  1023. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1024. /* tp->lock is held. */
  1025. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1026. {
  1027. int i;
  1028. unsigned int delay_cnt;
  1029. long time_remain;
  1030. /* If enough time has passed, no wait is necessary. */
  1031. time_remain = (long)(tp->last_event_jiffies + 1 +
  1032. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1033. (long)jiffies;
  1034. if (time_remain < 0)
  1035. return;
  1036. /* Check if we can shorten the wait time. */
  1037. delay_cnt = jiffies_to_usecs(time_remain);
  1038. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1039. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1040. delay_cnt = (delay_cnt >> 3) + 1;
  1041. for (i = 0; i < delay_cnt; i++) {
  1042. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1043. break;
  1044. udelay(8);
  1045. }
  1046. }
  1047. /* tp->lock is held. */
  1048. static void tg3_ump_link_report(struct tg3 *tp)
  1049. {
  1050. u32 reg;
  1051. u32 val;
  1052. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1053. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1054. return;
  1055. tg3_wait_for_event_ack(tp);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1057. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1058. val = 0;
  1059. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1060. val = reg << 16;
  1061. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1062. val |= (reg & 0xffff);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_LPA, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1070. val = 0;
  1071. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1072. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1073. val = reg << 16;
  1074. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1075. val |= (reg & 0xffff);
  1076. }
  1077. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1078. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1079. val = reg << 16;
  1080. else
  1081. val = 0;
  1082. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1083. tg3_generate_fw_event(tp);
  1084. }
  1085. static void tg3_link_report(struct tg3 *tp)
  1086. {
  1087. if (!netif_carrier_ok(tp->dev)) {
  1088. netif_info(tp, link, tp->dev, "Link is down\n");
  1089. tg3_ump_link_report(tp);
  1090. } else if (netif_msg_link(tp)) {
  1091. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1092. (tp->link_config.active_speed == SPEED_1000 ?
  1093. 1000 :
  1094. (tp->link_config.active_speed == SPEED_100 ?
  1095. 100 : 10)),
  1096. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1097. "full" : "half"));
  1098. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1100. "on" : "off",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1102. "on" : "off");
  1103. tg3_ump_link_report(tp);
  1104. }
  1105. }
  1106. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1107. {
  1108. u16 miireg;
  1109. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1110. miireg = ADVERTISE_PAUSE_CAP;
  1111. else if (flow_ctrl & FLOW_CTRL_TX)
  1112. miireg = ADVERTISE_PAUSE_ASYM;
  1113. else if (flow_ctrl & FLOW_CTRL_RX)
  1114. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1115. else
  1116. miireg = 0;
  1117. return miireg;
  1118. }
  1119. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1120. {
  1121. u16 miireg;
  1122. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1123. miireg = ADVERTISE_1000XPAUSE;
  1124. else if (flow_ctrl & FLOW_CTRL_TX)
  1125. miireg = ADVERTISE_1000XPSE_ASYM;
  1126. else if (flow_ctrl & FLOW_CTRL_RX)
  1127. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1128. else
  1129. miireg = 0;
  1130. return miireg;
  1131. }
  1132. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1133. {
  1134. u8 cap = 0;
  1135. if (lcladv & ADVERTISE_1000XPAUSE) {
  1136. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1137. if (rmtadv & LPA_1000XPAUSE)
  1138. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1139. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1140. cap = FLOW_CTRL_RX;
  1141. } else {
  1142. if (rmtadv & LPA_1000XPAUSE)
  1143. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1144. }
  1145. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1146. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1147. cap = FLOW_CTRL_TX;
  1148. }
  1149. return cap;
  1150. }
  1151. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1152. {
  1153. u8 autoneg;
  1154. u8 flowctrl = 0;
  1155. u32 old_rx_mode = tp->rx_mode;
  1156. u32 old_tx_mode = tp->tx_mode;
  1157. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1158. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1159. else
  1160. autoneg = tp->link_config.autoneg;
  1161. if (autoneg == AUTONEG_ENABLE &&
  1162. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1163. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1164. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1165. else
  1166. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1167. } else
  1168. flowctrl = tp->link_config.flowctrl;
  1169. tp->link_config.active_flowctrl = flowctrl;
  1170. if (flowctrl & FLOW_CTRL_RX)
  1171. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1172. else
  1173. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1174. if (old_rx_mode != tp->rx_mode)
  1175. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1176. if (flowctrl & FLOW_CTRL_TX)
  1177. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_tx_mode != tp->tx_mode)
  1181. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1182. }
  1183. static void tg3_adjust_link(struct net_device *dev)
  1184. {
  1185. u8 oldflowctrl, linkmesg = 0;
  1186. u32 mac_mode, lcl_adv, rmt_adv;
  1187. struct tg3 *tp = netdev_priv(dev);
  1188. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1189. spin_lock_bh(&tp->lock);
  1190. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1191. MAC_MODE_HALF_DUPLEX);
  1192. oldflowctrl = tp->link_config.active_flowctrl;
  1193. if (phydev->link) {
  1194. lcl_adv = 0;
  1195. rmt_adv = 0;
  1196. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1197. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1198. else if (phydev->speed == SPEED_1000 ||
  1199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1200. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1201. else
  1202. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1203. if (phydev->duplex == DUPLEX_HALF)
  1204. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1205. else {
  1206. lcl_adv = tg3_advert_flowctrl_1000T(
  1207. tp->link_config.flowctrl);
  1208. if (phydev->pause)
  1209. rmt_adv = LPA_PAUSE_CAP;
  1210. if (phydev->asym_pause)
  1211. rmt_adv |= LPA_PAUSE_ASYM;
  1212. }
  1213. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1214. } else
  1215. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1216. if (mac_mode != tp->mac_mode) {
  1217. tp->mac_mode = mac_mode;
  1218. tw32_f(MAC_MODE, tp->mac_mode);
  1219. udelay(40);
  1220. }
  1221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1222. if (phydev->speed == SPEED_10)
  1223. tw32(MAC_MI_STAT,
  1224. MAC_MI_STAT_10MBPS_MODE |
  1225. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. else
  1227. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. }
  1229. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1230. tw32(MAC_TX_LENGTHS,
  1231. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1232. (6 << TX_LENGTHS_IPG_SHIFT) |
  1233. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1234. else
  1235. tw32(MAC_TX_LENGTHS,
  1236. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1237. (6 << TX_LENGTHS_IPG_SHIFT) |
  1238. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1239. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1240. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1241. phydev->speed != tp->link_config.active_speed ||
  1242. phydev->duplex != tp->link_config.active_duplex ||
  1243. oldflowctrl != tp->link_config.active_flowctrl)
  1244. linkmesg = 1;
  1245. tp->link_config.active_speed = phydev->speed;
  1246. tp->link_config.active_duplex = phydev->duplex;
  1247. spin_unlock_bh(&tp->lock);
  1248. if (linkmesg)
  1249. tg3_link_report(tp);
  1250. }
  1251. static int tg3_phy_init(struct tg3 *tp)
  1252. {
  1253. struct phy_device *phydev;
  1254. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1255. return 0;
  1256. /* Bring the PHY back to a known state. */
  1257. tg3_bmcr_reset(tp);
  1258. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1259. /* Attach the MAC to the PHY. */
  1260. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1261. phydev->dev_flags, phydev->interface);
  1262. if (IS_ERR(phydev)) {
  1263. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1264. return PTR_ERR(phydev);
  1265. }
  1266. /* Mask with MAC supported features. */
  1267. switch (phydev->interface) {
  1268. case PHY_INTERFACE_MODE_GMII:
  1269. case PHY_INTERFACE_MODE_RGMII:
  1270. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1271. phydev->supported &= (PHY_GBIT_FEATURES |
  1272. SUPPORTED_Pause |
  1273. SUPPORTED_Asym_Pause);
  1274. break;
  1275. }
  1276. /* fallthru */
  1277. case PHY_INTERFACE_MODE_MII:
  1278. phydev->supported &= (PHY_BASIC_FEATURES |
  1279. SUPPORTED_Pause |
  1280. SUPPORTED_Asym_Pause);
  1281. break;
  1282. default:
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. return -EINVAL;
  1285. }
  1286. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1287. phydev->advertising = phydev->supported;
  1288. return 0;
  1289. }
  1290. static void tg3_phy_start(struct tg3 *tp)
  1291. {
  1292. struct phy_device *phydev;
  1293. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1294. return;
  1295. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1296. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1297. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1298. phydev->speed = tp->link_config.orig_speed;
  1299. phydev->duplex = tp->link_config.orig_duplex;
  1300. phydev->autoneg = tp->link_config.orig_autoneg;
  1301. phydev->advertising = tp->link_config.orig_advertising;
  1302. }
  1303. phy_start(phydev);
  1304. phy_start_aneg(phydev);
  1305. }
  1306. static void tg3_phy_stop(struct tg3 *tp)
  1307. {
  1308. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1309. return;
  1310. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1311. }
  1312. static void tg3_phy_fini(struct tg3 *tp)
  1313. {
  1314. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1315. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1316. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1317. }
  1318. }
  1319. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1320. {
  1321. int err;
  1322. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1323. if (!err)
  1324. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1325. return err;
  1326. }
  1327. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1328. {
  1329. int err;
  1330. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1331. if (!err)
  1332. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1333. return err;
  1334. }
  1335. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1336. {
  1337. u32 phytest;
  1338. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1339. u32 phy;
  1340. tg3_writephy(tp, MII_TG3_FET_TEST,
  1341. phytest | MII_TG3_FET_SHADOW_EN);
  1342. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1343. if (enable)
  1344. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1345. else
  1346. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1347. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1348. }
  1349. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1350. }
  1351. }
  1352. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1353. {
  1354. u32 reg;
  1355. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1356. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1358. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1359. return;
  1360. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1361. tg3_phy_fet_toggle_apd(tp, enable);
  1362. return;
  1363. }
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_SCR5_SEL |
  1366. MII_TG3_MISC_SHDW_SCR5_LPED |
  1367. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1368. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1369. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1370. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1371. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1372. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1373. reg = MII_TG3_MISC_SHDW_WREN |
  1374. MII_TG3_MISC_SHDW_APD_SEL |
  1375. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1376. if (enable)
  1377. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. }
  1380. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1381. {
  1382. u32 phy;
  1383. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1384. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1385. return;
  1386. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1387. u32 ephy;
  1388. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1389. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1390. tg3_writephy(tp, MII_TG3_FET_TEST,
  1391. ephy | MII_TG3_FET_SHADOW_EN);
  1392. if (!tg3_readphy(tp, reg, &phy)) {
  1393. if (enable)
  1394. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1395. else
  1396. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1397. tg3_writephy(tp, reg, phy);
  1398. }
  1399. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1400. }
  1401. } else {
  1402. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1403. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1404. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1405. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1406. if (enable)
  1407. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1408. else
  1409. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1410. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1412. }
  1413. }
  1414. }
  1415. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1416. {
  1417. u32 val;
  1418. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1419. return;
  1420. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1421. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1422. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1423. (val | (1 << 15) | (1 << 4)));
  1424. }
  1425. static void tg3_phy_apply_otp(struct tg3 *tp)
  1426. {
  1427. u32 otp, phy;
  1428. if (!tp->phy_otp)
  1429. return;
  1430. otp = tp->phy_otp;
  1431. /* Enable SM_DSP clock and tx 6dB coding. */
  1432. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1433. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1434. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1435. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1436. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1437. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1438. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1439. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1440. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1441. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1442. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1443. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1445. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1446. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1447. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1449. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1450. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1451. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1452. /* Turn off SM_DSP clock. */
  1453. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1454. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1455. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1456. }
  1457. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1458. {
  1459. u32 val;
  1460. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1461. return;
  1462. tp->setlpicnt = 0;
  1463. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1464. current_link_up == 1 &&
  1465. tp->link_config.active_duplex == DUPLEX_FULL &&
  1466. (tp->link_config.active_speed == SPEED_100 ||
  1467. tp->link_config.active_speed == SPEED_1000)) {
  1468. u32 eeectl;
  1469. if (tp->link_config.active_speed == SPEED_1000)
  1470. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1471. else
  1472. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1473. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1474. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1475. TG3_CL45_D7_EEERES_STAT, &val);
  1476. switch (val) {
  1477. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1478. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1479. case ASIC_REV_5717:
  1480. case ASIC_REV_5719:
  1481. case ASIC_REV_57765:
  1482. /* Enable SM_DSP clock and tx 6dB coding. */
  1483. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1484. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1485. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1486. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1487. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1488. /* Turn off SM_DSP clock. */
  1489. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1490. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1491. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1492. }
  1493. /* Fallthrough */
  1494. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1495. tp->setlpicnt = 2;
  1496. }
  1497. }
  1498. if (!tp->setlpicnt) {
  1499. val = tr32(TG3_CPMU_EEE_MODE);
  1500. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1501. }
  1502. }
  1503. static int tg3_wait_macro_done(struct tg3 *tp)
  1504. {
  1505. int limit = 100;
  1506. while (limit--) {
  1507. u32 tmp32;
  1508. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1509. if ((tmp32 & 0x1000) == 0)
  1510. break;
  1511. }
  1512. }
  1513. if (limit < 0)
  1514. return -EBUSY;
  1515. return 0;
  1516. }
  1517. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1518. {
  1519. static const u32 test_pat[4][6] = {
  1520. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1521. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1522. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1523. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1524. };
  1525. int chan;
  1526. for (chan = 0; chan < 4; chan++) {
  1527. int i;
  1528. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1529. (chan * 0x2000) | 0x0200);
  1530. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1531. for (i = 0; i < 6; i++)
  1532. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1533. test_pat[chan][i]);
  1534. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1535. if (tg3_wait_macro_done(tp)) {
  1536. *resetp = 1;
  1537. return -EBUSY;
  1538. }
  1539. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1540. (chan * 0x2000) | 0x0200);
  1541. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1542. if (tg3_wait_macro_done(tp)) {
  1543. *resetp = 1;
  1544. return -EBUSY;
  1545. }
  1546. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1547. if (tg3_wait_macro_done(tp)) {
  1548. *resetp = 1;
  1549. return -EBUSY;
  1550. }
  1551. for (i = 0; i < 6; i += 2) {
  1552. u32 low, high;
  1553. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1554. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1555. tg3_wait_macro_done(tp)) {
  1556. *resetp = 1;
  1557. return -EBUSY;
  1558. }
  1559. low &= 0x7fff;
  1560. high &= 0x000f;
  1561. if (low != test_pat[chan][i] ||
  1562. high != test_pat[chan][i+1]) {
  1563. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1564. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1566. return -EBUSY;
  1567. }
  1568. }
  1569. }
  1570. return 0;
  1571. }
  1572. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1573. {
  1574. int chan;
  1575. for (chan = 0; chan < 4; chan++) {
  1576. int i;
  1577. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1578. (chan * 0x2000) | 0x0200);
  1579. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1580. for (i = 0; i < 6; i++)
  1581. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1582. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1583. if (tg3_wait_macro_done(tp))
  1584. return -EBUSY;
  1585. }
  1586. return 0;
  1587. }
  1588. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1589. {
  1590. u32 reg32, phy9_orig;
  1591. int retries, do_phy_reset, err;
  1592. retries = 10;
  1593. do_phy_reset = 1;
  1594. do {
  1595. if (do_phy_reset) {
  1596. err = tg3_bmcr_reset(tp);
  1597. if (err)
  1598. return err;
  1599. do_phy_reset = 0;
  1600. }
  1601. /* Disable transmitter and interrupt. */
  1602. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1603. continue;
  1604. reg32 |= 0x3000;
  1605. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1606. /* Set full-duplex, 1000 mbps. */
  1607. tg3_writephy(tp, MII_BMCR,
  1608. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1609. /* Set to master mode. */
  1610. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1611. continue;
  1612. tg3_writephy(tp, MII_TG3_CTRL,
  1613. (MII_TG3_CTRL_AS_MASTER |
  1614. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1615. /* Enable SM_DSP_CLOCK and 6dB. */
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1617. /* Block the PHY control access. */
  1618. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1619. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1620. if (!err)
  1621. break;
  1622. } while (--retries);
  1623. err = tg3_phy_reset_chanpat(tp);
  1624. if (err)
  1625. return err;
  1626. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1628. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1631. /* Set Extended packet length bit for jumbo frames */
  1632. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1633. } else {
  1634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1635. }
  1636. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1637. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1638. reg32 &= ~0x3000;
  1639. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1640. } else if (!err)
  1641. err = -EBUSY;
  1642. return err;
  1643. }
  1644. /* This will reset the tigon3 PHY if there is no valid
  1645. * link unless the FORCE argument is non-zero.
  1646. */
  1647. static int tg3_phy_reset(struct tg3 *tp)
  1648. {
  1649. u32 val, cpmuctrl;
  1650. int err;
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1652. val = tr32(GRC_MISC_CFG);
  1653. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1654. udelay(40);
  1655. }
  1656. err = tg3_readphy(tp, MII_BMSR, &val);
  1657. err |= tg3_readphy(tp, MII_BMSR, &val);
  1658. if (err != 0)
  1659. return -EBUSY;
  1660. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1661. netif_carrier_off(tp->dev);
  1662. tg3_link_report(tp);
  1663. }
  1664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1667. err = tg3_phy_reset_5703_4_5(tp);
  1668. if (err)
  1669. return err;
  1670. goto out;
  1671. }
  1672. cpmuctrl = 0;
  1673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1674. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1675. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1676. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1677. tw32(TG3_CPMU_CTRL,
  1678. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1679. }
  1680. err = tg3_bmcr_reset(tp);
  1681. if (err)
  1682. return err;
  1683. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1684. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1685. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1686. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1687. }
  1688. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1689. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1690. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1691. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1692. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1693. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1694. udelay(40);
  1695. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1696. }
  1697. }
  1698. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1699. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1700. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1701. return 0;
  1702. tg3_phy_apply_otp(tp);
  1703. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1704. tg3_phy_toggle_apd(tp, true);
  1705. else
  1706. tg3_phy_toggle_apd(tp, false);
  1707. out:
  1708. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1709. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1710. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1711. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1713. }
  1714. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1715. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1716. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1717. }
  1718. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1719. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1720. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1721. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1722. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1723. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1724. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1725. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1726. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1727. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1728. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1729. tg3_writephy(tp, MII_TG3_TEST1,
  1730. MII_TG3_TEST1_TRIM_EN | 0x4);
  1731. } else
  1732. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1733. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1734. }
  1735. /* Set Extended packet length bit (bit 14) on all chips that */
  1736. /* support jumbo frames */
  1737. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1738. /* Cannot do read-modify-write on 5401 */
  1739. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1740. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1741. /* Set bit 14 with read-modify-write to preserve other bits */
  1742. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1743. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1744. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1745. }
  1746. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1747. * jumbo frames transmission.
  1748. */
  1749. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1750. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1751. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1752. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1753. }
  1754. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1755. /* adjust output voltage */
  1756. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1757. }
  1758. tg3_phy_toggle_automdix(tp, 1);
  1759. tg3_phy_set_wirespeed(tp);
  1760. return 0;
  1761. }
  1762. static void tg3_frob_aux_power(struct tg3 *tp)
  1763. {
  1764. struct tg3 *tp_peer = tp;
  1765. /* The GPIOs do something completely different on 57765. */
  1766. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1769. return;
  1770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1773. struct net_device *dev_peer;
  1774. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1775. /* remove_one() may have been run on the peer. */
  1776. if (!dev_peer)
  1777. tp_peer = tp;
  1778. else
  1779. tp_peer = netdev_priv(dev_peer);
  1780. }
  1781. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1782. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1783. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1784. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1787. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1788. (GRC_LCLCTRL_GPIO_OE0 |
  1789. GRC_LCLCTRL_GPIO_OE1 |
  1790. GRC_LCLCTRL_GPIO_OE2 |
  1791. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1792. GRC_LCLCTRL_GPIO_OUTPUT1),
  1793. 100);
  1794. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1795. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1796. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1797. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1798. GRC_LCLCTRL_GPIO_OE1 |
  1799. GRC_LCLCTRL_GPIO_OE2 |
  1800. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1801. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1802. tp->grc_local_ctrl;
  1803. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1804. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1805. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1806. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1807. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1808. } else {
  1809. u32 no_gpio2;
  1810. u32 grc_local_ctrl = 0;
  1811. if (tp_peer != tp &&
  1812. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1813. return;
  1814. /* Workaround to prevent overdrawing Amps. */
  1815. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1816. ASIC_REV_5714) {
  1817. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1819. grc_local_ctrl, 100);
  1820. }
  1821. /* On 5753 and variants, GPIO2 cannot be used. */
  1822. no_gpio2 = tp->nic_sram_data_cfg &
  1823. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1824. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1825. GRC_LCLCTRL_GPIO_OE1 |
  1826. GRC_LCLCTRL_GPIO_OE2 |
  1827. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1828. GRC_LCLCTRL_GPIO_OUTPUT2;
  1829. if (no_gpio2) {
  1830. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1831. GRC_LCLCTRL_GPIO_OUTPUT2);
  1832. }
  1833. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1834. grc_local_ctrl, 100);
  1835. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1836. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1837. grc_local_ctrl, 100);
  1838. if (!no_gpio2) {
  1839. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1840. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1841. grc_local_ctrl, 100);
  1842. }
  1843. }
  1844. } else {
  1845. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1846. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1847. if (tp_peer != tp &&
  1848. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1849. return;
  1850. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1851. (GRC_LCLCTRL_GPIO_OE1 |
  1852. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1853. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1854. GRC_LCLCTRL_GPIO_OE1, 100);
  1855. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1856. (GRC_LCLCTRL_GPIO_OE1 |
  1857. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1858. }
  1859. }
  1860. }
  1861. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1862. {
  1863. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1864. return 1;
  1865. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1866. if (speed != SPEED_10)
  1867. return 1;
  1868. } else if (speed == SPEED_10)
  1869. return 1;
  1870. return 0;
  1871. }
  1872. static int tg3_setup_phy(struct tg3 *, int);
  1873. #define RESET_KIND_SHUTDOWN 0
  1874. #define RESET_KIND_INIT 1
  1875. #define RESET_KIND_SUSPEND 2
  1876. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1877. static int tg3_halt_cpu(struct tg3 *, u32);
  1878. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1879. {
  1880. u32 val;
  1881. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1883. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1884. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1885. sg_dig_ctrl |=
  1886. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1887. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1888. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1889. }
  1890. return;
  1891. }
  1892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1893. tg3_bmcr_reset(tp);
  1894. val = tr32(GRC_MISC_CFG);
  1895. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1896. udelay(40);
  1897. return;
  1898. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1899. u32 phytest;
  1900. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1901. u32 phy;
  1902. tg3_writephy(tp, MII_ADVERTISE, 0);
  1903. tg3_writephy(tp, MII_BMCR,
  1904. BMCR_ANENABLE | BMCR_ANRESTART);
  1905. tg3_writephy(tp, MII_TG3_FET_TEST,
  1906. phytest | MII_TG3_FET_SHADOW_EN);
  1907. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1908. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1909. tg3_writephy(tp,
  1910. MII_TG3_FET_SHDW_AUXMODE4,
  1911. phy);
  1912. }
  1913. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1914. }
  1915. return;
  1916. } else if (do_low_power) {
  1917. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1918. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1919. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1920. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1921. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1922. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1923. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1924. }
  1925. /* The PHY should not be powered down on some chips because
  1926. * of bugs.
  1927. */
  1928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1930. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1931. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1932. return;
  1933. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1934. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1935. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1936. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1937. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1938. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1939. }
  1940. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1941. }
  1942. /* tp->lock is held. */
  1943. static int tg3_nvram_lock(struct tg3 *tp)
  1944. {
  1945. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1946. int i;
  1947. if (tp->nvram_lock_cnt == 0) {
  1948. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1949. for (i = 0; i < 8000; i++) {
  1950. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1951. break;
  1952. udelay(20);
  1953. }
  1954. if (i == 8000) {
  1955. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1956. return -ENODEV;
  1957. }
  1958. }
  1959. tp->nvram_lock_cnt++;
  1960. }
  1961. return 0;
  1962. }
  1963. /* tp->lock is held. */
  1964. static void tg3_nvram_unlock(struct tg3 *tp)
  1965. {
  1966. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1967. if (tp->nvram_lock_cnt > 0)
  1968. tp->nvram_lock_cnt--;
  1969. if (tp->nvram_lock_cnt == 0)
  1970. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1971. }
  1972. }
  1973. /* tp->lock is held. */
  1974. static void tg3_enable_nvram_access(struct tg3 *tp)
  1975. {
  1976. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1977. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1978. u32 nvaccess = tr32(NVRAM_ACCESS);
  1979. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1980. }
  1981. }
  1982. /* tp->lock is held. */
  1983. static void tg3_disable_nvram_access(struct tg3 *tp)
  1984. {
  1985. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1986. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1987. u32 nvaccess = tr32(NVRAM_ACCESS);
  1988. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1989. }
  1990. }
  1991. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1992. u32 offset, u32 *val)
  1993. {
  1994. u32 tmp;
  1995. int i;
  1996. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1997. return -EINVAL;
  1998. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1999. EEPROM_ADDR_DEVID_MASK |
  2000. EEPROM_ADDR_READ);
  2001. tw32(GRC_EEPROM_ADDR,
  2002. tmp |
  2003. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2004. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2005. EEPROM_ADDR_ADDR_MASK) |
  2006. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2007. for (i = 0; i < 1000; i++) {
  2008. tmp = tr32(GRC_EEPROM_ADDR);
  2009. if (tmp & EEPROM_ADDR_COMPLETE)
  2010. break;
  2011. msleep(1);
  2012. }
  2013. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2014. return -EBUSY;
  2015. tmp = tr32(GRC_EEPROM_DATA);
  2016. /*
  2017. * The data will always be opposite the native endian
  2018. * format. Perform a blind byteswap to compensate.
  2019. */
  2020. *val = swab32(tmp);
  2021. return 0;
  2022. }
  2023. #define NVRAM_CMD_TIMEOUT 10000
  2024. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2025. {
  2026. int i;
  2027. tw32(NVRAM_CMD, nvram_cmd);
  2028. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2029. udelay(10);
  2030. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2031. udelay(10);
  2032. break;
  2033. }
  2034. }
  2035. if (i == NVRAM_CMD_TIMEOUT)
  2036. return -EBUSY;
  2037. return 0;
  2038. }
  2039. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2040. {
  2041. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2042. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2043. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2044. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2045. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2046. addr = ((addr / tp->nvram_pagesize) <<
  2047. ATMEL_AT45DB0X1B_PAGE_POS) +
  2048. (addr % tp->nvram_pagesize);
  2049. return addr;
  2050. }
  2051. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2052. {
  2053. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2054. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2055. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2056. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2057. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2058. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2059. tp->nvram_pagesize) +
  2060. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2061. return addr;
  2062. }
  2063. /* NOTE: Data read in from NVRAM is byteswapped according to
  2064. * the byteswapping settings for all other register accesses.
  2065. * tg3 devices are BE devices, so on a BE machine, the data
  2066. * returned will be exactly as it is seen in NVRAM. On a LE
  2067. * machine, the 32-bit value will be byteswapped.
  2068. */
  2069. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2070. {
  2071. int ret;
  2072. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2073. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2074. offset = tg3_nvram_phys_addr(tp, offset);
  2075. if (offset > NVRAM_ADDR_MSK)
  2076. return -EINVAL;
  2077. ret = tg3_nvram_lock(tp);
  2078. if (ret)
  2079. return ret;
  2080. tg3_enable_nvram_access(tp);
  2081. tw32(NVRAM_ADDR, offset);
  2082. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2083. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2084. if (ret == 0)
  2085. *val = tr32(NVRAM_RDDATA);
  2086. tg3_disable_nvram_access(tp);
  2087. tg3_nvram_unlock(tp);
  2088. return ret;
  2089. }
  2090. /* Ensures NVRAM data is in bytestream format. */
  2091. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2092. {
  2093. u32 v;
  2094. int res = tg3_nvram_read(tp, offset, &v);
  2095. if (!res)
  2096. *val = cpu_to_be32(v);
  2097. return res;
  2098. }
  2099. /* tp->lock is held. */
  2100. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2101. {
  2102. u32 addr_high, addr_low;
  2103. int i;
  2104. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2105. tp->dev->dev_addr[1]);
  2106. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2107. (tp->dev->dev_addr[3] << 16) |
  2108. (tp->dev->dev_addr[4] << 8) |
  2109. (tp->dev->dev_addr[5] << 0));
  2110. for (i = 0; i < 4; i++) {
  2111. if (i == 1 && skip_mac_1)
  2112. continue;
  2113. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2114. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2115. }
  2116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2118. for (i = 0; i < 12; i++) {
  2119. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2120. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2121. }
  2122. }
  2123. addr_high = (tp->dev->dev_addr[0] +
  2124. tp->dev->dev_addr[1] +
  2125. tp->dev->dev_addr[2] +
  2126. tp->dev->dev_addr[3] +
  2127. tp->dev->dev_addr[4] +
  2128. tp->dev->dev_addr[5]) &
  2129. TX_BACKOFF_SEED_MASK;
  2130. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2131. }
  2132. static void tg3_enable_register_access(struct tg3 *tp)
  2133. {
  2134. /*
  2135. * Make sure register accesses (indirect or otherwise) will function
  2136. * correctly.
  2137. */
  2138. pci_write_config_dword(tp->pdev,
  2139. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2140. }
  2141. static int tg3_power_up(struct tg3 *tp)
  2142. {
  2143. tg3_enable_register_access(tp);
  2144. pci_set_power_state(tp->pdev, PCI_D0);
  2145. /* Switch out of Vaux if it is a NIC */
  2146. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2147. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2148. return 0;
  2149. }
  2150. static int tg3_power_down_prepare(struct tg3 *tp)
  2151. {
  2152. u32 misc_host_ctrl;
  2153. bool device_should_wake, do_low_power;
  2154. tg3_enable_register_access(tp);
  2155. /* Restore the CLKREQ setting. */
  2156. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2157. u16 lnkctl;
  2158. pci_read_config_word(tp->pdev,
  2159. tp->pcie_cap + PCI_EXP_LNKCTL,
  2160. &lnkctl);
  2161. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2162. pci_write_config_word(tp->pdev,
  2163. tp->pcie_cap + PCI_EXP_LNKCTL,
  2164. lnkctl);
  2165. }
  2166. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2167. tw32(TG3PCI_MISC_HOST_CTRL,
  2168. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2169. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2170. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2171. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2172. do_low_power = false;
  2173. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2174. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2175. struct phy_device *phydev;
  2176. u32 phyid, advertising;
  2177. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2178. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2179. tp->link_config.orig_speed = phydev->speed;
  2180. tp->link_config.orig_duplex = phydev->duplex;
  2181. tp->link_config.orig_autoneg = phydev->autoneg;
  2182. tp->link_config.orig_advertising = phydev->advertising;
  2183. advertising = ADVERTISED_TP |
  2184. ADVERTISED_Pause |
  2185. ADVERTISED_Autoneg |
  2186. ADVERTISED_10baseT_Half;
  2187. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2188. device_should_wake) {
  2189. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2190. advertising |=
  2191. ADVERTISED_100baseT_Half |
  2192. ADVERTISED_100baseT_Full |
  2193. ADVERTISED_10baseT_Full;
  2194. else
  2195. advertising |= ADVERTISED_10baseT_Full;
  2196. }
  2197. phydev->advertising = advertising;
  2198. phy_start_aneg(phydev);
  2199. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2200. if (phyid != PHY_ID_BCMAC131) {
  2201. phyid &= PHY_BCM_OUI_MASK;
  2202. if (phyid == PHY_BCM_OUI_1 ||
  2203. phyid == PHY_BCM_OUI_2 ||
  2204. phyid == PHY_BCM_OUI_3)
  2205. do_low_power = true;
  2206. }
  2207. }
  2208. } else {
  2209. do_low_power = true;
  2210. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2211. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2212. tp->link_config.orig_speed = tp->link_config.speed;
  2213. tp->link_config.orig_duplex = tp->link_config.duplex;
  2214. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2215. }
  2216. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2217. tp->link_config.speed = SPEED_10;
  2218. tp->link_config.duplex = DUPLEX_HALF;
  2219. tp->link_config.autoneg = AUTONEG_ENABLE;
  2220. tg3_setup_phy(tp, 0);
  2221. }
  2222. }
  2223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2224. u32 val;
  2225. val = tr32(GRC_VCPU_EXT_CTRL);
  2226. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2227. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2228. int i;
  2229. u32 val;
  2230. for (i = 0; i < 200; i++) {
  2231. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2232. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2233. break;
  2234. msleep(1);
  2235. }
  2236. }
  2237. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2238. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2239. WOL_DRV_STATE_SHUTDOWN |
  2240. WOL_DRV_WOL |
  2241. WOL_SET_MAGIC_PKT);
  2242. if (device_should_wake) {
  2243. u32 mac_mode;
  2244. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2245. if (do_low_power) {
  2246. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2247. udelay(40);
  2248. }
  2249. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2250. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2251. else
  2252. mac_mode = MAC_MODE_PORT_MODE_MII;
  2253. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2254. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2255. ASIC_REV_5700) {
  2256. u32 speed = (tp->tg3_flags &
  2257. TG3_FLAG_WOL_SPEED_100MB) ?
  2258. SPEED_100 : SPEED_10;
  2259. if (tg3_5700_link_polarity(tp, speed))
  2260. mac_mode |= MAC_MODE_LINK_POLARITY;
  2261. else
  2262. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2263. }
  2264. } else {
  2265. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2266. }
  2267. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2268. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2269. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2270. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2271. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2272. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2273. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2274. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2275. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2276. mac_mode |= MAC_MODE_APE_TX_EN |
  2277. MAC_MODE_APE_RX_EN |
  2278. MAC_MODE_TDE_ENABLE;
  2279. tw32_f(MAC_MODE, mac_mode);
  2280. udelay(100);
  2281. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2282. udelay(10);
  2283. }
  2284. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2285. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2287. u32 base_val;
  2288. base_val = tp->pci_clock_ctrl;
  2289. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2290. CLOCK_CTRL_TXCLK_DISABLE);
  2291. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2292. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2293. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2294. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2295. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2296. /* do nothing */
  2297. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2298. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2299. u32 newbits1, newbits2;
  2300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2302. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2303. CLOCK_CTRL_TXCLK_DISABLE |
  2304. CLOCK_CTRL_ALTCLK);
  2305. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2306. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2307. newbits1 = CLOCK_CTRL_625_CORE;
  2308. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2309. } else {
  2310. newbits1 = CLOCK_CTRL_ALTCLK;
  2311. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2312. }
  2313. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2314. 40);
  2315. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2316. 40);
  2317. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2318. u32 newbits3;
  2319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2321. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2322. CLOCK_CTRL_TXCLK_DISABLE |
  2323. CLOCK_CTRL_44MHZ_CORE);
  2324. } else {
  2325. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2326. }
  2327. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2328. tp->pci_clock_ctrl | newbits3, 40);
  2329. }
  2330. }
  2331. if (!(device_should_wake) &&
  2332. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2333. tg3_power_down_phy(tp, do_low_power);
  2334. tg3_frob_aux_power(tp);
  2335. /* Workaround for unstable PLL clock */
  2336. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2337. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2338. u32 val = tr32(0x7d00);
  2339. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2340. tw32(0x7d00, val);
  2341. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2342. int err;
  2343. err = tg3_nvram_lock(tp);
  2344. tg3_halt_cpu(tp, RX_CPU_BASE);
  2345. if (!err)
  2346. tg3_nvram_unlock(tp);
  2347. }
  2348. }
  2349. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2350. return 0;
  2351. }
  2352. static void tg3_power_down(struct tg3 *tp)
  2353. {
  2354. tg3_power_down_prepare(tp);
  2355. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2356. pci_set_power_state(tp->pdev, PCI_D3hot);
  2357. }
  2358. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2359. {
  2360. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2361. case MII_TG3_AUX_STAT_10HALF:
  2362. *speed = SPEED_10;
  2363. *duplex = DUPLEX_HALF;
  2364. break;
  2365. case MII_TG3_AUX_STAT_10FULL:
  2366. *speed = SPEED_10;
  2367. *duplex = DUPLEX_FULL;
  2368. break;
  2369. case MII_TG3_AUX_STAT_100HALF:
  2370. *speed = SPEED_100;
  2371. *duplex = DUPLEX_HALF;
  2372. break;
  2373. case MII_TG3_AUX_STAT_100FULL:
  2374. *speed = SPEED_100;
  2375. *duplex = DUPLEX_FULL;
  2376. break;
  2377. case MII_TG3_AUX_STAT_1000HALF:
  2378. *speed = SPEED_1000;
  2379. *duplex = DUPLEX_HALF;
  2380. break;
  2381. case MII_TG3_AUX_STAT_1000FULL:
  2382. *speed = SPEED_1000;
  2383. *duplex = DUPLEX_FULL;
  2384. break;
  2385. default:
  2386. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2387. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2388. SPEED_10;
  2389. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2390. DUPLEX_HALF;
  2391. break;
  2392. }
  2393. *speed = SPEED_INVALID;
  2394. *duplex = DUPLEX_INVALID;
  2395. break;
  2396. }
  2397. }
  2398. static void tg3_phy_copper_begin(struct tg3 *tp)
  2399. {
  2400. u32 new_adv;
  2401. int i;
  2402. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2403. /* Entering low power mode. Disable gigabit and
  2404. * 100baseT advertisements.
  2405. */
  2406. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2407. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2408. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2409. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2410. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2411. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2412. } else if (tp->link_config.speed == SPEED_INVALID) {
  2413. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2414. tp->link_config.advertising &=
  2415. ~(ADVERTISED_1000baseT_Half |
  2416. ADVERTISED_1000baseT_Full);
  2417. new_adv = ADVERTISE_CSMA;
  2418. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2419. new_adv |= ADVERTISE_10HALF;
  2420. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2421. new_adv |= ADVERTISE_10FULL;
  2422. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2423. new_adv |= ADVERTISE_100HALF;
  2424. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2425. new_adv |= ADVERTISE_100FULL;
  2426. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2427. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2428. if (tp->link_config.advertising &
  2429. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2430. new_adv = 0;
  2431. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2432. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2433. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2434. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2435. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2436. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2437. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2438. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2439. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2440. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2441. } else {
  2442. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2443. }
  2444. } else {
  2445. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2446. new_adv |= ADVERTISE_CSMA;
  2447. /* Asking for a specific link mode. */
  2448. if (tp->link_config.speed == SPEED_1000) {
  2449. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2450. if (tp->link_config.duplex == DUPLEX_FULL)
  2451. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2452. else
  2453. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2454. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2455. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2456. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2457. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2458. } else {
  2459. if (tp->link_config.speed == SPEED_100) {
  2460. if (tp->link_config.duplex == DUPLEX_FULL)
  2461. new_adv |= ADVERTISE_100FULL;
  2462. else
  2463. new_adv |= ADVERTISE_100HALF;
  2464. } else {
  2465. if (tp->link_config.duplex == DUPLEX_FULL)
  2466. new_adv |= ADVERTISE_10FULL;
  2467. else
  2468. new_adv |= ADVERTISE_10HALF;
  2469. }
  2470. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2471. new_adv = 0;
  2472. }
  2473. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2474. }
  2475. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2476. u32 val;
  2477. tw32(TG3_CPMU_EEE_MODE,
  2478. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2479. /* Enable SM_DSP clock and tx 6dB coding. */
  2480. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2481. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2482. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2483. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2484. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2485. case ASIC_REV_5717:
  2486. case ASIC_REV_57765:
  2487. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2488. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2489. MII_TG3_DSP_CH34TP2_HIBW01);
  2490. /* Fall through */
  2491. case ASIC_REV_5719:
  2492. val = MII_TG3_DSP_TAP26_ALNOKO |
  2493. MII_TG3_DSP_TAP26_RMRXSTO |
  2494. MII_TG3_DSP_TAP26_OPCSINPT;
  2495. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2496. }
  2497. val = 0;
  2498. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2499. /* Advertise 100-BaseTX EEE ability */
  2500. if (tp->link_config.advertising &
  2501. ADVERTISED_100baseT_Full)
  2502. val |= MDIO_AN_EEE_ADV_100TX;
  2503. /* Advertise 1000-BaseT EEE ability */
  2504. if (tp->link_config.advertising &
  2505. ADVERTISED_1000baseT_Full)
  2506. val |= MDIO_AN_EEE_ADV_1000T;
  2507. }
  2508. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2509. /* Turn off SM_DSP clock. */
  2510. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2511. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2512. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2513. }
  2514. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2515. tp->link_config.speed != SPEED_INVALID) {
  2516. u32 bmcr, orig_bmcr;
  2517. tp->link_config.active_speed = tp->link_config.speed;
  2518. tp->link_config.active_duplex = tp->link_config.duplex;
  2519. bmcr = 0;
  2520. switch (tp->link_config.speed) {
  2521. default:
  2522. case SPEED_10:
  2523. break;
  2524. case SPEED_100:
  2525. bmcr |= BMCR_SPEED100;
  2526. break;
  2527. case SPEED_1000:
  2528. bmcr |= TG3_BMCR_SPEED1000;
  2529. break;
  2530. }
  2531. if (tp->link_config.duplex == DUPLEX_FULL)
  2532. bmcr |= BMCR_FULLDPLX;
  2533. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2534. (bmcr != orig_bmcr)) {
  2535. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2536. for (i = 0; i < 1500; i++) {
  2537. u32 tmp;
  2538. udelay(10);
  2539. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2540. tg3_readphy(tp, MII_BMSR, &tmp))
  2541. continue;
  2542. if (!(tmp & BMSR_LSTATUS)) {
  2543. udelay(40);
  2544. break;
  2545. }
  2546. }
  2547. tg3_writephy(tp, MII_BMCR, bmcr);
  2548. udelay(40);
  2549. }
  2550. } else {
  2551. tg3_writephy(tp, MII_BMCR,
  2552. BMCR_ANENABLE | BMCR_ANRESTART);
  2553. }
  2554. }
  2555. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2556. {
  2557. int err;
  2558. /* Turn off tap power management. */
  2559. /* Set Extended packet length bit */
  2560. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2561. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2562. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2563. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2564. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2565. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2566. udelay(40);
  2567. return err;
  2568. }
  2569. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2570. {
  2571. u32 adv_reg, all_mask = 0;
  2572. if (mask & ADVERTISED_10baseT_Half)
  2573. all_mask |= ADVERTISE_10HALF;
  2574. if (mask & ADVERTISED_10baseT_Full)
  2575. all_mask |= ADVERTISE_10FULL;
  2576. if (mask & ADVERTISED_100baseT_Half)
  2577. all_mask |= ADVERTISE_100HALF;
  2578. if (mask & ADVERTISED_100baseT_Full)
  2579. all_mask |= ADVERTISE_100FULL;
  2580. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2581. return 0;
  2582. if ((adv_reg & all_mask) != all_mask)
  2583. return 0;
  2584. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2585. u32 tg3_ctrl;
  2586. all_mask = 0;
  2587. if (mask & ADVERTISED_1000baseT_Half)
  2588. all_mask |= ADVERTISE_1000HALF;
  2589. if (mask & ADVERTISED_1000baseT_Full)
  2590. all_mask |= ADVERTISE_1000FULL;
  2591. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2592. return 0;
  2593. if ((tg3_ctrl & all_mask) != all_mask)
  2594. return 0;
  2595. }
  2596. return 1;
  2597. }
  2598. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2599. {
  2600. u32 curadv, reqadv;
  2601. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2602. return 1;
  2603. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2604. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2605. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2606. if (curadv != reqadv)
  2607. return 0;
  2608. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2609. tg3_readphy(tp, MII_LPA, rmtadv);
  2610. } else {
  2611. /* Reprogram the advertisement register, even if it
  2612. * does not affect the current link. If the link
  2613. * gets renegotiated in the future, we can save an
  2614. * additional renegotiation cycle by advertising
  2615. * it correctly in the first place.
  2616. */
  2617. if (curadv != reqadv) {
  2618. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2619. ADVERTISE_PAUSE_ASYM);
  2620. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2621. }
  2622. }
  2623. return 1;
  2624. }
  2625. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2626. {
  2627. int current_link_up;
  2628. u32 bmsr, val;
  2629. u32 lcl_adv, rmt_adv;
  2630. u16 current_speed;
  2631. u8 current_duplex;
  2632. int i, err;
  2633. tw32(MAC_EVENT, 0);
  2634. tw32_f(MAC_STATUS,
  2635. (MAC_STATUS_SYNC_CHANGED |
  2636. MAC_STATUS_CFG_CHANGED |
  2637. MAC_STATUS_MI_COMPLETION |
  2638. MAC_STATUS_LNKSTATE_CHANGED));
  2639. udelay(40);
  2640. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2641. tw32_f(MAC_MI_MODE,
  2642. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2643. udelay(80);
  2644. }
  2645. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2646. /* Some third-party PHYs need to be reset on link going
  2647. * down.
  2648. */
  2649. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2652. netif_carrier_ok(tp->dev)) {
  2653. tg3_readphy(tp, MII_BMSR, &bmsr);
  2654. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2655. !(bmsr & BMSR_LSTATUS))
  2656. force_reset = 1;
  2657. }
  2658. if (force_reset)
  2659. tg3_phy_reset(tp);
  2660. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2661. tg3_readphy(tp, MII_BMSR, &bmsr);
  2662. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2663. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2664. bmsr = 0;
  2665. if (!(bmsr & BMSR_LSTATUS)) {
  2666. err = tg3_init_5401phy_dsp(tp);
  2667. if (err)
  2668. return err;
  2669. tg3_readphy(tp, MII_BMSR, &bmsr);
  2670. for (i = 0; i < 1000; i++) {
  2671. udelay(10);
  2672. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2673. (bmsr & BMSR_LSTATUS)) {
  2674. udelay(40);
  2675. break;
  2676. }
  2677. }
  2678. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2679. TG3_PHY_REV_BCM5401_B0 &&
  2680. !(bmsr & BMSR_LSTATUS) &&
  2681. tp->link_config.active_speed == SPEED_1000) {
  2682. err = tg3_phy_reset(tp);
  2683. if (!err)
  2684. err = tg3_init_5401phy_dsp(tp);
  2685. if (err)
  2686. return err;
  2687. }
  2688. }
  2689. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2690. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2691. /* 5701 {A0,B0} CRC bug workaround */
  2692. tg3_writephy(tp, 0x15, 0x0a75);
  2693. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2694. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2695. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2696. }
  2697. /* Clear pending interrupts... */
  2698. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2699. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2700. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2701. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2702. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2703. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2704. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2705. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2706. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2707. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2708. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2709. else
  2710. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2711. }
  2712. current_link_up = 0;
  2713. current_speed = SPEED_INVALID;
  2714. current_duplex = DUPLEX_INVALID;
  2715. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2716. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2717. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2718. if (!(val & (1 << 10))) {
  2719. val |= (1 << 10);
  2720. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2721. goto relink;
  2722. }
  2723. }
  2724. bmsr = 0;
  2725. for (i = 0; i < 100; i++) {
  2726. tg3_readphy(tp, MII_BMSR, &bmsr);
  2727. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2728. (bmsr & BMSR_LSTATUS))
  2729. break;
  2730. udelay(40);
  2731. }
  2732. if (bmsr & BMSR_LSTATUS) {
  2733. u32 aux_stat, bmcr;
  2734. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2735. for (i = 0; i < 2000; i++) {
  2736. udelay(10);
  2737. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2738. aux_stat)
  2739. break;
  2740. }
  2741. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2742. &current_speed,
  2743. &current_duplex);
  2744. bmcr = 0;
  2745. for (i = 0; i < 200; i++) {
  2746. tg3_readphy(tp, MII_BMCR, &bmcr);
  2747. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2748. continue;
  2749. if (bmcr && bmcr != 0x7fff)
  2750. break;
  2751. udelay(10);
  2752. }
  2753. lcl_adv = 0;
  2754. rmt_adv = 0;
  2755. tp->link_config.active_speed = current_speed;
  2756. tp->link_config.active_duplex = current_duplex;
  2757. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2758. if ((bmcr & BMCR_ANENABLE) &&
  2759. tg3_copper_is_advertising_all(tp,
  2760. tp->link_config.advertising)) {
  2761. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2762. &rmt_adv))
  2763. current_link_up = 1;
  2764. }
  2765. } else {
  2766. if (!(bmcr & BMCR_ANENABLE) &&
  2767. tp->link_config.speed == current_speed &&
  2768. tp->link_config.duplex == current_duplex &&
  2769. tp->link_config.flowctrl ==
  2770. tp->link_config.active_flowctrl) {
  2771. current_link_up = 1;
  2772. }
  2773. }
  2774. if (current_link_up == 1 &&
  2775. tp->link_config.active_duplex == DUPLEX_FULL)
  2776. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2777. }
  2778. relink:
  2779. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2780. tg3_phy_copper_begin(tp);
  2781. tg3_readphy(tp, MII_BMSR, &bmsr);
  2782. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2783. (bmsr & BMSR_LSTATUS))
  2784. current_link_up = 1;
  2785. }
  2786. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2787. if (current_link_up == 1) {
  2788. if (tp->link_config.active_speed == SPEED_100 ||
  2789. tp->link_config.active_speed == SPEED_10)
  2790. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2791. else
  2792. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2793. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2794. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2795. else
  2796. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2797. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2798. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2799. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2801. if (current_link_up == 1 &&
  2802. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2803. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2804. else
  2805. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2806. }
  2807. /* ??? Without this setting Netgear GA302T PHY does not
  2808. * ??? send/receive packets...
  2809. */
  2810. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2811. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2812. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2813. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2814. udelay(80);
  2815. }
  2816. tw32_f(MAC_MODE, tp->mac_mode);
  2817. udelay(40);
  2818. tg3_phy_eee_adjust(tp, current_link_up);
  2819. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2820. /* Polled via timer. */
  2821. tw32_f(MAC_EVENT, 0);
  2822. } else {
  2823. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2824. }
  2825. udelay(40);
  2826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2827. current_link_up == 1 &&
  2828. tp->link_config.active_speed == SPEED_1000 &&
  2829. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2830. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2831. udelay(120);
  2832. tw32_f(MAC_STATUS,
  2833. (MAC_STATUS_SYNC_CHANGED |
  2834. MAC_STATUS_CFG_CHANGED));
  2835. udelay(40);
  2836. tg3_write_mem(tp,
  2837. NIC_SRAM_FIRMWARE_MBOX,
  2838. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2839. }
  2840. /* Prevent send BD corruption. */
  2841. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2842. u16 oldlnkctl, newlnkctl;
  2843. pci_read_config_word(tp->pdev,
  2844. tp->pcie_cap + PCI_EXP_LNKCTL,
  2845. &oldlnkctl);
  2846. if (tp->link_config.active_speed == SPEED_100 ||
  2847. tp->link_config.active_speed == SPEED_10)
  2848. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2849. else
  2850. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2851. if (newlnkctl != oldlnkctl)
  2852. pci_write_config_word(tp->pdev,
  2853. tp->pcie_cap + PCI_EXP_LNKCTL,
  2854. newlnkctl);
  2855. }
  2856. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2857. if (current_link_up)
  2858. netif_carrier_on(tp->dev);
  2859. else
  2860. netif_carrier_off(tp->dev);
  2861. tg3_link_report(tp);
  2862. }
  2863. return 0;
  2864. }
  2865. struct tg3_fiber_aneginfo {
  2866. int state;
  2867. #define ANEG_STATE_UNKNOWN 0
  2868. #define ANEG_STATE_AN_ENABLE 1
  2869. #define ANEG_STATE_RESTART_INIT 2
  2870. #define ANEG_STATE_RESTART 3
  2871. #define ANEG_STATE_DISABLE_LINK_OK 4
  2872. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2873. #define ANEG_STATE_ABILITY_DETECT 6
  2874. #define ANEG_STATE_ACK_DETECT_INIT 7
  2875. #define ANEG_STATE_ACK_DETECT 8
  2876. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2877. #define ANEG_STATE_COMPLETE_ACK 10
  2878. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2879. #define ANEG_STATE_IDLE_DETECT 12
  2880. #define ANEG_STATE_LINK_OK 13
  2881. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2882. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2883. u32 flags;
  2884. #define MR_AN_ENABLE 0x00000001
  2885. #define MR_RESTART_AN 0x00000002
  2886. #define MR_AN_COMPLETE 0x00000004
  2887. #define MR_PAGE_RX 0x00000008
  2888. #define MR_NP_LOADED 0x00000010
  2889. #define MR_TOGGLE_TX 0x00000020
  2890. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2891. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2892. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2893. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2894. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2895. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2896. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2897. #define MR_TOGGLE_RX 0x00002000
  2898. #define MR_NP_RX 0x00004000
  2899. #define MR_LINK_OK 0x80000000
  2900. unsigned long link_time, cur_time;
  2901. u32 ability_match_cfg;
  2902. int ability_match_count;
  2903. char ability_match, idle_match, ack_match;
  2904. u32 txconfig, rxconfig;
  2905. #define ANEG_CFG_NP 0x00000080
  2906. #define ANEG_CFG_ACK 0x00000040
  2907. #define ANEG_CFG_RF2 0x00000020
  2908. #define ANEG_CFG_RF1 0x00000010
  2909. #define ANEG_CFG_PS2 0x00000001
  2910. #define ANEG_CFG_PS1 0x00008000
  2911. #define ANEG_CFG_HD 0x00004000
  2912. #define ANEG_CFG_FD 0x00002000
  2913. #define ANEG_CFG_INVAL 0x00001f06
  2914. };
  2915. #define ANEG_OK 0
  2916. #define ANEG_DONE 1
  2917. #define ANEG_TIMER_ENAB 2
  2918. #define ANEG_FAILED -1
  2919. #define ANEG_STATE_SETTLE_TIME 10000
  2920. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2921. struct tg3_fiber_aneginfo *ap)
  2922. {
  2923. u16 flowctrl;
  2924. unsigned long delta;
  2925. u32 rx_cfg_reg;
  2926. int ret;
  2927. if (ap->state == ANEG_STATE_UNKNOWN) {
  2928. ap->rxconfig = 0;
  2929. ap->link_time = 0;
  2930. ap->cur_time = 0;
  2931. ap->ability_match_cfg = 0;
  2932. ap->ability_match_count = 0;
  2933. ap->ability_match = 0;
  2934. ap->idle_match = 0;
  2935. ap->ack_match = 0;
  2936. }
  2937. ap->cur_time++;
  2938. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2939. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2940. if (rx_cfg_reg != ap->ability_match_cfg) {
  2941. ap->ability_match_cfg = rx_cfg_reg;
  2942. ap->ability_match = 0;
  2943. ap->ability_match_count = 0;
  2944. } else {
  2945. if (++ap->ability_match_count > 1) {
  2946. ap->ability_match = 1;
  2947. ap->ability_match_cfg = rx_cfg_reg;
  2948. }
  2949. }
  2950. if (rx_cfg_reg & ANEG_CFG_ACK)
  2951. ap->ack_match = 1;
  2952. else
  2953. ap->ack_match = 0;
  2954. ap->idle_match = 0;
  2955. } else {
  2956. ap->idle_match = 1;
  2957. ap->ability_match_cfg = 0;
  2958. ap->ability_match_count = 0;
  2959. ap->ability_match = 0;
  2960. ap->ack_match = 0;
  2961. rx_cfg_reg = 0;
  2962. }
  2963. ap->rxconfig = rx_cfg_reg;
  2964. ret = ANEG_OK;
  2965. switch (ap->state) {
  2966. case ANEG_STATE_UNKNOWN:
  2967. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2968. ap->state = ANEG_STATE_AN_ENABLE;
  2969. /* fallthru */
  2970. case ANEG_STATE_AN_ENABLE:
  2971. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2972. if (ap->flags & MR_AN_ENABLE) {
  2973. ap->link_time = 0;
  2974. ap->cur_time = 0;
  2975. ap->ability_match_cfg = 0;
  2976. ap->ability_match_count = 0;
  2977. ap->ability_match = 0;
  2978. ap->idle_match = 0;
  2979. ap->ack_match = 0;
  2980. ap->state = ANEG_STATE_RESTART_INIT;
  2981. } else {
  2982. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2983. }
  2984. break;
  2985. case ANEG_STATE_RESTART_INIT:
  2986. ap->link_time = ap->cur_time;
  2987. ap->flags &= ~(MR_NP_LOADED);
  2988. ap->txconfig = 0;
  2989. tw32(MAC_TX_AUTO_NEG, 0);
  2990. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2991. tw32_f(MAC_MODE, tp->mac_mode);
  2992. udelay(40);
  2993. ret = ANEG_TIMER_ENAB;
  2994. ap->state = ANEG_STATE_RESTART;
  2995. /* fallthru */
  2996. case ANEG_STATE_RESTART:
  2997. delta = ap->cur_time - ap->link_time;
  2998. if (delta > ANEG_STATE_SETTLE_TIME)
  2999. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3000. else
  3001. ret = ANEG_TIMER_ENAB;
  3002. break;
  3003. case ANEG_STATE_DISABLE_LINK_OK:
  3004. ret = ANEG_DONE;
  3005. break;
  3006. case ANEG_STATE_ABILITY_DETECT_INIT:
  3007. ap->flags &= ~(MR_TOGGLE_TX);
  3008. ap->txconfig = ANEG_CFG_FD;
  3009. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3010. if (flowctrl & ADVERTISE_1000XPAUSE)
  3011. ap->txconfig |= ANEG_CFG_PS1;
  3012. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3013. ap->txconfig |= ANEG_CFG_PS2;
  3014. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3015. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3016. tw32_f(MAC_MODE, tp->mac_mode);
  3017. udelay(40);
  3018. ap->state = ANEG_STATE_ABILITY_DETECT;
  3019. break;
  3020. case ANEG_STATE_ABILITY_DETECT:
  3021. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3022. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3023. break;
  3024. case ANEG_STATE_ACK_DETECT_INIT:
  3025. ap->txconfig |= ANEG_CFG_ACK;
  3026. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3027. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3028. tw32_f(MAC_MODE, tp->mac_mode);
  3029. udelay(40);
  3030. ap->state = ANEG_STATE_ACK_DETECT;
  3031. /* fallthru */
  3032. case ANEG_STATE_ACK_DETECT:
  3033. if (ap->ack_match != 0) {
  3034. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3035. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3036. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3037. } else {
  3038. ap->state = ANEG_STATE_AN_ENABLE;
  3039. }
  3040. } else if (ap->ability_match != 0 &&
  3041. ap->rxconfig == 0) {
  3042. ap->state = ANEG_STATE_AN_ENABLE;
  3043. }
  3044. break;
  3045. case ANEG_STATE_COMPLETE_ACK_INIT:
  3046. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3047. ret = ANEG_FAILED;
  3048. break;
  3049. }
  3050. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3051. MR_LP_ADV_HALF_DUPLEX |
  3052. MR_LP_ADV_SYM_PAUSE |
  3053. MR_LP_ADV_ASYM_PAUSE |
  3054. MR_LP_ADV_REMOTE_FAULT1 |
  3055. MR_LP_ADV_REMOTE_FAULT2 |
  3056. MR_LP_ADV_NEXT_PAGE |
  3057. MR_TOGGLE_RX |
  3058. MR_NP_RX);
  3059. if (ap->rxconfig & ANEG_CFG_FD)
  3060. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3061. if (ap->rxconfig & ANEG_CFG_HD)
  3062. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3063. if (ap->rxconfig & ANEG_CFG_PS1)
  3064. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3065. if (ap->rxconfig & ANEG_CFG_PS2)
  3066. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3067. if (ap->rxconfig & ANEG_CFG_RF1)
  3068. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3069. if (ap->rxconfig & ANEG_CFG_RF2)
  3070. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3071. if (ap->rxconfig & ANEG_CFG_NP)
  3072. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3073. ap->link_time = ap->cur_time;
  3074. ap->flags ^= (MR_TOGGLE_TX);
  3075. if (ap->rxconfig & 0x0008)
  3076. ap->flags |= MR_TOGGLE_RX;
  3077. if (ap->rxconfig & ANEG_CFG_NP)
  3078. ap->flags |= MR_NP_RX;
  3079. ap->flags |= MR_PAGE_RX;
  3080. ap->state = ANEG_STATE_COMPLETE_ACK;
  3081. ret = ANEG_TIMER_ENAB;
  3082. break;
  3083. case ANEG_STATE_COMPLETE_ACK:
  3084. if (ap->ability_match != 0 &&
  3085. ap->rxconfig == 0) {
  3086. ap->state = ANEG_STATE_AN_ENABLE;
  3087. break;
  3088. }
  3089. delta = ap->cur_time - ap->link_time;
  3090. if (delta > ANEG_STATE_SETTLE_TIME) {
  3091. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3092. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3093. } else {
  3094. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3095. !(ap->flags & MR_NP_RX)) {
  3096. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3097. } else {
  3098. ret = ANEG_FAILED;
  3099. }
  3100. }
  3101. }
  3102. break;
  3103. case ANEG_STATE_IDLE_DETECT_INIT:
  3104. ap->link_time = ap->cur_time;
  3105. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3106. tw32_f(MAC_MODE, tp->mac_mode);
  3107. udelay(40);
  3108. ap->state = ANEG_STATE_IDLE_DETECT;
  3109. ret = ANEG_TIMER_ENAB;
  3110. break;
  3111. case ANEG_STATE_IDLE_DETECT:
  3112. if (ap->ability_match != 0 &&
  3113. ap->rxconfig == 0) {
  3114. ap->state = ANEG_STATE_AN_ENABLE;
  3115. break;
  3116. }
  3117. delta = ap->cur_time - ap->link_time;
  3118. if (delta > ANEG_STATE_SETTLE_TIME) {
  3119. /* XXX another gem from the Broadcom driver :( */
  3120. ap->state = ANEG_STATE_LINK_OK;
  3121. }
  3122. break;
  3123. case ANEG_STATE_LINK_OK:
  3124. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3125. ret = ANEG_DONE;
  3126. break;
  3127. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3128. /* ??? unimplemented */
  3129. break;
  3130. case ANEG_STATE_NEXT_PAGE_WAIT:
  3131. /* ??? unimplemented */
  3132. break;
  3133. default:
  3134. ret = ANEG_FAILED;
  3135. break;
  3136. }
  3137. return ret;
  3138. }
  3139. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3140. {
  3141. int res = 0;
  3142. struct tg3_fiber_aneginfo aninfo;
  3143. int status = ANEG_FAILED;
  3144. unsigned int tick;
  3145. u32 tmp;
  3146. tw32_f(MAC_TX_AUTO_NEG, 0);
  3147. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3148. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3149. udelay(40);
  3150. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3151. udelay(40);
  3152. memset(&aninfo, 0, sizeof(aninfo));
  3153. aninfo.flags |= MR_AN_ENABLE;
  3154. aninfo.state = ANEG_STATE_UNKNOWN;
  3155. aninfo.cur_time = 0;
  3156. tick = 0;
  3157. while (++tick < 195000) {
  3158. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3159. if (status == ANEG_DONE || status == ANEG_FAILED)
  3160. break;
  3161. udelay(1);
  3162. }
  3163. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3164. tw32_f(MAC_MODE, tp->mac_mode);
  3165. udelay(40);
  3166. *txflags = aninfo.txconfig;
  3167. *rxflags = aninfo.flags;
  3168. if (status == ANEG_DONE &&
  3169. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3170. MR_LP_ADV_FULL_DUPLEX)))
  3171. res = 1;
  3172. return res;
  3173. }
  3174. static void tg3_init_bcm8002(struct tg3 *tp)
  3175. {
  3176. u32 mac_status = tr32(MAC_STATUS);
  3177. int i;
  3178. /* Reset when initting first time or we have a link. */
  3179. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3180. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3181. return;
  3182. /* Set PLL lock range. */
  3183. tg3_writephy(tp, 0x16, 0x8007);
  3184. /* SW reset */
  3185. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3186. /* Wait for reset to complete. */
  3187. /* XXX schedule_timeout() ... */
  3188. for (i = 0; i < 500; i++)
  3189. udelay(10);
  3190. /* Config mode; select PMA/Ch 1 regs. */
  3191. tg3_writephy(tp, 0x10, 0x8411);
  3192. /* Enable auto-lock and comdet, select txclk for tx. */
  3193. tg3_writephy(tp, 0x11, 0x0a10);
  3194. tg3_writephy(tp, 0x18, 0x00a0);
  3195. tg3_writephy(tp, 0x16, 0x41ff);
  3196. /* Assert and deassert POR. */
  3197. tg3_writephy(tp, 0x13, 0x0400);
  3198. udelay(40);
  3199. tg3_writephy(tp, 0x13, 0x0000);
  3200. tg3_writephy(tp, 0x11, 0x0a50);
  3201. udelay(40);
  3202. tg3_writephy(tp, 0x11, 0x0a10);
  3203. /* Wait for signal to stabilize */
  3204. /* XXX schedule_timeout() ... */
  3205. for (i = 0; i < 15000; i++)
  3206. udelay(10);
  3207. /* Deselect the channel register so we can read the PHYID
  3208. * later.
  3209. */
  3210. tg3_writephy(tp, 0x10, 0x8011);
  3211. }
  3212. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3213. {
  3214. u16 flowctrl;
  3215. u32 sg_dig_ctrl, sg_dig_status;
  3216. u32 serdes_cfg, expected_sg_dig_ctrl;
  3217. int workaround, port_a;
  3218. int current_link_up;
  3219. serdes_cfg = 0;
  3220. expected_sg_dig_ctrl = 0;
  3221. workaround = 0;
  3222. port_a = 1;
  3223. current_link_up = 0;
  3224. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3225. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3226. workaround = 1;
  3227. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3228. port_a = 0;
  3229. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3230. /* preserve bits 20-23 for voltage regulator */
  3231. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3232. }
  3233. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3234. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3235. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3236. if (workaround) {
  3237. u32 val = serdes_cfg;
  3238. if (port_a)
  3239. val |= 0xc010000;
  3240. else
  3241. val |= 0x4010000;
  3242. tw32_f(MAC_SERDES_CFG, val);
  3243. }
  3244. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3245. }
  3246. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3247. tg3_setup_flow_control(tp, 0, 0);
  3248. current_link_up = 1;
  3249. }
  3250. goto out;
  3251. }
  3252. /* Want auto-negotiation. */
  3253. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3254. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3255. if (flowctrl & ADVERTISE_1000XPAUSE)
  3256. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3257. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3258. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3259. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3260. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3261. tp->serdes_counter &&
  3262. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3263. MAC_STATUS_RCVD_CFG)) ==
  3264. MAC_STATUS_PCS_SYNCED)) {
  3265. tp->serdes_counter--;
  3266. current_link_up = 1;
  3267. goto out;
  3268. }
  3269. restart_autoneg:
  3270. if (workaround)
  3271. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3272. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3273. udelay(5);
  3274. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3275. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3276. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3277. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3278. MAC_STATUS_SIGNAL_DET)) {
  3279. sg_dig_status = tr32(SG_DIG_STATUS);
  3280. mac_status = tr32(MAC_STATUS);
  3281. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3282. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3283. u32 local_adv = 0, remote_adv = 0;
  3284. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3285. local_adv |= ADVERTISE_1000XPAUSE;
  3286. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3287. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3288. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3289. remote_adv |= LPA_1000XPAUSE;
  3290. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3291. remote_adv |= LPA_1000XPAUSE_ASYM;
  3292. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3293. current_link_up = 1;
  3294. tp->serdes_counter = 0;
  3295. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3296. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3297. if (tp->serdes_counter)
  3298. tp->serdes_counter--;
  3299. else {
  3300. if (workaround) {
  3301. u32 val = serdes_cfg;
  3302. if (port_a)
  3303. val |= 0xc010000;
  3304. else
  3305. val |= 0x4010000;
  3306. tw32_f(MAC_SERDES_CFG, val);
  3307. }
  3308. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3309. udelay(40);
  3310. /* Link parallel detection - link is up */
  3311. /* only if we have PCS_SYNC and not */
  3312. /* receiving config code words */
  3313. mac_status = tr32(MAC_STATUS);
  3314. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3315. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3316. tg3_setup_flow_control(tp, 0, 0);
  3317. current_link_up = 1;
  3318. tp->phy_flags |=
  3319. TG3_PHYFLG_PARALLEL_DETECT;
  3320. tp->serdes_counter =
  3321. SERDES_PARALLEL_DET_TIMEOUT;
  3322. } else
  3323. goto restart_autoneg;
  3324. }
  3325. }
  3326. } else {
  3327. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3328. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3329. }
  3330. out:
  3331. return current_link_up;
  3332. }
  3333. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3334. {
  3335. int current_link_up = 0;
  3336. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3337. goto out;
  3338. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3339. u32 txflags, rxflags;
  3340. int i;
  3341. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3342. u32 local_adv = 0, remote_adv = 0;
  3343. if (txflags & ANEG_CFG_PS1)
  3344. local_adv |= ADVERTISE_1000XPAUSE;
  3345. if (txflags & ANEG_CFG_PS2)
  3346. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3347. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3348. remote_adv |= LPA_1000XPAUSE;
  3349. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3350. remote_adv |= LPA_1000XPAUSE_ASYM;
  3351. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3352. current_link_up = 1;
  3353. }
  3354. for (i = 0; i < 30; i++) {
  3355. udelay(20);
  3356. tw32_f(MAC_STATUS,
  3357. (MAC_STATUS_SYNC_CHANGED |
  3358. MAC_STATUS_CFG_CHANGED));
  3359. udelay(40);
  3360. if ((tr32(MAC_STATUS) &
  3361. (MAC_STATUS_SYNC_CHANGED |
  3362. MAC_STATUS_CFG_CHANGED)) == 0)
  3363. break;
  3364. }
  3365. mac_status = tr32(MAC_STATUS);
  3366. if (current_link_up == 0 &&
  3367. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3368. !(mac_status & MAC_STATUS_RCVD_CFG))
  3369. current_link_up = 1;
  3370. } else {
  3371. tg3_setup_flow_control(tp, 0, 0);
  3372. /* Forcing 1000FD link up. */
  3373. current_link_up = 1;
  3374. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3375. udelay(40);
  3376. tw32_f(MAC_MODE, tp->mac_mode);
  3377. udelay(40);
  3378. }
  3379. out:
  3380. return current_link_up;
  3381. }
  3382. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3383. {
  3384. u32 orig_pause_cfg;
  3385. u16 orig_active_speed;
  3386. u8 orig_active_duplex;
  3387. u32 mac_status;
  3388. int current_link_up;
  3389. int i;
  3390. orig_pause_cfg = tp->link_config.active_flowctrl;
  3391. orig_active_speed = tp->link_config.active_speed;
  3392. orig_active_duplex = tp->link_config.active_duplex;
  3393. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3394. netif_carrier_ok(tp->dev) &&
  3395. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3396. mac_status = tr32(MAC_STATUS);
  3397. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3398. MAC_STATUS_SIGNAL_DET |
  3399. MAC_STATUS_CFG_CHANGED |
  3400. MAC_STATUS_RCVD_CFG);
  3401. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3402. MAC_STATUS_SIGNAL_DET)) {
  3403. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3404. MAC_STATUS_CFG_CHANGED));
  3405. return 0;
  3406. }
  3407. }
  3408. tw32_f(MAC_TX_AUTO_NEG, 0);
  3409. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3410. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3411. tw32_f(MAC_MODE, tp->mac_mode);
  3412. udelay(40);
  3413. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3414. tg3_init_bcm8002(tp);
  3415. /* Enable link change event even when serdes polling. */
  3416. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3417. udelay(40);
  3418. current_link_up = 0;
  3419. mac_status = tr32(MAC_STATUS);
  3420. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3421. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3422. else
  3423. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3424. tp->napi[0].hw_status->status =
  3425. (SD_STATUS_UPDATED |
  3426. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3427. for (i = 0; i < 100; i++) {
  3428. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3429. MAC_STATUS_CFG_CHANGED));
  3430. udelay(5);
  3431. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3432. MAC_STATUS_CFG_CHANGED |
  3433. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3434. break;
  3435. }
  3436. mac_status = tr32(MAC_STATUS);
  3437. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3438. current_link_up = 0;
  3439. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3440. tp->serdes_counter == 0) {
  3441. tw32_f(MAC_MODE, (tp->mac_mode |
  3442. MAC_MODE_SEND_CONFIGS));
  3443. udelay(1);
  3444. tw32_f(MAC_MODE, tp->mac_mode);
  3445. }
  3446. }
  3447. if (current_link_up == 1) {
  3448. tp->link_config.active_speed = SPEED_1000;
  3449. tp->link_config.active_duplex = DUPLEX_FULL;
  3450. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3451. LED_CTRL_LNKLED_OVERRIDE |
  3452. LED_CTRL_1000MBPS_ON));
  3453. } else {
  3454. tp->link_config.active_speed = SPEED_INVALID;
  3455. tp->link_config.active_duplex = DUPLEX_INVALID;
  3456. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3457. LED_CTRL_LNKLED_OVERRIDE |
  3458. LED_CTRL_TRAFFIC_OVERRIDE));
  3459. }
  3460. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3461. if (current_link_up)
  3462. netif_carrier_on(tp->dev);
  3463. else
  3464. netif_carrier_off(tp->dev);
  3465. tg3_link_report(tp);
  3466. } else {
  3467. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3468. if (orig_pause_cfg != now_pause_cfg ||
  3469. orig_active_speed != tp->link_config.active_speed ||
  3470. orig_active_duplex != tp->link_config.active_duplex)
  3471. tg3_link_report(tp);
  3472. }
  3473. return 0;
  3474. }
  3475. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3476. {
  3477. int current_link_up, err = 0;
  3478. u32 bmsr, bmcr;
  3479. u16 current_speed;
  3480. u8 current_duplex;
  3481. u32 local_adv, remote_adv;
  3482. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3483. tw32_f(MAC_MODE, tp->mac_mode);
  3484. udelay(40);
  3485. tw32(MAC_EVENT, 0);
  3486. tw32_f(MAC_STATUS,
  3487. (MAC_STATUS_SYNC_CHANGED |
  3488. MAC_STATUS_CFG_CHANGED |
  3489. MAC_STATUS_MI_COMPLETION |
  3490. MAC_STATUS_LNKSTATE_CHANGED));
  3491. udelay(40);
  3492. if (force_reset)
  3493. tg3_phy_reset(tp);
  3494. current_link_up = 0;
  3495. current_speed = SPEED_INVALID;
  3496. current_duplex = DUPLEX_INVALID;
  3497. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3498. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3500. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3501. bmsr |= BMSR_LSTATUS;
  3502. else
  3503. bmsr &= ~BMSR_LSTATUS;
  3504. }
  3505. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3506. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3507. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3508. /* do nothing, just check for link up at the end */
  3509. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3510. u32 adv, new_adv;
  3511. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3512. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3513. ADVERTISE_1000XPAUSE |
  3514. ADVERTISE_1000XPSE_ASYM |
  3515. ADVERTISE_SLCT);
  3516. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3517. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3518. new_adv |= ADVERTISE_1000XHALF;
  3519. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3520. new_adv |= ADVERTISE_1000XFULL;
  3521. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3522. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3523. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3524. tg3_writephy(tp, MII_BMCR, bmcr);
  3525. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3526. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3527. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3528. return err;
  3529. }
  3530. } else {
  3531. u32 new_bmcr;
  3532. bmcr &= ~BMCR_SPEED1000;
  3533. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3534. if (tp->link_config.duplex == DUPLEX_FULL)
  3535. new_bmcr |= BMCR_FULLDPLX;
  3536. if (new_bmcr != bmcr) {
  3537. /* BMCR_SPEED1000 is a reserved bit that needs
  3538. * to be set on write.
  3539. */
  3540. new_bmcr |= BMCR_SPEED1000;
  3541. /* Force a linkdown */
  3542. if (netif_carrier_ok(tp->dev)) {
  3543. u32 adv;
  3544. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3545. adv &= ~(ADVERTISE_1000XFULL |
  3546. ADVERTISE_1000XHALF |
  3547. ADVERTISE_SLCT);
  3548. tg3_writephy(tp, MII_ADVERTISE, adv);
  3549. tg3_writephy(tp, MII_BMCR, bmcr |
  3550. BMCR_ANRESTART |
  3551. BMCR_ANENABLE);
  3552. udelay(10);
  3553. netif_carrier_off(tp->dev);
  3554. }
  3555. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3556. bmcr = new_bmcr;
  3557. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3558. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3559. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3560. ASIC_REV_5714) {
  3561. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3562. bmsr |= BMSR_LSTATUS;
  3563. else
  3564. bmsr &= ~BMSR_LSTATUS;
  3565. }
  3566. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3567. }
  3568. }
  3569. if (bmsr & BMSR_LSTATUS) {
  3570. current_speed = SPEED_1000;
  3571. current_link_up = 1;
  3572. if (bmcr & BMCR_FULLDPLX)
  3573. current_duplex = DUPLEX_FULL;
  3574. else
  3575. current_duplex = DUPLEX_HALF;
  3576. local_adv = 0;
  3577. remote_adv = 0;
  3578. if (bmcr & BMCR_ANENABLE) {
  3579. u32 common;
  3580. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3581. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3582. common = local_adv & remote_adv;
  3583. if (common & (ADVERTISE_1000XHALF |
  3584. ADVERTISE_1000XFULL)) {
  3585. if (common & ADVERTISE_1000XFULL)
  3586. current_duplex = DUPLEX_FULL;
  3587. else
  3588. current_duplex = DUPLEX_HALF;
  3589. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3590. /* Link is up via parallel detect */
  3591. } else {
  3592. current_link_up = 0;
  3593. }
  3594. }
  3595. }
  3596. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3597. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3598. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3599. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3600. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3601. tw32_f(MAC_MODE, tp->mac_mode);
  3602. udelay(40);
  3603. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3604. tp->link_config.active_speed = current_speed;
  3605. tp->link_config.active_duplex = current_duplex;
  3606. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3607. if (current_link_up)
  3608. netif_carrier_on(tp->dev);
  3609. else {
  3610. netif_carrier_off(tp->dev);
  3611. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3612. }
  3613. tg3_link_report(tp);
  3614. }
  3615. return err;
  3616. }
  3617. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3618. {
  3619. if (tp->serdes_counter) {
  3620. /* Give autoneg time to complete. */
  3621. tp->serdes_counter--;
  3622. return;
  3623. }
  3624. if (!netif_carrier_ok(tp->dev) &&
  3625. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3626. u32 bmcr;
  3627. tg3_readphy(tp, MII_BMCR, &bmcr);
  3628. if (bmcr & BMCR_ANENABLE) {
  3629. u32 phy1, phy2;
  3630. /* Select shadow register 0x1f */
  3631. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3632. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3633. /* Select expansion interrupt status register */
  3634. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3635. MII_TG3_DSP_EXP1_INT_STAT);
  3636. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3637. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3638. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3639. /* We have signal detect and not receiving
  3640. * config code words, link is up by parallel
  3641. * detection.
  3642. */
  3643. bmcr &= ~BMCR_ANENABLE;
  3644. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3645. tg3_writephy(tp, MII_BMCR, bmcr);
  3646. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3647. }
  3648. }
  3649. } else if (netif_carrier_ok(tp->dev) &&
  3650. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3651. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3652. u32 phy2;
  3653. /* Select expansion interrupt status register */
  3654. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3655. MII_TG3_DSP_EXP1_INT_STAT);
  3656. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3657. if (phy2 & 0x20) {
  3658. u32 bmcr;
  3659. /* Config code words received, turn on autoneg. */
  3660. tg3_readphy(tp, MII_BMCR, &bmcr);
  3661. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3662. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3663. }
  3664. }
  3665. }
  3666. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3667. {
  3668. int err;
  3669. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3670. err = tg3_setup_fiber_phy(tp, force_reset);
  3671. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3672. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3673. else
  3674. err = tg3_setup_copper_phy(tp, force_reset);
  3675. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3676. u32 val, scale;
  3677. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3678. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3679. scale = 65;
  3680. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3681. scale = 6;
  3682. else
  3683. scale = 12;
  3684. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3685. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3686. tw32(GRC_MISC_CFG, val);
  3687. }
  3688. if (tp->link_config.active_speed == SPEED_1000 &&
  3689. tp->link_config.active_duplex == DUPLEX_HALF)
  3690. tw32(MAC_TX_LENGTHS,
  3691. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3692. (6 << TX_LENGTHS_IPG_SHIFT) |
  3693. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3694. else
  3695. tw32(MAC_TX_LENGTHS,
  3696. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3697. (6 << TX_LENGTHS_IPG_SHIFT) |
  3698. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3699. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3700. if (netif_carrier_ok(tp->dev)) {
  3701. tw32(HOSTCC_STAT_COAL_TICKS,
  3702. tp->coal.stats_block_coalesce_usecs);
  3703. } else {
  3704. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3705. }
  3706. }
  3707. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3708. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3709. if (!netif_carrier_ok(tp->dev))
  3710. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3711. tp->pwrmgmt_thresh;
  3712. else
  3713. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3714. tw32(PCIE_PWR_MGMT_THRESH, val);
  3715. }
  3716. return err;
  3717. }
  3718. static inline int tg3_irq_sync(struct tg3 *tp)
  3719. {
  3720. return tp->irq_sync;
  3721. }
  3722. /* This is called whenever we suspect that the system chipset is re-
  3723. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3724. * is bogus tx completions. We try to recover by setting the
  3725. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3726. * in the workqueue.
  3727. */
  3728. static void tg3_tx_recover(struct tg3 *tp)
  3729. {
  3730. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3731. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3732. netdev_warn(tp->dev,
  3733. "The system may be re-ordering memory-mapped I/O "
  3734. "cycles to the network device, attempting to recover. "
  3735. "Please report the problem to the driver maintainer "
  3736. "and include system chipset information.\n");
  3737. spin_lock(&tp->lock);
  3738. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3739. spin_unlock(&tp->lock);
  3740. }
  3741. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3742. {
  3743. /* Tell compiler to fetch tx indices from memory. */
  3744. barrier();
  3745. return tnapi->tx_pending -
  3746. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3747. }
  3748. /* Tigon3 never reports partial packet sends. So we do not
  3749. * need special logic to handle SKBs that have not had all
  3750. * of their frags sent yet, like SunGEM does.
  3751. */
  3752. static void tg3_tx(struct tg3_napi *tnapi)
  3753. {
  3754. struct tg3 *tp = tnapi->tp;
  3755. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3756. u32 sw_idx = tnapi->tx_cons;
  3757. struct netdev_queue *txq;
  3758. int index = tnapi - tp->napi;
  3759. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3760. index--;
  3761. txq = netdev_get_tx_queue(tp->dev, index);
  3762. while (sw_idx != hw_idx) {
  3763. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3764. struct sk_buff *skb = ri->skb;
  3765. int i, tx_bug = 0;
  3766. if (unlikely(skb == NULL)) {
  3767. tg3_tx_recover(tp);
  3768. return;
  3769. }
  3770. pci_unmap_single(tp->pdev,
  3771. dma_unmap_addr(ri, mapping),
  3772. skb_headlen(skb),
  3773. PCI_DMA_TODEVICE);
  3774. ri->skb = NULL;
  3775. sw_idx = NEXT_TX(sw_idx);
  3776. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3777. ri = &tnapi->tx_buffers[sw_idx];
  3778. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3779. tx_bug = 1;
  3780. pci_unmap_page(tp->pdev,
  3781. dma_unmap_addr(ri, mapping),
  3782. skb_shinfo(skb)->frags[i].size,
  3783. PCI_DMA_TODEVICE);
  3784. sw_idx = NEXT_TX(sw_idx);
  3785. }
  3786. dev_kfree_skb(skb);
  3787. if (unlikely(tx_bug)) {
  3788. tg3_tx_recover(tp);
  3789. return;
  3790. }
  3791. }
  3792. tnapi->tx_cons = sw_idx;
  3793. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3794. * before checking for netif_queue_stopped(). Without the
  3795. * memory barrier, there is a small possibility that tg3_start_xmit()
  3796. * will miss it and cause the queue to be stopped forever.
  3797. */
  3798. smp_mb();
  3799. if (unlikely(netif_tx_queue_stopped(txq) &&
  3800. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3801. __netif_tx_lock(txq, smp_processor_id());
  3802. if (netif_tx_queue_stopped(txq) &&
  3803. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3804. netif_tx_wake_queue(txq);
  3805. __netif_tx_unlock(txq);
  3806. }
  3807. }
  3808. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3809. {
  3810. if (!ri->skb)
  3811. return;
  3812. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3813. map_sz, PCI_DMA_FROMDEVICE);
  3814. dev_kfree_skb_any(ri->skb);
  3815. ri->skb = NULL;
  3816. }
  3817. /* Returns size of skb allocated or < 0 on error.
  3818. *
  3819. * We only need to fill in the address because the other members
  3820. * of the RX descriptor are invariant, see tg3_init_rings.
  3821. *
  3822. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3823. * posting buffers we only dirty the first cache line of the RX
  3824. * descriptor (containing the address). Whereas for the RX status
  3825. * buffers the cpu only reads the last cacheline of the RX descriptor
  3826. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3827. */
  3828. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3829. u32 opaque_key, u32 dest_idx_unmasked)
  3830. {
  3831. struct tg3_rx_buffer_desc *desc;
  3832. struct ring_info *map;
  3833. struct sk_buff *skb;
  3834. dma_addr_t mapping;
  3835. int skb_size, dest_idx;
  3836. switch (opaque_key) {
  3837. case RXD_OPAQUE_RING_STD:
  3838. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3839. desc = &tpr->rx_std[dest_idx];
  3840. map = &tpr->rx_std_buffers[dest_idx];
  3841. skb_size = tp->rx_pkt_map_sz;
  3842. break;
  3843. case RXD_OPAQUE_RING_JUMBO:
  3844. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3845. desc = &tpr->rx_jmb[dest_idx].std;
  3846. map = &tpr->rx_jmb_buffers[dest_idx];
  3847. skb_size = TG3_RX_JMB_MAP_SZ;
  3848. break;
  3849. default:
  3850. return -EINVAL;
  3851. }
  3852. /* Do not overwrite any of the map or rp information
  3853. * until we are sure we can commit to a new buffer.
  3854. *
  3855. * Callers depend upon this behavior and assume that
  3856. * we leave everything unchanged if we fail.
  3857. */
  3858. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3859. if (skb == NULL)
  3860. return -ENOMEM;
  3861. skb_reserve(skb, tp->rx_offset);
  3862. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3863. PCI_DMA_FROMDEVICE);
  3864. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3865. dev_kfree_skb(skb);
  3866. return -EIO;
  3867. }
  3868. map->skb = skb;
  3869. dma_unmap_addr_set(map, mapping, mapping);
  3870. desc->addr_hi = ((u64)mapping >> 32);
  3871. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3872. return skb_size;
  3873. }
  3874. /* We only need to move over in the address because the other
  3875. * members of the RX descriptor are invariant. See notes above
  3876. * tg3_alloc_rx_skb for full details.
  3877. */
  3878. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3879. struct tg3_rx_prodring_set *dpr,
  3880. u32 opaque_key, int src_idx,
  3881. u32 dest_idx_unmasked)
  3882. {
  3883. struct tg3 *tp = tnapi->tp;
  3884. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3885. struct ring_info *src_map, *dest_map;
  3886. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3887. int dest_idx;
  3888. switch (opaque_key) {
  3889. case RXD_OPAQUE_RING_STD:
  3890. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3891. dest_desc = &dpr->rx_std[dest_idx];
  3892. dest_map = &dpr->rx_std_buffers[dest_idx];
  3893. src_desc = &spr->rx_std[src_idx];
  3894. src_map = &spr->rx_std_buffers[src_idx];
  3895. break;
  3896. case RXD_OPAQUE_RING_JUMBO:
  3897. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3898. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3899. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3900. src_desc = &spr->rx_jmb[src_idx].std;
  3901. src_map = &spr->rx_jmb_buffers[src_idx];
  3902. break;
  3903. default:
  3904. return;
  3905. }
  3906. dest_map->skb = src_map->skb;
  3907. dma_unmap_addr_set(dest_map, mapping,
  3908. dma_unmap_addr(src_map, mapping));
  3909. dest_desc->addr_hi = src_desc->addr_hi;
  3910. dest_desc->addr_lo = src_desc->addr_lo;
  3911. /* Ensure that the update to the skb happens after the physical
  3912. * addresses have been transferred to the new BD location.
  3913. */
  3914. smp_wmb();
  3915. src_map->skb = NULL;
  3916. }
  3917. /* The RX ring scheme is composed of multiple rings which post fresh
  3918. * buffers to the chip, and one special ring the chip uses to report
  3919. * status back to the host.
  3920. *
  3921. * The special ring reports the status of received packets to the
  3922. * host. The chip does not write into the original descriptor the
  3923. * RX buffer was obtained from. The chip simply takes the original
  3924. * descriptor as provided by the host, updates the status and length
  3925. * field, then writes this into the next status ring entry.
  3926. *
  3927. * Each ring the host uses to post buffers to the chip is described
  3928. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3929. * it is first placed into the on-chip ram. When the packet's length
  3930. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3931. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3932. * which is within the range of the new packet's length is chosen.
  3933. *
  3934. * The "separate ring for rx status" scheme may sound queer, but it makes
  3935. * sense from a cache coherency perspective. If only the host writes
  3936. * to the buffer post rings, and only the chip writes to the rx status
  3937. * rings, then cache lines never move beyond shared-modified state.
  3938. * If both the host and chip were to write into the same ring, cache line
  3939. * eviction could occur since both entities want it in an exclusive state.
  3940. */
  3941. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3942. {
  3943. struct tg3 *tp = tnapi->tp;
  3944. u32 work_mask, rx_std_posted = 0;
  3945. u32 std_prod_idx, jmb_prod_idx;
  3946. u32 sw_idx = tnapi->rx_rcb_ptr;
  3947. u16 hw_idx;
  3948. int received;
  3949. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3950. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3951. /*
  3952. * We need to order the read of hw_idx and the read of
  3953. * the opaque cookie.
  3954. */
  3955. rmb();
  3956. work_mask = 0;
  3957. received = 0;
  3958. std_prod_idx = tpr->rx_std_prod_idx;
  3959. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3960. while (sw_idx != hw_idx && budget > 0) {
  3961. struct ring_info *ri;
  3962. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3963. unsigned int len;
  3964. struct sk_buff *skb;
  3965. dma_addr_t dma_addr;
  3966. u32 opaque_key, desc_idx, *post_ptr;
  3967. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3968. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3969. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3970. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3971. dma_addr = dma_unmap_addr(ri, mapping);
  3972. skb = ri->skb;
  3973. post_ptr = &std_prod_idx;
  3974. rx_std_posted++;
  3975. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3976. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3977. dma_addr = dma_unmap_addr(ri, mapping);
  3978. skb = ri->skb;
  3979. post_ptr = &jmb_prod_idx;
  3980. } else
  3981. goto next_pkt_nopost;
  3982. work_mask |= opaque_key;
  3983. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3984. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3985. drop_it:
  3986. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3987. desc_idx, *post_ptr);
  3988. drop_it_no_recycle:
  3989. /* Other statistics kept track of by card. */
  3990. tp->rx_dropped++;
  3991. goto next_pkt;
  3992. }
  3993. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3994. ETH_FCS_LEN;
  3995. if (len > TG3_RX_COPY_THRESH(tp)) {
  3996. int skb_size;
  3997. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3998. *post_ptr);
  3999. if (skb_size < 0)
  4000. goto drop_it;
  4001. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4002. PCI_DMA_FROMDEVICE);
  4003. /* Ensure that the update to the skb happens
  4004. * after the usage of the old DMA mapping.
  4005. */
  4006. smp_wmb();
  4007. ri->skb = NULL;
  4008. skb_put(skb, len);
  4009. } else {
  4010. struct sk_buff *copy_skb;
  4011. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4012. desc_idx, *post_ptr);
  4013. copy_skb = netdev_alloc_skb(tp->dev, len +
  4014. TG3_RAW_IP_ALIGN);
  4015. if (copy_skb == NULL)
  4016. goto drop_it_no_recycle;
  4017. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4018. skb_put(copy_skb, len);
  4019. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4020. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4021. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4022. /* We'll reuse the original ring buffer. */
  4023. skb = copy_skb;
  4024. }
  4025. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4026. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4027. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4028. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4029. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4030. else
  4031. skb_checksum_none_assert(skb);
  4032. skb->protocol = eth_type_trans(skb, tp->dev);
  4033. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4034. skb->protocol != htons(ETH_P_8021Q)) {
  4035. dev_kfree_skb(skb);
  4036. goto drop_it_no_recycle;
  4037. }
  4038. if (desc->type_flags & RXD_FLAG_VLAN &&
  4039. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4040. __vlan_hwaccel_put_tag(skb,
  4041. desc->err_vlan & RXD_VLAN_MASK);
  4042. napi_gro_receive(&tnapi->napi, skb);
  4043. received++;
  4044. budget--;
  4045. next_pkt:
  4046. (*post_ptr)++;
  4047. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4048. tpr->rx_std_prod_idx = std_prod_idx &
  4049. tp->rx_std_ring_mask;
  4050. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4051. tpr->rx_std_prod_idx);
  4052. work_mask &= ~RXD_OPAQUE_RING_STD;
  4053. rx_std_posted = 0;
  4054. }
  4055. next_pkt_nopost:
  4056. sw_idx++;
  4057. sw_idx &= tp->rx_ret_ring_mask;
  4058. /* Refresh hw_idx to see if there is new work */
  4059. if (sw_idx == hw_idx) {
  4060. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4061. rmb();
  4062. }
  4063. }
  4064. /* ACK the status ring. */
  4065. tnapi->rx_rcb_ptr = sw_idx;
  4066. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4067. /* Refill RX ring(s). */
  4068. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4069. if (work_mask & RXD_OPAQUE_RING_STD) {
  4070. tpr->rx_std_prod_idx = std_prod_idx &
  4071. tp->rx_std_ring_mask;
  4072. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4073. tpr->rx_std_prod_idx);
  4074. }
  4075. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4076. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4077. tp->rx_jmb_ring_mask;
  4078. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4079. tpr->rx_jmb_prod_idx);
  4080. }
  4081. mmiowb();
  4082. } else if (work_mask) {
  4083. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4084. * updated before the producer indices can be updated.
  4085. */
  4086. smp_wmb();
  4087. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4088. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4089. if (tnapi != &tp->napi[1])
  4090. napi_schedule(&tp->napi[1].napi);
  4091. }
  4092. return received;
  4093. }
  4094. static void tg3_poll_link(struct tg3 *tp)
  4095. {
  4096. /* handle link change and other phy events */
  4097. if (!(tp->tg3_flags &
  4098. (TG3_FLAG_USE_LINKCHG_REG |
  4099. TG3_FLAG_POLL_SERDES))) {
  4100. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4101. if (sblk->status & SD_STATUS_LINK_CHG) {
  4102. sblk->status = SD_STATUS_UPDATED |
  4103. (sblk->status & ~SD_STATUS_LINK_CHG);
  4104. spin_lock(&tp->lock);
  4105. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4106. tw32_f(MAC_STATUS,
  4107. (MAC_STATUS_SYNC_CHANGED |
  4108. MAC_STATUS_CFG_CHANGED |
  4109. MAC_STATUS_MI_COMPLETION |
  4110. MAC_STATUS_LNKSTATE_CHANGED));
  4111. udelay(40);
  4112. } else
  4113. tg3_setup_phy(tp, 0);
  4114. spin_unlock(&tp->lock);
  4115. }
  4116. }
  4117. }
  4118. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4119. struct tg3_rx_prodring_set *dpr,
  4120. struct tg3_rx_prodring_set *spr)
  4121. {
  4122. u32 si, di, cpycnt, src_prod_idx;
  4123. int i, err = 0;
  4124. while (1) {
  4125. src_prod_idx = spr->rx_std_prod_idx;
  4126. /* Make sure updates to the rx_std_buffers[] entries and the
  4127. * standard producer index are seen in the correct order.
  4128. */
  4129. smp_rmb();
  4130. if (spr->rx_std_cons_idx == src_prod_idx)
  4131. break;
  4132. if (spr->rx_std_cons_idx < src_prod_idx)
  4133. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4134. else
  4135. cpycnt = tp->rx_std_ring_mask + 1 -
  4136. spr->rx_std_cons_idx;
  4137. cpycnt = min(cpycnt,
  4138. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4139. si = spr->rx_std_cons_idx;
  4140. di = dpr->rx_std_prod_idx;
  4141. for (i = di; i < di + cpycnt; i++) {
  4142. if (dpr->rx_std_buffers[i].skb) {
  4143. cpycnt = i - di;
  4144. err = -ENOSPC;
  4145. break;
  4146. }
  4147. }
  4148. if (!cpycnt)
  4149. break;
  4150. /* Ensure that updates to the rx_std_buffers ring and the
  4151. * shadowed hardware producer ring from tg3_recycle_skb() are
  4152. * ordered correctly WRT the skb check above.
  4153. */
  4154. smp_rmb();
  4155. memcpy(&dpr->rx_std_buffers[di],
  4156. &spr->rx_std_buffers[si],
  4157. cpycnt * sizeof(struct ring_info));
  4158. for (i = 0; i < cpycnt; i++, di++, si++) {
  4159. struct tg3_rx_buffer_desc *sbd, *dbd;
  4160. sbd = &spr->rx_std[si];
  4161. dbd = &dpr->rx_std[di];
  4162. dbd->addr_hi = sbd->addr_hi;
  4163. dbd->addr_lo = sbd->addr_lo;
  4164. }
  4165. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4166. tp->rx_std_ring_mask;
  4167. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4168. tp->rx_std_ring_mask;
  4169. }
  4170. while (1) {
  4171. src_prod_idx = spr->rx_jmb_prod_idx;
  4172. /* Make sure updates to the rx_jmb_buffers[] entries and
  4173. * the jumbo producer index are seen in the correct order.
  4174. */
  4175. smp_rmb();
  4176. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4177. break;
  4178. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4179. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4180. else
  4181. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4182. spr->rx_jmb_cons_idx;
  4183. cpycnt = min(cpycnt,
  4184. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4185. si = spr->rx_jmb_cons_idx;
  4186. di = dpr->rx_jmb_prod_idx;
  4187. for (i = di; i < di + cpycnt; i++) {
  4188. if (dpr->rx_jmb_buffers[i].skb) {
  4189. cpycnt = i - di;
  4190. err = -ENOSPC;
  4191. break;
  4192. }
  4193. }
  4194. if (!cpycnt)
  4195. break;
  4196. /* Ensure that updates to the rx_jmb_buffers ring and the
  4197. * shadowed hardware producer ring from tg3_recycle_skb() are
  4198. * ordered correctly WRT the skb check above.
  4199. */
  4200. smp_rmb();
  4201. memcpy(&dpr->rx_jmb_buffers[di],
  4202. &spr->rx_jmb_buffers[si],
  4203. cpycnt * sizeof(struct ring_info));
  4204. for (i = 0; i < cpycnt; i++, di++, si++) {
  4205. struct tg3_rx_buffer_desc *sbd, *dbd;
  4206. sbd = &spr->rx_jmb[si].std;
  4207. dbd = &dpr->rx_jmb[di].std;
  4208. dbd->addr_hi = sbd->addr_hi;
  4209. dbd->addr_lo = sbd->addr_lo;
  4210. }
  4211. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4212. tp->rx_jmb_ring_mask;
  4213. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4214. tp->rx_jmb_ring_mask;
  4215. }
  4216. return err;
  4217. }
  4218. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4219. {
  4220. struct tg3 *tp = tnapi->tp;
  4221. /* run TX completion thread */
  4222. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4223. tg3_tx(tnapi);
  4224. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4225. return work_done;
  4226. }
  4227. /* run RX thread, within the bounds set by NAPI.
  4228. * All RX "locking" is done by ensuring outside
  4229. * code synchronizes with tg3->napi.poll()
  4230. */
  4231. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4232. work_done += tg3_rx(tnapi, budget - work_done);
  4233. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4234. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4235. int i, err = 0;
  4236. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4237. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4238. for (i = 1; i < tp->irq_cnt; i++)
  4239. err |= tg3_rx_prodring_xfer(tp, dpr,
  4240. &tp->napi[i].prodring);
  4241. wmb();
  4242. if (std_prod_idx != dpr->rx_std_prod_idx)
  4243. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4244. dpr->rx_std_prod_idx);
  4245. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4246. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4247. dpr->rx_jmb_prod_idx);
  4248. mmiowb();
  4249. if (err)
  4250. tw32_f(HOSTCC_MODE, tp->coal_now);
  4251. }
  4252. return work_done;
  4253. }
  4254. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4255. {
  4256. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4257. struct tg3 *tp = tnapi->tp;
  4258. int work_done = 0;
  4259. struct tg3_hw_status *sblk = tnapi->hw_status;
  4260. while (1) {
  4261. work_done = tg3_poll_work(tnapi, work_done, budget);
  4262. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4263. goto tx_recovery;
  4264. if (unlikely(work_done >= budget))
  4265. break;
  4266. /* tp->last_tag is used in tg3_int_reenable() below
  4267. * to tell the hw how much work has been processed,
  4268. * so we must read it before checking for more work.
  4269. */
  4270. tnapi->last_tag = sblk->status_tag;
  4271. tnapi->last_irq_tag = tnapi->last_tag;
  4272. rmb();
  4273. /* check for RX/TX work to do */
  4274. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4275. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4276. napi_complete(napi);
  4277. /* Reenable interrupts. */
  4278. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4279. mmiowb();
  4280. break;
  4281. }
  4282. }
  4283. return work_done;
  4284. tx_recovery:
  4285. /* work_done is guaranteed to be less than budget. */
  4286. napi_complete(napi);
  4287. schedule_work(&tp->reset_task);
  4288. return work_done;
  4289. }
  4290. static int tg3_poll(struct napi_struct *napi, int budget)
  4291. {
  4292. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4293. struct tg3 *tp = tnapi->tp;
  4294. int work_done = 0;
  4295. struct tg3_hw_status *sblk = tnapi->hw_status;
  4296. while (1) {
  4297. tg3_poll_link(tp);
  4298. work_done = tg3_poll_work(tnapi, work_done, budget);
  4299. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4300. goto tx_recovery;
  4301. if (unlikely(work_done >= budget))
  4302. break;
  4303. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4304. /* tp->last_tag is used in tg3_int_reenable() below
  4305. * to tell the hw how much work has been processed,
  4306. * so we must read it before checking for more work.
  4307. */
  4308. tnapi->last_tag = sblk->status_tag;
  4309. tnapi->last_irq_tag = tnapi->last_tag;
  4310. rmb();
  4311. } else
  4312. sblk->status &= ~SD_STATUS_UPDATED;
  4313. if (likely(!tg3_has_work(tnapi))) {
  4314. napi_complete(napi);
  4315. tg3_int_reenable(tnapi);
  4316. break;
  4317. }
  4318. }
  4319. return work_done;
  4320. tx_recovery:
  4321. /* work_done is guaranteed to be less than budget. */
  4322. napi_complete(napi);
  4323. schedule_work(&tp->reset_task);
  4324. return work_done;
  4325. }
  4326. static void tg3_napi_disable(struct tg3 *tp)
  4327. {
  4328. int i;
  4329. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4330. napi_disable(&tp->napi[i].napi);
  4331. }
  4332. static void tg3_napi_enable(struct tg3 *tp)
  4333. {
  4334. int i;
  4335. for (i = 0; i < tp->irq_cnt; i++)
  4336. napi_enable(&tp->napi[i].napi);
  4337. }
  4338. static void tg3_napi_init(struct tg3 *tp)
  4339. {
  4340. int i;
  4341. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4342. for (i = 1; i < tp->irq_cnt; i++)
  4343. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4344. }
  4345. static void tg3_napi_fini(struct tg3 *tp)
  4346. {
  4347. int i;
  4348. for (i = 0; i < tp->irq_cnt; i++)
  4349. netif_napi_del(&tp->napi[i].napi);
  4350. }
  4351. static inline void tg3_netif_stop(struct tg3 *tp)
  4352. {
  4353. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4354. tg3_napi_disable(tp);
  4355. netif_tx_disable(tp->dev);
  4356. }
  4357. static inline void tg3_netif_start(struct tg3 *tp)
  4358. {
  4359. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4360. * appropriate so long as all callers are assured to
  4361. * have free tx slots (such as after tg3_init_hw)
  4362. */
  4363. netif_tx_wake_all_queues(tp->dev);
  4364. tg3_napi_enable(tp);
  4365. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4366. tg3_enable_ints(tp);
  4367. }
  4368. static void tg3_irq_quiesce(struct tg3 *tp)
  4369. {
  4370. int i;
  4371. BUG_ON(tp->irq_sync);
  4372. tp->irq_sync = 1;
  4373. smp_mb();
  4374. for (i = 0; i < tp->irq_cnt; i++)
  4375. synchronize_irq(tp->napi[i].irq_vec);
  4376. }
  4377. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4378. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4379. * with as well. Most of the time, this is not necessary except when
  4380. * shutting down the device.
  4381. */
  4382. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4383. {
  4384. spin_lock_bh(&tp->lock);
  4385. if (irq_sync)
  4386. tg3_irq_quiesce(tp);
  4387. }
  4388. static inline void tg3_full_unlock(struct tg3 *tp)
  4389. {
  4390. spin_unlock_bh(&tp->lock);
  4391. }
  4392. /* One-shot MSI handler - Chip automatically disables interrupt
  4393. * after sending MSI so driver doesn't have to do it.
  4394. */
  4395. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4396. {
  4397. struct tg3_napi *tnapi = dev_id;
  4398. struct tg3 *tp = tnapi->tp;
  4399. prefetch(tnapi->hw_status);
  4400. if (tnapi->rx_rcb)
  4401. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4402. if (likely(!tg3_irq_sync(tp)))
  4403. napi_schedule(&tnapi->napi);
  4404. return IRQ_HANDLED;
  4405. }
  4406. /* MSI ISR - No need to check for interrupt sharing and no need to
  4407. * flush status block and interrupt mailbox. PCI ordering rules
  4408. * guarantee that MSI will arrive after the status block.
  4409. */
  4410. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4411. {
  4412. struct tg3_napi *tnapi = dev_id;
  4413. struct tg3 *tp = tnapi->tp;
  4414. prefetch(tnapi->hw_status);
  4415. if (tnapi->rx_rcb)
  4416. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4417. /*
  4418. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4419. * chip-internal interrupt pending events.
  4420. * Writing non-zero to intr-mbox-0 additional tells the
  4421. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4422. * event coalescing.
  4423. */
  4424. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4425. if (likely(!tg3_irq_sync(tp)))
  4426. napi_schedule(&tnapi->napi);
  4427. return IRQ_RETVAL(1);
  4428. }
  4429. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4430. {
  4431. struct tg3_napi *tnapi = dev_id;
  4432. struct tg3 *tp = tnapi->tp;
  4433. struct tg3_hw_status *sblk = tnapi->hw_status;
  4434. unsigned int handled = 1;
  4435. /* In INTx mode, it is possible for the interrupt to arrive at
  4436. * the CPU before the status block posted prior to the interrupt.
  4437. * Reading the PCI State register will confirm whether the
  4438. * interrupt is ours and will flush the status block.
  4439. */
  4440. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4441. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4442. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4443. handled = 0;
  4444. goto out;
  4445. }
  4446. }
  4447. /*
  4448. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4449. * chip-internal interrupt pending events.
  4450. * Writing non-zero to intr-mbox-0 additional tells the
  4451. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4452. * event coalescing.
  4453. *
  4454. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4455. * spurious interrupts. The flush impacts performance but
  4456. * excessive spurious interrupts can be worse in some cases.
  4457. */
  4458. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4459. if (tg3_irq_sync(tp))
  4460. goto out;
  4461. sblk->status &= ~SD_STATUS_UPDATED;
  4462. if (likely(tg3_has_work(tnapi))) {
  4463. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4464. napi_schedule(&tnapi->napi);
  4465. } else {
  4466. /* No work, shared interrupt perhaps? re-enable
  4467. * interrupts, and flush that PCI write
  4468. */
  4469. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4470. 0x00000000);
  4471. }
  4472. out:
  4473. return IRQ_RETVAL(handled);
  4474. }
  4475. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4476. {
  4477. struct tg3_napi *tnapi = dev_id;
  4478. struct tg3 *tp = tnapi->tp;
  4479. struct tg3_hw_status *sblk = tnapi->hw_status;
  4480. unsigned int handled = 1;
  4481. /* In INTx mode, it is possible for the interrupt to arrive at
  4482. * the CPU before the status block posted prior to the interrupt.
  4483. * Reading the PCI State register will confirm whether the
  4484. * interrupt is ours and will flush the status block.
  4485. */
  4486. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4487. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4488. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4489. handled = 0;
  4490. goto out;
  4491. }
  4492. }
  4493. /*
  4494. * writing any value to intr-mbox-0 clears PCI INTA# and
  4495. * chip-internal interrupt pending events.
  4496. * writing non-zero to intr-mbox-0 additional tells the
  4497. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4498. * event coalescing.
  4499. *
  4500. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4501. * spurious interrupts. The flush impacts performance but
  4502. * excessive spurious interrupts can be worse in some cases.
  4503. */
  4504. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4505. /*
  4506. * In a shared interrupt configuration, sometimes other devices'
  4507. * interrupts will scream. We record the current status tag here
  4508. * so that the above check can report that the screaming interrupts
  4509. * are unhandled. Eventually they will be silenced.
  4510. */
  4511. tnapi->last_irq_tag = sblk->status_tag;
  4512. if (tg3_irq_sync(tp))
  4513. goto out;
  4514. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4515. napi_schedule(&tnapi->napi);
  4516. out:
  4517. return IRQ_RETVAL(handled);
  4518. }
  4519. /* ISR for interrupt test */
  4520. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4521. {
  4522. struct tg3_napi *tnapi = dev_id;
  4523. struct tg3 *tp = tnapi->tp;
  4524. struct tg3_hw_status *sblk = tnapi->hw_status;
  4525. if ((sblk->status & SD_STATUS_UPDATED) ||
  4526. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4527. tg3_disable_ints(tp);
  4528. return IRQ_RETVAL(1);
  4529. }
  4530. return IRQ_RETVAL(0);
  4531. }
  4532. static int tg3_init_hw(struct tg3 *, int);
  4533. static int tg3_halt(struct tg3 *, int, int);
  4534. /* Restart hardware after configuration changes, self-test, etc.
  4535. * Invoked with tp->lock held.
  4536. */
  4537. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4538. __releases(tp->lock)
  4539. __acquires(tp->lock)
  4540. {
  4541. int err;
  4542. err = tg3_init_hw(tp, reset_phy);
  4543. if (err) {
  4544. netdev_err(tp->dev,
  4545. "Failed to re-initialize device, aborting\n");
  4546. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4547. tg3_full_unlock(tp);
  4548. del_timer_sync(&tp->timer);
  4549. tp->irq_sync = 0;
  4550. tg3_napi_enable(tp);
  4551. dev_close(tp->dev);
  4552. tg3_full_lock(tp, 0);
  4553. }
  4554. return err;
  4555. }
  4556. #ifdef CONFIG_NET_POLL_CONTROLLER
  4557. static void tg3_poll_controller(struct net_device *dev)
  4558. {
  4559. int i;
  4560. struct tg3 *tp = netdev_priv(dev);
  4561. for (i = 0; i < tp->irq_cnt; i++)
  4562. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4563. }
  4564. #endif
  4565. static void tg3_reset_task(struct work_struct *work)
  4566. {
  4567. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4568. int err;
  4569. unsigned int restart_timer;
  4570. tg3_full_lock(tp, 0);
  4571. if (!netif_running(tp->dev)) {
  4572. tg3_full_unlock(tp);
  4573. return;
  4574. }
  4575. tg3_full_unlock(tp);
  4576. tg3_phy_stop(tp);
  4577. tg3_netif_stop(tp);
  4578. tg3_full_lock(tp, 1);
  4579. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4580. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4581. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4582. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4583. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4584. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4585. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4586. }
  4587. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4588. err = tg3_init_hw(tp, 1);
  4589. if (err)
  4590. goto out;
  4591. tg3_netif_start(tp);
  4592. if (restart_timer)
  4593. mod_timer(&tp->timer, jiffies + 1);
  4594. out:
  4595. tg3_full_unlock(tp);
  4596. if (!err)
  4597. tg3_phy_start(tp);
  4598. }
  4599. static void tg3_dump_short_state(struct tg3 *tp)
  4600. {
  4601. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4602. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4603. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4604. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4605. }
  4606. static void tg3_tx_timeout(struct net_device *dev)
  4607. {
  4608. struct tg3 *tp = netdev_priv(dev);
  4609. if (netif_msg_tx_err(tp)) {
  4610. netdev_err(dev, "transmit timed out, resetting\n");
  4611. tg3_dump_short_state(tp);
  4612. }
  4613. schedule_work(&tp->reset_task);
  4614. }
  4615. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4616. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4617. {
  4618. u32 base = (u32) mapping & 0xffffffff;
  4619. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4620. }
  4621. /* Test for DMA addresses > 40-bit */
  4622. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4623. int len)
  4624. {
  4625. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4626. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4627. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4628. return 0;
  4629. #else
  4630. return 0;
  4631. #endif
  4632. }
  4633. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4634. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4635. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4636. struct sk_buff *skb, u32 last_plus_one,
  4637. u32 *start, u32 base_flags, u32 mss)
  4638. {
  4639. struct tg3 *tp = tnapi->tp;
  4640. struct sk_buff *new_skb;
  4641. dma_addr_t new_addr = 0;
  4642. u32 entry = *start;
  4643. int i, ret = 0;
  4644. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4645. new_skb = skb_copy(skb, GFP_ATOMIC);
  4646. else {
  4647. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4648. new_skb = skb_copy_expand(skb,
  4649. skb_headroom(skb) + more_headroom,
  4650. skb_tailroom(skb), GFP_ATOMIC);
  4651. }
  4652. if (!new_skb) {
  4653. ret = -1;
  4654. } else {
  4655. /* New SKB is guaranteed to be linear. */
  4656. entry = *start;
  4657. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4658. PCI_DMA_TODEVICE);
  4659. /* Make sure the mapping succeeded */
  4660. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4661. ret = -1;
  4662. dev_kfree_skb(new_skb);
  4663. new_skb = NULL;
  4664. /* Make sure new skb does not cross any 4G boundaries.
  4665. * Drop the packet if it does.
  4666. */
  4667. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4668. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4669. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4670. PCI_DMA_TODEVICE);
  4671. ret = -1;
  4672. dev_kfree_skb(new_skb);
  4673. new_skb = NULL;
  4674. } else {
  4675. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4676. base_flags, 1 | (mss << 1));
  4677. *start = NEXT_TX(entry);
  4678. }
  4679. }
  4680. /* Now clean up the sw ring entries. */
  4681. i = 0;
  4682. while (entry != last_plus_one) {
  4683. int len;
  4684. if (i == 0)
  4685. len = skb_headlen(skb);
  4686. else
  4687. len = skb_shinfo(skb)->frags[i-1].size;
  4688. pci_unmap_single(tp->pdev,
  4689. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4690. mapping),
  4691. len, PCI_DMA_TODEVICE);
  4692. if (i == 0) {
  4693. tnapi->tx_buffers[entry].skb = new_skb;
  4694. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4695. new_addr);
  4696. } else {
  4697. tnapi->tx_buffers[entry].skb = NULL;
  4698. }
  4699. entry = NEXT_TX(entry);
  4700. i++;
  4701. }
  4702. dev_kfree_skb(skb);
  4703. return ret;
  4704. }
  4705. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4706. dma_addr_t mapping, int len, u32 flags,
  4707. u32 mss_and_is_end)
  4708. {
  4709. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4710. int is_end = (mss_and_is_end & 0x1);
  4711. u32 mss = (mss_and_is_end >> 1);
  4712. u32 vlan_tag = 0;
  4713. if (is_end)
  4714. flags |= TXD_FLAG_END;
  4715. if (flags & TXD_FLAG_VLAN) {
  4716. vlan_tag = flags >> 16;
  4717. flags &= 0xffff;
  4718. }
  4719. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4720. txd->addr_hi = ((u64) mapping >> 32);
  4721. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4722. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4723. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4724. }
  4725. /* hard_start_xmit for devices that don't have any bugs and
  4726. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4727. */
  4728. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4729. struct net_device *dev)
  4730. {
  4731. struct tg3 *tp = netdev_priv(dev);
  4732. u32 len, entry, base_flags, mss;
  4733. dma_addr_t mapping;
  4734. struct tg3_napi *tnapi;
  4735. struct netdev_queue *txq;
  4736. unsigned int i, last;
  4737. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4738. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4739. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4740. tnapi++;
  4741. /* We are running in BH disabled context with netif_tx_lock
  4742. * and TX reclaim runs via tp->napi.poll inside of a software
  4743. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4744. * no IRQ context deadlocks to worry about either. Rejoice!
  4745. */
  4746. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4747. if (!netif_tx_queue_stopped(txq)) {
  4748. netif_tx_stop_queue(txq);
  4749. /* This is a hard error, log it. */
  4750. netdev_err(dev,
  4751. "BUG! Tx Ring full when queue awake!\n");
  4752. }
  4753. return NETDEV_TX_BUSY;
  4754. }
  4755. entry = tnapi->tx_prod;
  4756. base_flags = 0;
  4757. mss = skb_shinfo(skb)->gso_size;
  4758. if (mss) {
  4759. int tcp_opt_len, ip_tcp_len;
  4760. u32 hdrlen;
  4761. if (skb_header_cloned(skb) &&
  4762. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4763. dev_kfree_skb(skb);
  4764. goto out_unlock;
  4765. }
  4766. if (skb_is_gso_v6(skb)) {
  4767. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4768. } else {
  4769. struct iphdr *iph = ip_hdr(skb);
  4770. tcp_opt_len = tcp_optlen(skb);
  4771. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4772. iph->check = 0;
  4773. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4774. hdrlen = ip_tcp_len + tcp_opt_len;
  4775. }
  4776. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4777. mss |= (hdrlen & 0xc) << 12;
  4778. if (hdrlen & 0x10)
  4779. base_flags |= 0x00000010;
  4780. base_flags |= (hdrlen & 0x3e0) << 5;
  4781. } else
  4782. mss |= hdrlen << 9;
  4783. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4784. TXD_FLAG_CPU_POST_DMA);
  4785. tcp_hdr(skb)->check = 0;
  4786. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4787. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4788. }
  4789. if (vlan_tx_tag_present(skb))
  4790. base_flags |= (TXD_FLAG_VLAN |
  4791. (vlan_tx_tag_get(skb) << 16));
  4792. len = skb_headlen(skb);
  4793. /* Queue skb data, a.k.a. the main skb fragment. */
  4794. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4795. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4796. dev_kfree_skb(skb);
  4797. goto out_unlock;
  4798. }
  4799. tnapi->tx_buffers[entry].skb = skb;
  4800. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4801. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4802. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4803. base_flags |= TXD_FLAG_JMB_PKT;
  4804. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4805. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4806. entry = NEXT_TX(entry);
  4807. /* Now loop through additional data fragments, and queue them. */
  4808. if (skb_shinfo(skb)->nr_frags > 0) {
  4809. last = skb_shinfo(skb)->nr_frags - 1;
  4810. for (i = 0; i <= last; i++) {
  4811. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4812. len = frag->size;
  4813. mapping = pci_map_page(tp->pdev,
  4814. frag->page,
  4815. frag->page_offset,
  4816. len, PCI_DMA_TODEVICE);
  4817. if (pci_dma_mapping_error(tp->pdev, mapping))
  4818. goto dma_error;
  4819. tnapi->tx_buffers[entry].skb = NULL;
  4820. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4821. mapping);
  4822. tg3_set_txd(tnapi, entry, mapping, len,
  4823. base_flags, (i == last) | (mss << 1));
  4824. entry = NEXT_TX(entry);
  4825. }
  4826. }
  4827. /* Packets are ready, update Tx producer idx local and on card. */
  4828. tw32_tx_mbox(tnapi->prodmbox, entry);
  4829. tnapi->tx_prod = entry;
  4830. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4831. netif_tx_stop_queue(txq);
  4832. /* netif_tx_stop_queue() must be done before checking
  4833. * checking tx index in tg3_tx_avail() below, because in
  4834. * tg3_tx(), we update tx index before checking for
  4835. * netif_tx_queue_stopped().
  4836. */
  4837. smp_mb();
  4838. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4839. netif_tx_wake_queue(txq);
  4840. }
  4841. out_unlock:
  4842. mmiowb();
  4843. return NETDEV_TX_OK;
  4844. dma_error:
  4845. last = i;
  4846. entry = tnapi->tx_prod;
  4847. tnapi->tx_buffers[entry].skb = NULL;
  4848. pci_unmap_single(tp->pdev,
  4849. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4850. skb_headlen(skb),
  4851. PCI_DMA_TODEVICE);
  4852. for (i = 0; i <= last; i++) {
  4853. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4854. entry = NEXT_TX(entry);
  4855. pci_unmap_page(tp->pdev,
  4856. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4857. mapping),
  4858. frag->size, PCI_DMA_TODEVICE);
  4859. }
  4860. dev_kfree_skb(skb);
  4861. return NETDEV_TX_OK;
  4862. }
  4863. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4864. struct net_device *);
  4865. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4866. * TSO header is greater than 80 bytes.
  4867. */
  4868. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4869. {
  4870. struct sk_buff *segs, *nskb;
  4871. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4872. /* Estimate the number of fragments in the worst case */
  4873. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4874. netif_stop_queue(tp->dev);
  4875. /* netif_tx_stop_queue() must be done before checking
  4876. * checking tx index in tg3_tx_avail() below, because in
  4877. * tg3_tx(), we update tx index before checking for
  4878. * netif_tx_queue_stopped().
  4879. */
  4880. smp_mb();
  4881. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4882. return NETDEV_TX_BUSY;
  4883. netif_wake_queue(tp->dev);
  4884. }
  4885. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4886. if (IS_ERR(segs))
  4887. goto tg3_tso_bug_end;
  4888. do {
  4889. nskb = segs;
  4890. segs = segs->next;
  4891. nskb->next = NULL;
  4892. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4893. } while (segs);
  4894. tg3_tso_bug_end:
  4895. dev_kfree_skb(skb);
  4896. return NETDEV_TX_OK;
  4897. }
  4898. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4899. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4900. */
  4901. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4902. struct net_device *dev)
  4903. {
  4904. struct tg3 *tp = netdev_priv(dev);
  4905. u32 len, entry, base_flags, mss;
  4906. int would_hit_hwbug;
  4907. dma_addr_t mapping;
  4908. struct tg3_napi *tnapi;
  4909. struct netdev_queue *txq;
  4910. unsigned int i, last;
  4911. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4912. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4913. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4914. tnapi++;
  4915. /* We are running in BH disabled context with netif_tx_lock
  4916. * and TX reclaim runs via tp->napi.poll inside of a software
  4917. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4918. * no IRQ context deadlocks to worry about either. Rejoice!
  4919. */
  4920. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4921. if (!netif_tx_queue_stopped(txq)) {
  4922. netif_tx_stop_queue(txq);
  4923. /* This is a hard error, log it. */
  4924. netdev_err(dev,
  4925. "BUG! Tx Ring full when queue awake!\n");
  4926. }
  4927. return NETDEV_TX_BUSY;
  4928. }
  4929. entry = tnapi->tx_prod;
  4930. base_flags = 0;
  4931. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4932. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4933. mss = skb_shinfo(skb)->gso_size;
  4934. if (mss) {
  4935. struct iphdr *iph;
  4936. u32 tcp_opt_len, hdr_len;
  4937. if (skb_header_cloned(skb) &&
  4938. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4939. dev_kfree_skb(skb);
  4940. goto out_unlock;
  4941. }
  4942. iph = ip_hdr(skb);
  4943. tcp_opt_len = tcp_optlen(skb);
  4944. if (skb_is_gso_v6(skb)) {
  4945. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4946. } else {
  4947. u32 ip_tcp_len;
  4948. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4949. hdr_len = ip_tcp_len + tcp_opt_len;
  4950. iph->check = 0;
  4951. iph->tot_len = htons(mss + hdr_len);
  4952. }
  4953. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4954. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4955. return tg3_tso_bug(tp, skb);
  4956. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4957. TXD_FLAG_CPU_POST_DMA);
  4958. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4959. tcp_hdr(skb)->check = 0;
  4960. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4961. } else
  4962. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4963. iph->daddr, 0,
  4964. IPPROTO_TCP,
  4965. 0);
  4966. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4967. mss |= (hdr_len & 0xc) << 12;
  4968. if (hdr_len & 0x10)
  4969. base_flags |= 0x00000010;
  4970. base_flags |= (hdr_len & 0x3e0) << 5;
  4971. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4972. mss |= hdr_len << 9;
  4973. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4975. if (tcp_opt_len || iph->ihl > 5) {
  4976. int tsflags;
  4977. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4978. mss |= (tsflags << 11);
  4979. }
  4980. } else {
  4981. if (tcp_opt_len || iph->ihl > 5) {
  4982. int tsflags;
  4983. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4984. base_flags |= tsflags << 12;
  4985. }
  4986. }
  4987. }
  4988. if (vlan_tx_tag_present(skb))
  4989. base_flags |= (TXD_FLAG_VLAN |
  4990. (vlan_tx_tag_get(skb) << 16));
  4991. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4992. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4993. base_flags |= TXD_FLAG_JMB_PKT;
  4994. len = skb_headlen(skb);
  4995. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4996. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4997. dev_kfree_skb(skb);
  4998. goto out_unlock;
  4999. }
  5000. tnapi->tx_buffers[entry].skb = skb;
  5001. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5002. would_hit_hwbug = 0;
  5003. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5004. would_hit_hwbug = 1;
  5005. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5006. tg3_4g_overflow_test(mapping, len))
  5007. would_hit_hwbug = 1;
  5008. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5009. tg3_40bit_overflow_test(tp, mapping, len))
  5010. would_hit_hwbug = 1;
  5011. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5012. would_hit_hwbug = 1;
  5013. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5014. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5015. entry = NEXT_TX(entry);
  5016. /* Now loop through additional data fragments, and queue them. */
  5017. if (skb_shinfo(skb)->nr_frags > 0) {
  5018. last = skb_shinfo(skb)->nr_frags - 1;
  5019. for (i = 0; i <= last; i++) {
  5020. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5021. len = frag->size;
  5022. mapping = pci_map_page(tp->pdev,
  5023. frag->page,
  5024. frag->page_offset,
  5025. len, PCI_DMA_TODEVICE);
  5026. tnapi->tx_buffers[entry].skb = NULL;
  5027. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5028. mapping);
  5029. if (pci_dma_mapping_error(tp->pdev, mapping))
  5030. goto dma_error;
  5031. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5032. len <= 8)
  5033. would_hit_hwbug = 1;
  5034. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5035. tg3_4g_overflow_test(mapping, len))
  5036. would_hit_hwbug = 1;
  5037. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5038. tg3_40bit_overflow_test(tp, mapping, len))
  5039. would_hit_hwbug = 1;
  5040. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5041. tg3_set_txd(tnapi, entry, mapping, len,
  5042. base_flags, (i == last)|(mss << 1));
  5043. else
  5044. tg3_set_txd(tnapi, entry, mapping, len,
  5045. base_flags, (i == last));
  5046. entry = NEXT_TX(entry);
  5047. }
  5048. }
  5049. if (would_hit_hwbug) {
  5050. u32 last_plus_one = entry;
  5051. u32 start;
  5052. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5053. start &= (TG3_TX_RING_SIZE - 1);
  5054. /* If the workaround fails due to memory/mapping
  5055. * failure, silently drop this packet.
  5056. */
  5057. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5058. &start, base_flags, mss))
  5059. goto out_unlock;
  5060. entry = start;
  5061. }
  5062. /* Packets are ready, update Tx producer idx local and on card. */
  5063. tw32_tx_mbox(tnapi->prodmbox, entry);
  5064. tnapi->tx_prod = entry;
  5065. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5066. netif_tx_stop_queue(txq);
  5067. /* netif_tx_stop_queue() must be done before checking
  5068. * checking tx index in tg3_tx_avail() below, because in
  5069. * tg3_tx(), we update tx index before checking for
  5070. * netif_tx_queue_stopped().
  5071. */
  5072. smp_mb();
  5073. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5074. netif_tx_wake_queue(txq);
  5075. }
  5076. out_unlock:
  5077. mmiowb();
  5078. return NETDEV_TX_OK;
  5079. dma_error:
  5080. last = i;
  5081. entry = tnapi->tx_prod;
  5082. tnapi->tx_buffers[entry].skb = NULL;
  5083. pci_unmap_single(tp->pdev,
  5084. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5085. skb_headlen(skb),
  5086. PCI_DMA_TODEVICE);
  5087. for (i = 0; i <= last; i++) {
  5088. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5089. entry = NEXT_TX(entry);
  5090. pci_unmap_page(tp->pdev,
  5091. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5092. mapping),
  5093. frag->size, PCI_DMA_TODEVICE);
  5094. }
  5095. dev_kfree_skb(skb);
  5096. return NETDEV_TX_OK;
  5097. }
  5098. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5099. int new_mtu)
  5100. {
  5101. dev->mtu = new_mtu;
  5102. if (new_mtu > ETH_DATA_LEN) {
  5103. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5104. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5105. ethtool_op_set_tso(dev, 0);
  5106. } else {
  5107. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5108. }
  5109. } else {
  5110. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5111. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5112. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5113. }
  5114. }
  5115. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5116. {
  5117. struct tg3 *tp = netdev_priv(dev);
  5118. int err;
  5119. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5120. return -EINVAL;
  5121. if (!netif_running(dev)) {
  5122. /* We'll just catch it later when the
  5123. * device is up'd.
  5124. */
  5125. tg3_set_mtu(dev, tp, new_mtu);
  5126. return 0;
  5127. }
  5128. tg3_phy_stop(tp);
  5129. tg3_netif_stop(tp);
  5130. tg3_full_lock(tp, 1);
  5131. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5132. tg3_set_mtu(dev, tp, new_mtu);
  5133. err = tg3_restart_hw(tp, 0);
  5134. if (!err)
  5135. tg3_netif_start(tp);
  5136. tg3_full_unlock(tp);
  5137. if (!err)
  5138. tg3_phy_start(tp);
  5139. return err;
  5140. }
  5141. static void tg3_rx_prodring_free(struct tg3 *tp,
  5142. struct tg3_rx_prodring_set *tpr)
  5143. {
  5144. int i;
  5145. if (tpr != &tp->napi[0].prodring) {
  5146. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5147. i = (i + 1) & tp->rx_std_ring_mask)
  5148. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5149. tp->rx_pkt_map_sz);
  5150. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5151. for (i = tpr->rx_jmb_cons_idx;
  5152. i != tpr->rx_jmb_prod_idx;
  5153. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5154. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5155. TG3_RX_JMB_MAP_SZ);
  5156. }
  5157. }
  5158. return;
  5159. }
  5160. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5161. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5162. tp->rx_pkt_map_sz);
  5163. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5164. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5165. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5166. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5167. TG3_RX_JMB_MAP_SZ);
  5168. }
  5169. }
  5170. /* Initialize rx rings for packet processing.
  5171. *
  5172. * The chip has been shut down and the driver detached from
  5173. * the networking, so no interrupts or new tx packets will
  5174. * end up in the driver. tp->{tx,}lock are held and thus
  5175. * we may not sleep.
  5176. */
  5177. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5178. struct tg3_rx_prodring_set *tpr)
  5179. {
  5180. u32 i, rx_pkt_dma_sz;
  5181. tpr->rx_std_cons_idx = 0;
  5182. tpr->rx_std_prod_idx = 0;
  5183. tpr->rx_jmb_cons_idx = 0;
  5184. tpr->rx_jmb_prod_idx = 0;
  5185. if (tpr != &tp->napi[0].prodring) {
  5186. memset(&tpr->rx_std_buffers[0], 0,
  5187. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5188. if (tpr->rx_jmb_buffers)
  5189. memset(&tpr->rx_jmb_buffers[0], 0,
  5190. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5191. goto done;
  5192. }
  5193. /* Zero out all descriptors. */
  5194. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5195. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5196. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5197. tp->dev->mtu > ETH_DATA_LEN)
  5198. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5199. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5200. /* Initialize invariants of the rings, we only set this
  5201. * stuff once. This works because the card does not
  5202. * write into the rx buffer posting rings.
  5203. */
  5204. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5205. struct tg3_rx_buffer_desc *rxd;
  5206. rxd = &tpr->rx_std[i];
  5207. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5208. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5209. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5210. (i << RXD_OPAQUE_INDEX_SHIFT));
  5211. }
  5212. /* Now allocate fresh SKBs for each rx ring. */
  5213. for (i = 0; i < tp->rx_pending; i++) {
  5214. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5215. netdev_warn(tp->dev,
  5216. "Using a smaller RX standard ring. Only "
  5217. "%d out of %d buffers were allocated "
  5218. "successfully\n", i, tp->rx_pending);
  5219. if (i == 0)
  5220. goto initfail;
  5221. tp->rx_pending = i;
  5222. break;
  5223. }
  5224. }
  5225. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5226. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5227. goto done;
  5228. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5229. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5230. goto done;
  5231. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5232. struct tg3_rx_buffer_desc *rxd;
  5233. rxd = &tpr->rx_jmb[i].std;
  5234. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5235. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5236. RXD_FLAG_JUMBO;
  5237. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5238. (i << RXD_OPAQUE_INDEX_SHIFT));
  5239. }
  5240. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5241. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5242. netdev_warn(tp->dev,
  5243. "Using a smaller RX jumbo ring. Only %d "
  5244. "out of %d buffers were allocated "
  5245. "successfully\n", i, tp->rx_jumbo_pending);
  5246. if (i == 0)
  5247. goto initfail;
  5248. tp->rx_jumbo_pending = i;
  5249. break;
  5250. }
  5251. }
  5252. done:
  5253. return 0;
  5254. initfail:
  5255. tg3_rx_prodring_free(tp, tpr);
  5256. return -ENOMEM;
  5257. }
  5258. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5259. struct tg3_rx_prodring_set *tpr)
  5260. {
  5261. kfree(tpr->rx_std_buffers);
  5262. tpr->rx_std_buffers = NULL;
  5263. kfree(tpr->rx_jmb_buffers);
  5264. tpr->rx_jmb_buffers = NULL;
  5265. if (tpr->rx_std) {
  5266. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5267. tpr->rx_std, tpr->rx_std_mapping);
  5268. tpr->rx_std = NULL;
  5269. }
  5270. if (tpr->rx_jmb) {
  5271. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5272. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5273. tpr->rx_jmb = NULL;
  5274. }
  5275. }
  5276. static int tg3_rx_prodring_init(struct tg3 *tp,
  5277. struct tg3_rx_prodring_set *tpr)
  5278. {
  5279. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5280. GFP_KERNEL);
  5281. if (!tpr->rx_std_buffers)
  5282. return -ENOMEM;
  5283. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5284. TG3_RX_STD_RING_BYTES(tp),
  5285. &tpr->rx_std_mapping,
  5286. GFP_KERNEL);
  5287. if (!tpr->rx_std)
  5288. goto err_out;
  5289. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5290. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5291. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5292. GFP_KERNEL);
  5293. if (!tpr->rx_jmb_buffers)
  5294. goto err_out;
  5295. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5296. TG3_RX_JMB_RING_BYTES(tp),
  5297. &tpr->rx_jmb_mapping,
  5298. GFP_KERNEL);
  5299. if (!tpr->rx_jmb)
  5300. goto err_out;
  5301. }
  5302. return 0;
  5303. err_out:
  5304. tg3_rx_prodring_fini(tp, tpr);
  5305. return -ENOMEM;
  5306. }
  5307. /* Free up pending packets in all rx/tx rings.
  5308. *
  5309. * The chip has been shut down and the driver detached from
  5310. * the networking, so no interrupts or new tx packets will
  5311. * end up in the driver. tp->{tx,}lock is not held and we are not
  5312. * in an interrupt context and thus may sleep.
  5313. */
  5314. static void tg3_free_rings(struct tg3 *tp)
  5315. {
  5316. int i, j;
  5317. for (j = 0; j < tp->irq_cnt; j++) {
  5318. struct tg3_napi *tnapi = &tp->napi[j];
  5319. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5320. if (!tnapi->tx_buffers)
  5321. continue;
  5322. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5323. struct ring_info *txp;
  5324. struct sk_buff *skb;
  5325. unsigned int k;
  5326. txp = &tnapi->tx_buffers[i];
  5327. skb = txp->skb;
  5328. if (skb == NULL) {
  5329. i++;
  5330. continue;
  5331. }
  5332. pci_unmap_single(tp->pdev,
  5333. dma_unmap_addr(txp, mapping),
  5334. skb_headlen(skb),
  5335. PCI_DMA_TODEVICE);
  5336. txp->skb = NULL;
  5337. i++;
  5338. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5339. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5340. pci_unmap_page(tp->pdev,
  5341. dma_unmap_addr(txp, mapping),
  5342. skb_shinfo(skb)->frags[k].size,
  5343. PCI_DMA_TODEVICE);
  5344. i++;
  5345. }
  5346. dev_kfree_skb_any(skb);
  5347. }
  5348. }
  5349. }
  5350. /* Initialize tx/rx rings for packet processing.
  5351. *
  5352. * The chip has been shut down and the driver detached from
  5353. * the networking, so no interrupts or new tx packets will
  5354. * end up in the driver. tp->{tx,}lock are held and thus
  5355. * we may not sleep.
  5356. */
  5357. static int tg3_init_rings(struct tg3 *tp)
  5358. {
  5359. int i;
  5360. /* Free up all the SKBs. */
  5361. tg3_free_rings(tp);
  5362. for (i = 0; i < tp->irq_cnt; i++) {
  5363. struct tg3_napi *tnapi = &tp->napi[i];
  5364. tnapi->last_tag = 0;
  5365. tnapi->last_irq_tag = 0;
  5366. tnapi->hw_status->status = 0;
  5367. tnapi->hw_status->status_tag = 0;
  5368. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5369. tnapi->tx_prod = 0;
  5370. tnapi->tx_cons = 0;
  5371. if (tnapi->tx_ring)
  5372. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5373. tnapi->rx_rcb_ptr = 0;
  5374. if (tnapi->rx_rcb)
  5375. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5376. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5377. tg3_free_rings(tp);
  5378. return -ENOMEM;
  5379. }
  5380. }
  5381. return 0;
  5382. }
  5383. /*
  5384. * Must not be invoked with interrupt sources disabled and
  5385. * the hardware shutdown down.
  5386. */
  5387. static void tg3_free_consistent(struct tg3 *tp)
  5388. {
  5389. int i;
  5390. for (i = 0; i < tp->irq_cnt; i++) {
  5391. struct tg3_napi *tnapi = &tp->napi[i];
  5392. if (tnapi->tx_ring) {
  5393. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5394. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5395. tnapi->tx_ring = NULL;
  5396. }
  5397. kfree(tnapi->tx_buffers);
  5398. tnapi->tx_buffers = NULL;
  5399. if (tnapi->rx_rcb) {
  5400. dma_free_coherent(&tp->pdev->dev,
  5401. TG3_RX_RCB_RING_BYTES(tp),
  5402. tnapi->rx_rcb,
  5403. tnapi->rx_rcb_mapping);
  5404. tnapi->rx_rcb = NULL;
  5405. }
  5406. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5407. if (tnapi->hw_status) {
  5408. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5409. tnapi->hw_status,
  5410. tnapi->status_mapping);
  5411. tnapi->hw_status = NULL;
  5412. }
  5413. }
  5414. if (tp->hw_stats) {
  5415. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5416. tp->hw_stats, tp->stats_mapping);
  5417. tp->hw_stats = NULL;
  5418. }
  5419. }
  5420. /*
  5421. * Must not be invoked with interrupt sources disabled and
  5422. * the hardware shutdown down. Can sleep.
  5423. */
  5424. static int tg3_alloc_consistent(struct tg3 *tp)
  5425. {
  5426. int i;
  5427. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5428. sizeof(struct tg3_hw_stats),
  5429. &tp->stats_mapping,
  5430. GFP_KERNEL);
  5431. if (!tp->hw_stats)
  5432. goto err_out;
  5433. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5434. for (i = 0; i < tp->irq_cnt; i++) {
  5435. struct tg3_napi *tnapi = &tp->napi[i];
  5436. struct tg3_hw_status *sblk;
  5437. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5438. TG3_HW_STATUS_SIZE,
  5439. &tnapi->status_mapping,
  5440. GFP_KERNEL);
  5441. if (!tnapi->hw_status)
  5442. goto err_out;
  5443. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5444. sblk = tnapi->hw_status;
  5445. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5446. goto err_out;
  5447. /* If multivector TSS is enabled, vector 0 does not handle
  5448. * tx interrupts. Don't allocate any resources for it.
  5449. */
  5450. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5451. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5452. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5453. TG3_TX_RING_SIZE,
  5454. GFP_KERNEL);
  5455. if (!tnapi->tx_buffers)
  5456. goto err_out;
  5457. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5458. TG3_TX_RING_BYTES,
  5459. &tnapi->tx_desc_mapping,
  5460. GFP_KERNEL);
  5461. if (!tnapi->tx_ring)
  5462. goto err_out;
  5463. }
  5464. /*
  5465. * When RSS is enabled, the status block format changes
  5466. * slightly. The "rx_jumbo_consumer", "reserved",
  5467. * and "rx_mini_consumer" members get mapped to the
  5468. * other three rx return ring producer indexes.
  5469. */
  5470. switch (i) {
  5471. default:
  5472. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5473. break;
  5474. case 2:
  5475. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5476. break;
  5477. case 3:
  5478. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5479. break;
  5480. case 4:
  5481. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5482. break;
  5483. }
  5484. /*
  5485. * If multivector RSS is enabled, vector 0 does not handle
  5486. * rx or tx interrupts. Don't allocate any resources for it.
  5487. */
  5488. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5489. continue;
  5490. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5491. TG3_RX_RCB_RING_BYTES(tp),
  5492. &tnapi->rx_rcb_mapping,
  5493. GFP_KERNEL);
  5494. if (!tnapi->rx_rcb)
  5495. goto err_out;
  5496. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5497. }
  5498. return 0;
  5499. err_out:
  5500. tg3_free_consistent(tp);
  5501. return -ENOMEM;
  5502. }
  5503. #define MAX_WAIT_CNT 1000
  5504. /* To stop a block, clear the enable bit and poll till it
  5505. * clears. tp->lock is held.
  5506. */
  5507. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5508. {
  5509. unsigned int i;
  5510. u32 val;
  5511. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5512. switch (ofs) {
  5513. case RCVLSC_MODE:
  5514. case DMAC_MODE:
  5515. case MBFREE_MODE:
  5516. case BUFMGR_MODE:
  5517. case MEMARB_MODE:
  5518. /* We can't enable/disable these bits of the
  5519. * 5705/5750, just say success.
  5520. */
  5521. return 0;
  5522. default:
  5523. break;
  5524. }
  5525. }
  5526. val = tr32(ofs);
  5527. val &= ~enable_bit;
  5528. tw32_f(ofs, val);
  5529. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5530. udelay(100);
  5531. val = tr32(ofs);
  5532. if ((val & enable_bit) == 0)
  5533. break;
  5534. }
  5535. if (i == MAX_WAIT_CNT && !silent) {
  5536. dev_err(&tp->pdev->dev,
  5537. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5538. ofs, enable_bit);
  5539. return -ENODEV;
  5540. }
  5541. return 0;
  5542. }
  5543. /* tp->lock is held. */
  5544. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5545. {
  5546. int i, err;
  5547. tg3_disable_ints(tp);
  5548. tp->rx_mode &= ~RX_MODE_ENABLE;
  5549. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5550. udelay(10);
  5551. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5552. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5553. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5554. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5561. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5562. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5563. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5564. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5565. tw32_f(MAC_MODE, tp->mac_mode);
  5566. udelay(40);
  5567. tp->tx_mode &= ~TX_MODE_ENABLE;
  5568. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5569. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5570. udelay(100);
  5571. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5572. break;
  5573. }
  5574. if (i >= MAX_WAIT_CNT) {
  5575. dev_err(&tp->pdev->dev,
  5576. "%s timed out, TX_MODE_ENABLE will not clear "
  5577. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5578. err |= -ENODEV;
  5579. }
  5580. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5581. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5582. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5583. tw32(FTQ_RESET, 0xffffffff);
  5584. tw32(FTQ_RESET, 0x00000000);
  5585. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5586. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5587. for (i = 0; i < tp->irq_cnt; i++) {
  5588. struct tg3_napi *tnapi = &tp->napi[i];
  5589. if (tnapi->hw_status)
  5590. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5591. }
  5592. if (tp->hw_stats)
  5593. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5594. return err;
  5595. }
  5596. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5597. {
  5598. int i;
  5599. u32 apedata;
  5600. /* NCSI does not support APE events */
  5601. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5602. return;
  5603. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5604. if (apedata != APE_SEG_SIG_MAGIC)
  5605. return;
  5606. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5607. if (!(apedata & APE_FW_STATUS_READY))
  5608. return;
  5609. /* Wait for up to 1 millisecond for APE to service previous event. */
  5610. for (i = 0; i < 10; i++) {
  5611. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5612. return;
  5613. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5614. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5615. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5616. event | APE_EVENT_STATUS_EVENT_PENDING);
  5617. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5618. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5619. break;
  5620. udelay(100);
  5621. }
  5622. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5623. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5624. }
  5625. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5626. {
  5627. u32 event;
  5628. u32 apedata;
  5629. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5630. return;
  5631. switch (kind) {
  5632. case RESET_KIND_INIT:
  5633. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5634. APE_HOST_SEG_SIG_MAGIC);
  5635. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5636. APE_HOST_SEG_LEN_MAGIC);
  5637. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5638. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5639. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5640. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5641. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5642. APE_HOST_BEHAV_NO_PHYLOCK);
  5643. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5644. TG3_APE_HOST_DRVR_STATE_START);
  5645. event = APE_EVENT_STATUS_STATE_START;
  5646. break;
  5647. case RESET_KIND_SHUTDOWN:
  5648. /* With the interface we are currently using,
  5649. * APE does not track driver state. Wiping
  5650. * out the HOST SEGMENT SIGNATURE forces
  5651. * the APE to assume OS absent status.
  5652. */
  5653. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5654. if (device_may_wakeup(&tp->pdev->dev) &&
  5655. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5656. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5657. TG3_APE_HOST_WOL_SPEED_AUTO);
  5658. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5659. } else
  5660. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5661. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5662. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5663. break;
  5664. case RESET_KIND_SUSPEND:
  5665. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5666. break;
  5667. default:
  5668. return;
  5669. }
  5670. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5671. tg3_ape_send_event(tp, event);
  5672. }
  5673. /* tp->lock is held. */
  5674. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5675. {
  5676. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5677. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5678. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5679. switch (kind) {
  5680. case RESET_KIND_INIT:
  5681. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5682. DRV_STATE_START);
  5683. break;
  5684. case RESET_KIND_SHUTDOWN:
  5685. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5686. DRV_STATE_UNLOAD);
  5687. break;
  5688. case RESET_KIND_SUSPEND:
  5689. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5690. DRV_STATE_SUSPEND);
  5691. break;
  5692. default:
  5693. break;
  5694. }
  5695. }
  5696. if (kind == RESET_KIND_INIT ||
  5697. kind == RESET_KIND_SUSPEND)
  5698. tg3_ape_driver_state_change(tp, kind);
  5699. }
  5700. /* tp->lock is held. */
  5701. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5702. {
  5703. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5704. switch (kind) {
  5705. case RESET_KIND_INIT:
  5706. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5707. DRV_STATE_START_DONE);
  5708. break;
  5709. case RESET_KIND_SHUTDOWN:
  5710. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5711. DRV_STATE_UNLOAD_DONE);
  5712. break;
  5713. default:
  5714. break;
  5715. }
  5716. }
  5717. if (kind == RESET_KIND_SHUTDOWN)
  5718. tg3_ape_driver_state_change(tp, kind);
  5719. }
  5720. /* tp->lock is held. */
  5721. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5722. {
  5723. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5724. switch (kind) {
  5725. case RESET_KIND_INIT:
  5726. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5727. DRV_STATE_START);
  5728. break;
  5729. case RESET_KIND_SHUTDOWN:
  5730. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5731. DRV_STATE_UNLOAD);
  5732. break;
  5733. case RESET_KIND_SUSPEND:
  5734. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5735. DRV_STATE_SUSPEND);
  5736. break;
  5737. default:
  5738. break;
  5739. }
  5740. }
  5741. }
  5742. static int tg3_poll_fw(struct tg3 *tp)
  5743. {
  5744. int i;
  5745. u32 val;
  5746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5747. /* Wait up to 20ms for init done. */
  5748. for (i = 0; i < 200; i++) {
  5749. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5750. return 0;
  5751. udelay(100);
  5752. }
  5753. return -ENODEV;
  5754. }
  5755. /* Wait for firmware initialization to complete. */
  5756. for (i = 0; i < 100000; i++) {
  5757. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5758. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5759. break;
  5760. udelay(10);
  5761. }
  5762. /* Chip might not be fitted with firmware. Some Sun onboard
  5763. * parts are configured like that. So don't signal the timeout
  5764. * of the above loop as an error, but do report the lack of
  5765. * running firmware once.
  5766. */
  5767. if (i >= 100000 &&
  5768. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5769. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5770. netdev_info(tp->dev, "No firmware running\n");
  5771. }
  5772. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5773. /* The 57765 A0 needs a little more
  5774. * time to do some important work.
  5775. */
  5776. mdelay(10);
  5777. }
  5778. return 0;
  5779. }
  5780. /* Save PCI command register before chip reset */
  5781. static void tg3_save_pci_state(struct tg3 *tp)
  5782. {
  5783. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5784. }
  5785. /* Restore PCI state after chip reset */
  5786. static void tg3_restore_pci_state(struct tg3 *tp)
  5787. {
  5788. u32 val;
  5789. /* Re-enable indirect register accesses. */
  5790. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5791. tp->misc_host_ctrl);
  5792. /* Set MAX PCI retry to zero. */
  5793. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5794. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5795. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5796. val |= PCISTATE_RETRY_SAME_DMA;
  5797. /* Allow reads and writes to the APE register and memory space. */
  5798. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5799. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5800. PCISTATE_ALLOW_APE_SHMEM_WR |
  5801. PCISTATE_ALLOW_APE_PSPACE_WR;
  5802. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5803. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5804. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5805. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5806. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5807. else {
  5808. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5809. tp->pci_cacheline_sz);
  5810. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5811. tp->pci_lat_timer);
  5812. }
  5813. }
  5814. /* Make sure PCI-X relaxed ordering bit is clear. */
  5815. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5816. u16 pcix_cmd;
  5817. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5818. &pcix_cmd);
  5819. pcix_cmd &= ~PCI_X_CMD_ERO;
  5820. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5821. pcix_cmd);
  5822. }
  5823. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5824. /* Chip reset on 5780 will reset MSI enable bit,
  5825. * so need to restore it.
  5826. */
  5827. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5828. u16 ctrl;
  5829. pci_read_config_word(tp->pdev,
  5830. tp->msi_cap + PCI_MSI_FLAGS,
  5831. &ctrl);
  5832. pci_write_config_word(tp->pdev,
  5833. tp->msi_cap + PCI_MSI_FLAGS,
  5834. ctrl | PCI_MSI_FLAGS_ENABLE);
  5835. val = tr32(MSGINT_MODE);
  5836. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5837. }
  5838. }
  5839. }
  5840. static void tg3_stop_fw(struct tg3 *);
  5841. /* tp->lock is held. */
  5842. static int tg3_chip_reset(struct tg3 *tp)
  5843. {
  5844. u32 val;
  5845. void (*write_op)(struct tg3 *, u32, u32);
  5846. int i, err;
  5847. tg3_nvram_lock(tp);
  5848. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5849. /* No matching tg3_nvram_unlock() after this because
  5850. * chip reset below will undo the nvram lock.
  5851. */
  5852. tp->nvram_lock_cnt = 0;
  5853. /* GRC_MISC_CFG core clock reset will clear the memory
  5854. * enable bit in PCI register 4 and the MSI enable bit
  5855. * on some chips, so we save relevant registers here.
  5856. */
  5857. tg3_save_pci_state(tp);
  5858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5859. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5860. tw32(GRC_FASTBOOT_PC, 0);
  5861. /*
  5862. * We must avoid the readl() that normally takes place.
  5863. * It locks machines, causes machine checks, and other
  5864. * fun things. So, temporarily disable the 5701
  5865. * hardware workaround, while we do the reset.
  5866. */
  5867. write_op = tp->write32;
  5868. if (write_op == tg3_write_flush_reg32)
  5869. tp->write32 = tg3_write32;
  5870. /* Prevent the irq handler from reading or writing PCI registers
  5871. * during chip reset when the memory enable bit in the PCI command
  5872. * register may be cleared. The chip does not generate interrupt
  5873. * at this time, but the irq handler may still be called due to irq
  5874. * sharing or irqpoll.
  5875. */
  5876. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5877. for (i = 0; i < tp->irq_cnt; i++) {
  5878. struct tg3_napi *tnapi = &tp->napi[i];
  5879. if (tnapi->hw_status) {
  5880. tnapi->hw_status->status = 0;
  5881. tnapi->hw_status->status_tag = 0;
  5882. }
  5883. tnapi->last_tag = 0;
  5884. tnapi->last_irq_tag = 0;
  5885. }
  5886. smp_mb();
  5887. for (i = 0; i < tp->irq_cnt; i++)
  5888. synchronize_irq(tp->napi[i].irq_vec);
  5889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5890. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5891. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5892. }
  5893. /* do the reset */
  5894. val = GRC_MISC_CFG_CORECLK_RESET;
  5895. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5896. /* Force PCIe 1.0a mode */
  5897. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5898. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5899. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5900. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5901. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5902. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5903. tw32(GRC_MISC_CFG, (1 << 29));
  5904. val |= (1 << 29);
  5905. }
  5906. }
  5907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5908. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5909. tw32(GRC_VCPU_EXT_CTRL,
  5910. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5911. }
  5912. /* Manage gphy power for all CPMU absent PCIe devices. */
  5913. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5914. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5915. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5916. tw32(GRC_MISC_CFG, val);
  5917. /* restore 5701 hardware bug workaround write method */
  5918. tp->write32 = write_op;
  5919. /* Unfortunately, we have to delay before the PCI read back.
  5920. * Some 575X chips even will not respond to a PCI cfg access
  5921. * when the reset command is given to the chip.
  5922. *
  5923. * How do these hardware designers expect things to work
  5924. * properly if the PCI write is posted for a long period
  5925. * of time? It is always necessary to have some method by
  5926. * which a register read back can occur to push the write
  5927. * out which does the reset.
  5928. *
  5929. * For most tg3 variants the trick below was working.
  5930. * Ho hum...
  5931. */
  5932. udelay(120);
  5933. /* Flush PCI posted writes. The normal MMIO registers
  5934. * are inaccessible at this time so this is the only
  5935. * way to make this reliably (actually, this is no longer
  5936. * the case, see above). I tried to use indirect
  5937. * register read/write but this upset some 5701 variants.
  5938. */
  5939. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5940. udelay(120);
  5941. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5942. u16 val16;
  5943. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5944. int i;
  5945. u32 cfg_val;
  5946. /* Wait for link training to complete. */
  5947. for (i = 0; i < 5000; i++)
  5948. udelay(100);
  5949. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5950. pci_write_config_dword(tp->pdev, 0xc4,
  5951. cfg_val | (1 << 15));
  5952. }
  5953. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5954. pci_read_config_word(tp->pdev,
  5955. tp->pcie_cap + PCI_EXP_DEVCTL,
  5956. &val16);
  5957. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5958. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5959. /*
  5960. * Older PCIe devices only support the 128 byte
  5961. * MPS setting. Enforce the restriction.
  5962. */
  5963. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5964. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5965. pci_write_config_word(tp->pdev,
  5966. tp->pcie_cap + PCI_EXP_DEVCTL,
  5967. val16);
  5968. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5969. /* Clear error status */
  5970. pci_write_config_word(tp->pdev,
  5971. tp->pcie_cap + PCI_EXP_DEVSTA,
  5972. PCI_EXP_DEVSTA_CED |
  5973. PCI_EXP_DEVSTA_NFED |
  5974. PCI_EXP_DEVSTA_FED |
  5975. PCI_EXP_DEVSTA_URD);
  5976. }
  5977. tg3_restore_pci_state(tp);
  5978. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5979. val = 0;
  5980. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5981. val = tr32(MEMARB_MODE);
  5982. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5983. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5984. tg3_stop_fw(tp);
  5985. tw32(0x5000, 0x400);
  5986. }
  5987. tw32(GRC_MODE, tp->grc_mode);
  5988. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5989. val = tr32(0xc4);
  5990. tw32(0xc4, val | (1 << 15));
  5991. }
  5992. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5994. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5995. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5996. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5997. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5998. }
  5999. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6000. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6001. MAC_MODE_APE_RX_EN |
  6002. MAC_MODE_TDE_ENABLE;
  6003. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6004. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6005. val = tp->mac_mode;
  6006. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6007. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6008. val = tp->mac_mode;
  6009. } else
  6010. val = 0;
  6011. tw32_f(MAC_MODE, val);
  6012. udelay(40);
  6013. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6014. err = tg3_poll_fw(tp);
  6015. if (err)
  6016. return err;
  6017. tg3_mdio_start(tp);
  6018. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6019. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6020. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6021. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6022. val = tr32(0x7c00);
  6023. tw32(0x7c00, val | (1 << 25));
  6024. }
  6025. /* Reprobe ASF enable state. */
  6026. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6027. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6028. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6029. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6030. u32 nic_cfg;
  6031. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6032. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6033. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6034. tp->last_event_jiffies = jiffies;
  6035. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6036. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6037. }
  6038. }
  6039. return 0;
  6040. }
  6041. /* tp->lock is held. */
  6042. static void tg3_stop_fw(struct tg3 *tp)
  6043. {
  6044. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6045. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6046. /* Wait for RX cpu to ACK the previous event. */
  6047. tg3_wait_for_event_ack(tp);
  6048. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6049. tg3_generate_fw_event(tp);
  6050. /* Wait for RX cpu to ACK this event. */
  6051. tg3_wait_for_event_ack(tp);
  6052. }
  6053. }
  6054. /* tp->lock is held. */
  6055. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6056. {
  6057. int err;
  6058. tg3_stop_fw(tp);
  6059. tg3_write_sig_pre_reset(tp, kind);
  6060. tg3_abort_hw(tp, silent);
  6061. err = tg3_chip_reset(tp);
  6062. __tg3_set_mac_addr(tp, 0);
  6063. tg3_write_sig_legacy(tp, kind);
  6064. tg3_write_sig_post_reset(tp, kind);
  6065. if (err)
  6066. return err;
  6067. return 0;
  6068. }
  6069. #define RX_CPU_SCRATCH_BASE 0x30000
  6070. #define RX_CPU_SCRATCH_SIZE 0x04000
  6071. #define TX_CPU_SCRATCH_BASE 0x34000
  6072. #define TX_CPU_SCRATCH_SIZE 0x04000
  6073. /* tp->lock is held. */
  6074. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6075. {
  6076. int i;
  6077. BUG_ON(offset == TX_CPU_BASE &&
  6078. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6080. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6081. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6082. return 0;
  6083. }
  6084. if (offset == RX_CPU_BASE) {
  6085. for (i = 0; i < 10000; i++) {
  6086. tw32(offset + CPU_STATE, 0xffffffff);
  6087. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6088. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6089. break;
  6090. }
  6091. tw32(offset + CPU_STATE, 0xffffffff);
  6092. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6093. udelay(10);
  6094. } else {
  6095. for (i = 0; i < 10000; i++) {
  6096. tw32(offset + CPU_STATE, 0xffffffff);
  6097. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6098. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6099. break;
  6100. }
  6101. }
  6102. if (i >= 10000) {
  6103. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6104. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6105. return -ENODEV;
  6106. }
  6107. /* Clear firmware's nvram arbitration. */
  6108. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6109. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6110. return 0;
  6111. }
  6112. struct fw_info {
  6113. unsigned int fw_base;
  6114. unsigned int fw_len;
  6115. const __be32 *fw_data;
  6116. };
  6117. /* tp->lock is held. */
  6118. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6119. int cpu_scratch_size, struct fw_info *info)
  6120. {
  6121. int err, lock_err, i;
  6122. void (*write_op)(struct tg3 *, u32, u32);
  6123. if (cpu_base == TX_CPU_BASE &&
  6124. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6125. netdev_err(tp->dev,
  6126. "%s: Trying to load TX cpu firmware which is 5705\n",
  6127. __func__);
  6128. return -EINVAL;
  6129. }
  6130. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6131. write_op = tg3_write_mem;
  6132. else
  6133. write_op = tg3_write_indirect_reg32;
  6134. /* It is possible that bootcode is still loading at this point.
  6135. * Get the nvram lock first before halting the cpu.
  6136. */
  6137. lock_err = tg3_nvram_lock(tp);
  6138. err = tg3_halt_cpu(tp, cpu_base);
  6139. if (!lock_err)
  6140. tg3_nvram_unlock(tp);
  6141. if (err)
  6142. goto out;
  6143. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6144. write_op(tp, cpu_scratch_base + i, 0);
  6145. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6146. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6147. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6148. write_op(tp, (cpu_scratch_base +
  6149. (info->fw_base & 0xffff) +
  6150. (i * sizeof(u32))),
  6151. be32_to_cpu(info->fw_data[i]));
  6152. err = 0;
  6153. out:
  6154. return err;
  6155. }
  6156. /* tp->lock is held. */
  6157. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6158. {
  6159. struct fw_info info;
  6160. const __be32 *fw_data;
  6161. int err, i;
  6162. fw_data = (void *)tp->fw->data;
  6163. /* Firmware blob starts with version numbers, followed by
  6164. start address and length. We are setting complete length.
  6165. length = end_address_of_bss - start_address_of_text.
  6166. Remainder is the blob to be loaded contiguously
  6167. from start address. */
  6168. info.fw_base = be32_to_cpu(fw_data[1]);
  6169. info.fw_len = tp->fw->size - 12;
  6170. info.fw_data = &fw_data[3];
  6171. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6172. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6173. &info);
  6174. if (err)
  6175. return err;
  6176. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6177. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6178. &info);
  6179. if (err)
  6180. return err;
  6181. /* Now startup only the RX cpu. */
  6182. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6183. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6184. for (i = 0; i < 5; i++) {
  6185. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6186. break;
  6187. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6188. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6189. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6190. udelay(1000);
  6191. }
  6192. if (i >= 5) {
  6193. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6194. "should be %08x\n", __func__,
  6195. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6196. return -ENODEV;
  6197. }
  6198. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6199. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6200. return 0;
  6201. }
  6202. /* 5705 needs a special version of the TSO firmware. */
  6203. /* tp->lock is held. */
  6204. static int tg3_load_tso_firmware(struct tg3 *tp)
  6205. {
  6206. struct fw_info info;
  6207. const __be32 *fw_data;
  6208. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6209. int err, i;
  6210. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6211. return 0;
  6212. fw_data = (void *)tp->fw->data;
  6213. /* Firmware blob starts with version numbers, followed by
  6214. start address and length. We are setting complete length.
  6215. length = end_address_of_bss - start_address_of_text.
  6216. Remainder is the blob to be loaded contiguously
  6217. from start address. */
  6218. info.fw_base = be32_to_cpu(fw_data[1]);
  6219. cpu_scratch_size = tp->fw_len;
  6220. info.fw_len = tp->fw->size - 12;
  6221. info.fw_data = &fw_data[3];
  6222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6223. cpu_base = RX_CPU_BASE;
  6224. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6225. } else {
  6226. cpu_base = TX_CPU_BASE;
  6227. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6228. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6229. }
  6230. err = tg3_load_firmware_cpu(tp, cpu_base,
  6231. cpu_scratch_base, cpu_scratch_size,
  6232. &info);
  6233. if (err)
  6234. return err;
  6235. /* Now startup the cpu. */
  6236. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6237. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6238. for (i = 0; i < 5; i++) {
  6239. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6240. break;
  6241. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6242. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6243. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6244. udelay(1000);
  6245. }
  6246. if (i >= 5) {
  6247. netdev_err(tp->dev,
  6248. "%s fails to set CPU PC, is %08x should be %08x\n",
  6249. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6250. return -ENODEV;
  6251. }
  6252. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6253. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6254. return 0;
  6255. }
  6256. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6257. {
  6258. struct tg3 *tp = netdev_priv(dev);
  6259. struct sockaddr *addr = p;
  6260. int err = 0, skip_mac_1 = 0;
  6261. if (!is_valid_ether_addr(addr->sa_data))
  6262. return -EINVAL;
  6263. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6264. if (!netif_running(dev))
  6265. return 0;
  6266. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6267. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6268. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6269. addr0_low = tr32(MAC_ADDR_0_LOW);
  6270. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6271. addr1_low = tr32(MAC_ADDR_1_LOW);
  6272. /* Skip MAC addr 1 if ASF is using it. */
  6273. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6274. !(addr1_high == 0 && addr1_low == 0))
  6275. skip_mac_1 = 1;
  6276. }
  6277. spin_lock_bh(&tp->lock);
  6278. __tg3_set_mac_addr(tp, skip_mac_1);
  6279. spin_unlock_bh(&tp->lock);
  6280. return err;
  6281. }
  6282. /* tp->lock is held. */
  6283. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6284. dma_addr_t mapping, u32 maxlen_flags,
  6285. u32 nic_addr)
  6286. {
  6287. tg3_write_mem(tp,
  6288. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6289. ((u64) mapping >> 32));
  6290. tg3_write_mem(tp,
  6291. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6292. ((u64) mapping & 0xffffffff));
  6293. tg3_write_mem(tp,
  6294. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6295. maxlen_flags);
  6296. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6297. tg3_write_mem(tp,
  6298. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6299. nic_addr);
  6300. }
  6301. static void __tg3_set_rx_mode(struct net_device *);
  6302. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6303. {
  6304. int i;
  6305. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6306. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6307. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6308. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6309. } else {
  6310. tw32(HOSTCC_TXCOL_TICKS, 0);
  6311. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6312. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6313. }
  6314. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6315. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6316. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6317. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6318. } else {
  6319. tw32(HOSTCC_RXCOL_TICKS, 0);
  6320. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6321. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6322. }
  6323. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6324. u32 val = ec->stats_block_coalesce_usecs;
  6325. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6326. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6327. if (!netif_carrier_ok(tp->dev))
  6328. val = 0;
  6329. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6330. }
  6331. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6332. u32 reg;
  6333. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6334. tw32(reg, ec->rx_coalesce_usecs);
  6335. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6336. tw32(reg, ec->rx_max_coalesced_frames);
  6337. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6338. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6339. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6340. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6341. tw32(reg, ec->tx_coalesce_usecs);
  6342. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6343. tw32(reg, ec->tx_max_coalesced_frames);
  6344. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6345. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6346. }
  6347. }
  6348. for (; i < tp->irq_max - 1; i++) {
  6349. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6350. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6351. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6352. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6353. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6354. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6355. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6356. }
  6357. }
  6358. }
  6359. /* tp->lock is held. */
  6360. static void tg3_rings_reset(struct tg3 *tp)
  6361. {
  6362. int i;
  6363. u32 stblk, txrcb, rxrcb, limit;
  6364. struct tg3_napi *tnapi = &tp->napi[0];
  6365. /* Disable all transmit rings but the first. */
  6366. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6367. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6368. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6370. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6371. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6372. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6373. else
  6374. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6375. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6376. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6377. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6378. BDINFO_FLAGS_DISABLED);
  6379. /* Disable all receive return rings but the first. */
  6380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6382. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6383. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6384. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6385. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6387. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6388. else
  6389. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6390. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6391. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6392. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6393. BDINFO_FLAGS_DISABLED);
  6394. /* Disable interrupts */
  6395. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6396. /* Zero mailbox registers. */
  6397. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6398. for (i = 1; i < tp->irq_max; i++) {
  6399. tp->napi[i].tx_prod = 0;
  6400. tp->napi[i].tx_cons = 0;
  6401. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6402. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6403. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6404. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6405. }
  6406. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6407. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6408. } else {
  6409. tp->napi[0].tx_prod = 0;
  6410. tp->napi[0].tx_cons = 0;
  6411. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6412. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6413. }
  6414. /* Make sure the NIC-based send BD rings are disabled. */
  6415. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6416. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6417. for (i = 0; i < 16; i++)
  6418. tw32_tx_mbox(mbox + i * 8, 0);
  6419. }
  6420. txrcb = NIC_SRAM_SEND_RCB;
  6421. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6422. /* Clear status block in ram. */
  6423. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6424. /* Set status block DMA address */
  6425. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6426. ((u64) tnapi->status_mapping >> 32));
  6427. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6428. ((u64) tnapi->status_mapping & 0xffffffff));
  6429. if (tnapi->tx_ring) {
  6430. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6431. (TG3_TX_RING_SIZE <<
  6432. BDINFO_FLAGS_MAXLEN_SHIFT),
  6433. NIC_SRAM_TX_BUFFER_DESC);
  6434. txrcb += TG3_BDINFO_SIZE;
  6435. }
  6436. if (tnapi->rx_rcb) {
  6437. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6438. (tp->rx_ret_ring_mask + 1) <<
  6439. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6440. rxrcb += TG3_BDINFO_SIZE;
  6441. }
  6442. stblk = HOSTCC_STATBLCK_RING1;
  6443. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6444. u64 mapping = (u64)tnapi->status_mapping;
  6445. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6446. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6447. /* Clear status block in ram. */
  6448. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6449. if (tnapi->tx_ring) {
  6450. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6451. (TG3_TX_RING_SIZE <<
  6452. BDINFO_FLAGS_MAXLEN_SHIFT),
  6453. NIC_SRAM_TX_BUFFER_DESC);
  6454. txrcb += TG3_BDINFO_SIZE;
  6455. }
  6456. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6457. ((tp->rx_ret_ring_mask + 1) <<
  6458. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6459. stblk += 8;
  6460. rxrcb += TG3_BDINFO_SIZE;
  6461. }
  6462. }
  6463. /* tp->lock is held. */
  6464. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6465. {
  6466. u32 val, rdmac_mode;
  6467. int i, err, limit;
  6468. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6469. tg3_disable_ints(tp);
  6470. tg3_stop_fw(tp);
  6471. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6472. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6473. tg3_abort_hw(tp, 1);
  6474. /* Enable MAC control of LPI */
  6475. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6476. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6477. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6478. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6479. tw32_f(TG3_CPMU_EEE_CTRL,
  6480. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6481. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6482. TG3_CPMU_EEEMD_LPI_IN_TX |
  6483. TG3_CPMU_EEEMD_LPI_IN_RX |
  6484. TG3_CPMU_EEEMD_EEE_ENABLE;
  6485. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6486. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6487. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6488. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6489. tw32_f(TG3_CPMU_EEE_MODE, val);
  6490. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6491. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6492. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6493. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6494. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6495. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6496. }
  6497. if (reset_phy)
  6498. tg3_phy_reset(tp);
  6499. err = tg3_chip_reset(tp);
  6500. if (err)
  6501. return err;
  6502. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6503. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6504. val = tr32(TG3_CPMU_CTRL);
  6505. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6506. tw32(TG3_CPMU_CTRL, val);
  6507. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6508. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6509. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6510. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6511. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6512. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6513. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6514. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6515. val = tr32(TG3_CPMU_HST_ACC);
  6516. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6517. val |= CPMU_HST_ACC_MACCLK_6_25;
  6518. tw32(TG3_CPMU_HST_ACC, val);
  6519. }
  6520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6521. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6522. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6523. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6524. tw32(PCIE_PWR_MGMT_THRESH, val);
  6525. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6526. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6527. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6528. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6529. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6530. }
  6531. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6532. u32 grc_mode = tr32(GRC_MODE);
  6533. /* Access the lower 1K of PL PCIE block registers. */
  6534. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6535. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6536. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6537. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6538. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6539. tw32(GRC_MODE, grc_mode);
  6540. }
  6541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6542. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6543. u32 grc_mode = tr32(GRC_MODE);
  6544. /* Access the lower 1K of PL PCIE block registers. */
  6545. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6546. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6547. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6548. TG3_PCIE_PL_LO_PHYCTL5);
  6549. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6550. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6551. tw32(GRC_MODE, grc_mode);
  6552. }
  6553. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6554. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6555. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6556. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6557. }
  6558. /* This works around an issue with Athlon chipsets on
  6559. * B3 tigon3 silicon. This bit has no effect on any
  6560. * other revision. But do not set this on PCI Express
  6561. * chips and don't even touch the clocks if the CPMU is present.
  6562. */
  6563. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6564. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6565. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6566. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6567. }
  6568. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6569. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6570. val = tr32(TG3PCI_PCISTATE);
  6571. val |= PCISTATE_RETRY_SAME_DMA;
  6572. tw32(TG3PCI_PCISTATE, val);
  6573. }
  6574. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6575. /* Allow reads and writes to the
  6576. * APE register and memory space.
  6577. */
  6578. val = tr32(TG3PCI_PCISTATE);
  6579. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6580. PCISTATE_ALLOW_APE_SHMEM_WR |
  6581. PCISTATE_ALLOW_APE_PSPACE_WR;
  6582. tw32(TG3PCI_PCISTATE, val);
  6583. }
  6584. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6585. /* Enable some hw fixes. */
  6586. val = tr32(TG3PCI_MSI_DATA);
  6587. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6588. tw32(TG3PCI_MSI_DATA, val);
  6589. }
  6590. /* Descriptor ring init may make accesses to the
  6591. * NIC SRAM area to setup the TX descriptors, so we
  6592. * can only do this after the hardware has been
  6593. * successfully reset.
  6594. */
  6595. err = tg3_init_rings(tp);
  6596. if (err)
  6597. return err;
  6598. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6599. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6600. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6601. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6602. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6603. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6604. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6605. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6606. /* This value is determined during the probe time DMA
  6607. * engine test, tg3_test_dma.
  6608. */
  6609. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6610. }
  6611. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6612. GRC_MODE_4X_NIC_SEND_RINGS |
  6613. GRC_MODE_NO_TX_PHDR_CSUM |
  6614. GRC_MODE_NO_RX_PHDR_CSUM);
  6615. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6616. /* Pseudo-header checksum is done by hardware logic and not
  6617. * the offload processers, so make the chip do the pseudo-
  6618. * header checksums on receive. For transmit it is more
  6619. * convenient to do the pseudo-header checksum in software
  6620. * as Linux does that on transmit for us in all cases.
  6621. */
  6622. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6623. tw32(GRC_MODE,
  6624. tp->grc_mode |
  6625. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6626. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6627. val = tr32(GRC_MISC_CFG);
  6628. val &= ~0xff;
  6629. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6630. tw32(GRC_MISC_CFG, val);
  6631. /* Initialize MBUF/DESC pool. */
  6632. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6633. /* Do nothing. */
  6634. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6635. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6637. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6638. else
  6639. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6640. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6641. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6642. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6643. int fw_len;
  6644. fw_len = tp->fw_len;
  6645. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6646. tw32(BUFMGR_MB_POOL_ADDR,
  6647. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6648. tw32(BUFMGR_MB_POOL_SIZE,
  6649. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6650. }
  6651. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6652. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6653. tp->bufmgr_config.mbuf_read_dma_low_water);
  6654. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6655. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6656. tw32(BUFMGR_MB_HIGH_WATER,
  6657. tp->bufmgr_config.mbuf_high_water);
  6658. } else {
  6659. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6660. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6661. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6662. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6663. tw32(BUFMGR_MB_HIGH_WATER,
  6664. tp->bufmgr_config.mbuf_high_water_jumbo);
  6665. }
  6666. tw32(BUFMGR_DMA_LOW_WATER,
  6667. tp->bufmgr_config.dma_low_water);
  6668. tw32(BUFMGR_DMA_HIGH_WATER,
  6669. tp->bufmgr_config.dma_high_water);
  6670. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6672. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6673. tw32(BUFMGR_MODE, val);
  6674. for (i = 0; i < 2000; i++) {
  6675. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6676. break;
  6677. udelay(10);
  6678. }
  6679. if (i >= 2000) {
  6680. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6681. return -ENODEV;
  6682. }
  6683. /* Setup replenish threshold. */
  6684. val = tp->rx_pending / 8;
  6685. if (val == 0)
  6686. val = 1;
  6687. else if (val > tp->rx_std_max_post)
  6688. val = tp->rx_std_max_post;
  6689. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6690. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6691. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6692. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6693. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6694. }
  6695. tw32(RCVBDI_STD_THRESH, val);
  6696. /* Initialize TG3_BDINFO's at:
  6697. * RCVDBDI_STD_BD: standard eth size rx ring
  6698. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6699. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6700. *
  6701. * like so:
  6702. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6703. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6704. * ring attribute flags
  6705. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6706. *
  6707. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6708. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6709. *
  6710. * The size of each ring is fixed in the firmware, but the location is
  6711. * configurable.
  6712. */
  6713. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6714. ((u64) tpr->rx_std_mapping >> 32));
  6715. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6716. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6717. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6718. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6719. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6720. NIC_SRAM_RX_BUFFER_DESC);
  6721. /* Disable the mini ring */
  6722. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6723. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6724. BDINFO_FLAGS_DISABLED);
  6725. /* Program the jumbo buffer descriptor ring control
  6726. * blocks on those devices that have them.
  6727. */
  6728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6729. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6730. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6731. /* Setup replenish threshold. */
  6732. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6733. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6734. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6735. ((u64) tpr->rx_jmb_mapping >> 32));
  6736. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6737. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6738. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6739. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6740. BDINFO_FLAGS_USE_EXT_RECV);
  6741. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6742. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6743. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6744. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6745. } else {
  6746. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6747. BDINFO_FLAGS_DISABLED);
  6748. }
  6749. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6751. val = RX_STD_MAX_SIZE_5705;
  6752. else
  6753. val = RX_STD_MAX_SIZE_5717;
  6754. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6755. val |= (TG3_RX_STD_DMA_SZ << 2);
  6756. } else
  6757. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6758. } else
  6759. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6760. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6761. tpr->rx_std_prod_idx = tp->rx_pending;
  6762. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6763. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6764. tp->rx_jumbo_pending : 0;
  6765. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6766. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6767. tw32(STD_REPLENISH_LWM, 32);
  6768. tw32(JMB_REPLENISH_LWM, 16);
  6769. }
  6770. tg3_rings_reset(tp);
  6771. /* Initialize MAC address and backoff seed. */
  6772. __tg3_set_mac_addr(tp, 0);
  6773. /* MTU + ethernet header + FCS + optional VLAN tag */
  6774. tw32(MAC_RX_MTU_SIZE,
  6775. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6776. /* The slot time is changed by tg3_setup_phy if we
  6777. * run at gigabit with half duplex.
  6778. */
  6779. tw32(MAC_TX_LENGTHS,
  6780. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6781. (6 << TX_LENGTHS_IPG_SHIFT) |
  6782. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6783. /* Receive rules. */
  6784. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6785. tw32(RCVLPC_CONFIG, 0x0181);
  6786. /* Calculate RDMAC_MODE setting early, we need it to determine
  6787. * the RCVLPC_STATE_ENABLE mask.
  6788. */
  6789. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6790. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6791. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6792. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6793. RDMAC_MODE_LNGREAD_ENAB);
  6794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6795. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6799. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6800. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6801. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6802. /* If statement applies to 5705 and 5750 PCI devices only */
  6803. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6804. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6805. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6806. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6808. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6809. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6810. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6811. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6812. }
  6813. }
  6814. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6815. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6816. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6817. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6818. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6821. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6826. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6827. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6829. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6830. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6831. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6832. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6833. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6834. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6835. }
  6836. tw32(TG3_RDMA_RSRVCTRL_REG,
  6837. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6838. }
  6839. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6840. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6841. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6842. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6843. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6844. }
  6845. /* Receive/send statistics. */
  6846. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6847. val = tr32(RCVLPC_STATS_ENABLE);
  6848. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6849. tw32(RCVLPC_STATS_ENABLE, val);
  6850. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6851. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6852. val = tr32(RCVLPC_STATS_ENABLE);
  6853. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6854. tw32(RCVLPC_STATS_ENABLE, val);
  6855. } else {
  6856. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6857. }
  6858. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6859. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6860. tw32(SNDDATAI_STATSCTRL,
  6861. (SNDDATAI_SCTRL_ENABLE |
  6862. SNDDATAI_SCTRL_FASTUPD));
  6863. /* Setup host coalescing engine. */
  6864. tw32(HOSTCC_MODE, 0);
  6865. for (i = 0; i < 2000; i++) {
  6866. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6867. break;
  6868. udelay(10);
  6869. }
  6870. __tg3_set_coalesce(tp, &tp->coal);
  6871. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6872. /* Status/statistics block address. See tg3_timer,
  6873. * the tg3_periodic_fetch_stats call there, and
  6874. * tg3_get_stats to see how this works for 5705/5750 chips.
  6875. */
  6876. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6877. ((u64) tp->stats_mapping >> 32));
  6878. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6879. ((u64) tp->stats_mapping & 0xffffffff));
  6880. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6881. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6882. /* Clear statistics and status block memory areas */
  6883. for (i = NIC_SRAM_STATS_BLK;
  6884. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6885. i += sizeof(u32)) {
  6886. tg3_write_mem(tp, i, 0);
  6887. udelay(40);
  6888. }
  6889. }
  6890. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6891. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6892. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6893. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6894. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6895. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6896. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6897. /* reset to prevent losing 1st rx packet intermittently */
  6898. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6899. udelay(10);
  6900. }
  6901. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6902. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6903. else
  6904. tp->mac_mode = 0;
  6905. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6906. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6907. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6908. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6909. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6910. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6911. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6912. udelay(40);
  6913. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6914. * If TG3_FLG2_IS_NIC is zero, we should read the
  6915. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6916. * whether used as inputs or outputs, are set by boot code after
  6917. * reset.
  6918. */
  6919. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6920. u32 gpio_mask;
  6921. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6922. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6923. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6925. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6926. GRC_LCLCTRL_GPIO_OUTPUT3;
  6927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6928. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6929. tp->grc_local_ctrl &= ~gpio_mask;
  6930. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6931. /* GPIO1 must be driven high for eeprom write protect */
  6932. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6933. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6934. GRC_LCLCTRL_GPIO_OUTPUT1);
  6935. }
  6936. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6937. udelay(100);
  6938. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  6939. tp->irq_cnt > 1) {
  6940. val = tr32(MSGINT_MODE);
  6941. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6942. tw32(MSGINT_MODE, val);
  6943. }
  6944. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6945. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6946. udelay(40);
  6947. }
  6948. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6949. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6950. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6951. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6952. WDMAC_MODE_LNGREAD_ENAB);
  6953. /* If statement applies to 5705 and 5750 PCI devices only */
  6954. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6955. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6956. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6957. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6958. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6959. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6960. /* nothing */
  6961. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6962. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6963. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6964. val |= WDMAC_MODE_RX_ACCEL;
  6965. }
  6966. }
  6967. /* Enable host coalescing bug fix */
  6968. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6969. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6971. val |= WDMAC_MODE_BURST_ALL_DATA;
  6972. tw32_f(WDMAC_MODE, val);
  6973. udelay(40);
  6974. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6975. u16 pcix_cmd;
  6976. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6977. &pcix_cmd);
  6978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6979. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6980. pcix_cmd |= PCI_X_CMD_READ_2K;
  6981. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6982. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6983. pcix_cmd |= PCI_X_CMD_READ_2K;
  6984. }
  6985. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6986. pcix_cmd);
  6987. }
  6988. tw32_f(RDMAC_MODE, rdmac_mode);
  6989. udelay(40);
  6990. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6991. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6992. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6994. tw32(SNDDATAC_MODE,
  6995. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6996. else
  6997. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6998. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6999. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7000. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7002. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7003. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7004. tw32(RCVDBDI_MODE, val);
  7005. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7006. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7007. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7008. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7009. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7010. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7011. tw32(SNDBDI_MODE, val);
  7012. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7013. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7014. err = tg3_load_5701_a0_firmware_fix(tp);
  7015. if (err)
  7016. return err;
  7017. }
  7018. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7019. err = tg3_load_tso_firmware(tp);
  7020. if (err)
  7021. return err;
  7022. }
  7023. tp->tx_mode = TX_MODE_ENABLE;
  7024. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7026. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7027. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7028. udelay(100);
  7029. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7030. u32 reg = MAC_RSS_INDIR_TBL_0;
  7031. u8 *ent = (u8 *)&val;
  7032. /* Setup the indirection table */
  7033. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7034. int idx = i % sizeof(val);
  7035. ent[idx] = i % (tp->irq_cnt - 1);
  7036. if (idx == sizeof(val) - 1) {
  7037. tw32(reg, val);
  7038. reg += 4;
  7039. }
  7040. }
  7041. /* Setup the "secret" hash key. */
  7042. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7043. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7044. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7045. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7046. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7047. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7048. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7049. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7050. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7051. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7052. }
  7053. tp->rx_mode = RX_MODE_ENABLE;
  7054. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7055. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7056. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7057. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7058. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7059. RX_MODE_RSS_IPV6_HASH_EN |
  7060. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7061. RX_MODE_RSS_IPV4_HASH_EN |
  7062. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7063. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7064. udelay(10);
  7065. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7066. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7067. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7068. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7069. udelay(10);
  7070. }
  7071. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7072. udelay(10);
  7073. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7074. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7075. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7076. /* Set drive transmission level to 1.2V */
  7077. /* only if the signal pre-emphasis bit is not set */
  7078. val = tr32(MAC_SERDES_CFG);
  7079. val &= 0xfffff000;
  7080. val |= 0x880;
  7081. tw32(MAC_SERDES_CFG, val);
  7082. }
  7083. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7084. tw32(MAC_SERDES_CFG, 0x616000);
  7085. }
  7086. /* Prevent chip from dropping frames when flow control
  7087. * is enabled.
  7088. */
  7089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7090. val = 1;
  7091. else
  7092. val = 2;
  7093. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7095. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7096. /* Use hardware link auto-negotiation */
  7097. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7098. }
  7099. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7100. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7101. u32 tmp;
  7102. tmp = tr32(SERDES_RX_CTRL);
  7103. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7104. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7105. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7106. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7107. }
  7108. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7109. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7110. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7111. tp->link_config.speed = tp->link_config.orig_speed;
  7112. tp->link_config.duplex = tp->link_config.orig_duplex;
  7113. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7114. }
  7115. err = tg3_setup_phy(tp, 0);
  7116. if (err)
  7117. return err;
  7118. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7119. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7120. u32 tmp;
  7121. /* Clear CRC stats. */
  7122. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7123. tg3_writephy(tp, MII_TG3_TEST1,
  7124. tmp | MII_TG3_TEST1_CRC_EN);
  7125. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7126. }
  7127. }
  7128. }
  7129. __tg3_set_rx_mode(tp->dev);
  7130. /* Initialize receive rules. */
  7131. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7132. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7133. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7134. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7135. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7136. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7137. limit = 8;
  7138. else
  7139. limit = 16;
  7140. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7141. limit -= 4;
  7142. switch (limit) {
  7143. case 16:
  7144. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7145. case 15:
  7146. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7147. case 14:
  7148. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7149. case 13:
  7150. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7151. case 12:
  7152. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7153. case 11:
  7154. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7155. case 10:
  7156. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7157. case 9:
  7158. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7159. case 8:
  7160. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7161. case 7:
  7162. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7163. case 6:
  7164. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7165. case 5:
  7166. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7167. case 4:
  7168. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7169. case 3:
  7170. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7171. case 2:
  7172. case 1:
  7173. default:
  7174. break;
  7175. }
  7176. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7177. /* Write our heartbeat update interval to APE. */
  7178. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7179. APE_HOST_HEARTBEAT_INT_DISABLE);
  7180. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7181. return 0;
  7182. }
  7183. /* Called at device open time to get the chip ready for
  7184. * packet processing. Invoked with tp->lock held.
  7185. */
  7186. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7187. {
  7188. tg3_switch_clocks(tp);
  7189. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7190. return tg3_reset_hw(tp, reset_phy);
  7191. }
  7192. #define TG3_STAT_ADD32(PSTAT, REG) \
  7193. do { u32 __val = tr32(REG); \
  7194. (PSTAT)->low += __val; \
  7195. if ((PSTAT)->low < __val) \
  7196. (PSTAT)->high += 1; \
  7197. } while (0)
  7198. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7199. {
  7200. struct tg3_hw_stats *sp = tp->hw_stats;
  7201. if (!netif_carrier_ok(tp->dev))
  7202. return;
  7203. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7204. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7205. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7206. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7207. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7208. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7209. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7210. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7211. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7212. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7213. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7214. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7215. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7216. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7217. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7218. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7219. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7220. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7221. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7222. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7223. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7224. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7225. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7226. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7227. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7228. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7229. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7230. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7231. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7232. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7233. }
  7234. static void tg3_timer(unsigned long __opaque)
  7235. {
  7236. struct tg3 *tp = (struct tg3 *) __opaque;
  7237. if (tp->irq_sync)
  7238. goto restart_timer;
  7239. spin_lock(&tp->lock);
  7240. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7241. /* All of this garbage is because when using non-tagged
  7242. * IRQ status the mailbox/status_block protocol the chip
  7243. * uses with the cpu is race prone.
  7244. */
  7245. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7246. tw32(GRC_LOCAL_CTRL,
  7247. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7248. } else {
  7249. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7250. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7251. }
  7252. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7253. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7254. spin_unlock(&tp->lock);
  7255. schedule_work(&tp->reset_task);
  7256. return;
  7257. }
  7258. }
  7259. /* This part only runs once per second. */
  7260. if (!--tp->timer_counter) {
  7261. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7262. tg3_periodic_fetch_stats(tp);
  7263. if (tp->setlpicnt && !--tp->setlpicnt) {
  7264. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7265. tw32(TG3_CPMU_EEE_MODE,
  7266. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7267. }
  7268. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7269. u32 mac_stat;
  7270. int phy_event;
  7271. mac_stat = tr32(MAC_STATUS);
  7272. phy_event = 0;
  7273. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7274. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7275. phy_event = 1;
  7276. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7277. phy_event = 1;
  7278. if (phy_event)
  7279. tg3_setup_phy(tp, 0);
  7280. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7281. u32 mac_stat = tr32(MAC_STATUS);
  7282. int need_setup = 0;
  7283. if (netif_carrier_ok(tp->dev) &&
  7284. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7285. need_setup = 1;
  7286. }
  7287. if (!netif_carrier_ok(tp->dev) &&
  7288. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7289. MAC_STATUS_SIGNAL_DET))) {
  7290. need_setup = 1;
  7291. }
  7292. if (need_setup) {
  7293. if (!tp->serdes_counter) {
  7294. tw32_f(MAC_MODE,
  7295. (tp->mac_mode &
  7296. ~MAC_MODE_PORT_MODE_MASK));
  7297. udelay(40);
  7298. tw32_f(MAC_MODE, tp->mac_mode);
  7299. udelay(40);
  7300. }
  7301. tg3_setup_phy(tp, 0);
  7302. }
  7303. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7304. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7305. tg3_serdes_parallel_detect(tp);
  7306. }
  7307. tp->timer_counter = tp->timer_multiplier;
  7308. }
  7309. /* Heartbeat is only sent once every 2 seconds.
  7310. *
  7311. * The heartbeat is to tell the ASF firmware that the host
  7312. * driver is still alive. In the event that the OS crashes,
  7313. * ASF needs to reset the hardware to free up the FIFO space
  7314. * that may be filled with rx packets destined for the host.
  7315. * If the FIFO is full, ASF will no longer function properly.
  7316. *
  7317. * Unintended resets have been reported on real time kernels
  7318. * where the timer doesn't run on time. Netpoll will also have
  7319. * same problem.
  7320. *
  7321. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7322. * to check the ring condition when the heartbeat is expiring
  7323. * before doing the reset. This will prevent most unintended
  7324. * resets.
  7325. */
  7326. if (!--tp->asf_counter) {
  7327. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7328. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7329. tg3_wait_for_event_ack(tp);
  7330. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7331. FWCMD_NICDRV_ALIVE3);
  7332. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7333. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7334. TG3_FW_UPDATE_TIMEOUT_SEC);
  7335. tg3_generate_fw_event(tp);
  7336. }
  7337. tp->asf_counter = tp->asf_multiplier;
  7338. }
  7339. spin_unlock(&tp->lock);
  7340. restart_timer:
  7341. tp->timer.expires = jiffies + tp->timer_offset;
  7342. add_timer(&tp->timer);
  7343. }
  7344. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7345. {
  7346. irq_handler_t fn;
  7347. unsigned long flags;
  7348. char *name;
  7349. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7350. if (tp->irq_cnt == 1)
  7351. name = tp->dev->name;
  7352. else {
  7353. name = &tnapi->irq_lbl[0];
  7354. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7355. name[IFNAMSIZ-1] = 0;
  7356. }
  7357. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7358. fn = tg3_msi;
  7359. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7360. fn = tg3_msi_1shot;
  7361. flags = IRQF_SAMPLE_RANDOM;
  7362. } else {
  7363. fn = tg3_interrupt;
  7364. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7365. fn = tg3_interrupt_tagged;
  7366. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7367. }
  7368. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7369. }
  7370. static int tg3_test_interrupt(struct tg3 *tp)
  7371. {
  7372. struct tg3_napi *tnapi = &tp->napi[0];
  7373. struct net_device *dev = tp->dev;
  7374. int err, i, intr_ok = 0;
  7375. u32 val;
  7376. if (!netif_running(dev))
  7377. return -ENODEV;
  7378. tg3_disable_ints(tp);
  7379. free_irq(tnapi->irq_vec, tnapi);
  7380. /*
  7381. * Turn off MSI one shot mode. Otherwise this test has no
  7382. * observable way to know whether the interrupt was delivered.
  7383. */
  7384. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7385. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7386. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7387. tw32(MSGINT_MODE, val);
  7388. }
  7389. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7390. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7391. if (err)
  7392. return err;
  7393. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7394. tg3_enable_ints(tp);
  7395. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7396. tnapi->coal_now);
  7397. for (i = 0; i < 5; i++) {
  7398. u32 int_mbox, misc_host_ctrl;
  7399. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7400. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7401. if ((int_mbox != 0) ||
  7402. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7403. intr_ok = 1;
  7404. break;
  7405. }
  7406. msleep(10);
  7407. }
  7408. tg3_disable_ints(tp);
  7409. free_irq(tnapi->irq_vec, tnapi);
  7410. err = tg3_request_irq(tp, 0);
  7411. if (err)
  7412. return err;
  7413. if (intr_ok) {
  7414. /* Reenable MSI one shot mode. */
  7415. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7416. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7417. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7418. tw32(MSGINT_MODE, val);
  7419. }
  7420. return 0;
  7421. }
  7422. return -EIO;
  7423. }
  7424. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7425. * successfully restored
  7426. */
  7427. static int tg3_test_msi(struct tg3 *tp)
  7428. {
  7429. int err;
  7430. u16 pci_cmd;
  7431. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7432. return 0;
  7433. /* Turn off SERR reporting in case MSI terminates with Master
  7434. * Abort.
  7435. */
  7436. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7437. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7438. pci_cmd & ~PCI_COMMAND_SERR);
  7439. err = tg3_test_interrupt(tp);
  7440. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7441. if (!err)
  7442. return 0;
  7443. /* other failures */
  7444. if (err != -EIO)
  7445. return err;
  7446. /* MSI test failed, go back to INTx mode */
  7447. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7448. "to INTx mode. Please report this failure to the PCI "
  7449. "maintainer and include system chipset information\n");
  7450. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7451. pci_disable_msi(tp->pdev);
  7452. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7453. tp->napi[0].irq_vec = tp->pdev->irq;
  7454. err = tg3_request_irq(tp, 0);
  7455. if (err)
  7456. return err;
  7457. /* Need to reset the chip because the MSI cycle may have terminated
  7458. * with Master Abort.
  7459. */
  7460. tg3_full_lock(tp, 1);
  7461. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7462. err = tg3_init_hw(tp, 1);
  7463. tg3_full_unlock(tp);
  7464. if (err)
  7465. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7466. return err;
  7467. }
  7468. static int tg3_request_firmware(struct tg3 *tp)
  7469. {
  7470. const __be32 *fw_data;
  7471. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7472. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7473. tp->fw_needed);
  7474. return -ENOENT;
  7475. }
  7476. fw_data = (void *)tp->fw->data;
  7477. /* Firmware blob starts with version numbers, followed by
  7478. * start address and _full_ length including BSS sections
  7479. * (which must be longer than the actual data, of course
  7480. */
  7481. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7482. if (tp->fw_len < (tp->fw->size - 12)) {
  7483. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7484. tp->fw_len, tp->fw_needed);
  7485. release_firmware(tp->fw);
  7486. tp->fw = NULL;
  7487. return -EINVAL;
  7488. }
  7489. /* We no longer need firmware; we have it. */
  7490. tp->fw_needed = NULL;
  7491. return 0;
  7492. }
  7493. static bool tg3_enable_msix(struct tg3 *tp)
  7494. {
  7495. int i, rc, cpus = num_online_cpus();
  7496. struct msix_entry msix_ent[tp->irq_max];
  7497. if (cpus == 1)
  7498. /* Just fallback to the simpler MSI mode. */
  7499. return false;
  7500. /*
  7501. * We want as many rx rings enabled as there are cpus.
  7502. * The first MSIX vector only deals with link interrupts, etc,
  7503. * so we add one to the number of vectors we are requesting.
  7504. */
  7505. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7506. for (i = 0; i < tp->irq_max; i++) {
  7507. msix_ent[i].entry = i;
  7508. msix_ent[i].vector = 0;
  7509. }
  7510. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7511. if (rc < 0) {
  7512. return false;
  7513. } else if (rc != 0) {
  7514. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7515. return false;
  7516. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7517. tp->irq_cnt, rc);
  7518. tp->irq_cnt = rc;
  7519. }
  7520. for (i = 0; i < tp->irq_max; i++)
  7521. tp->napi[i].irq_vec = msix_ent[i].vector;
  7522. netif_set_real_num_tx_queues(tp->dev, 1);
  7523. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7524. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7525. pci_disable_msix(tp->pdev);
  7526. return false;
  7527. }
  7528. if (tp->irq_cnt > 1) {
  7529. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7531. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7532. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7533. }
  7534. }
  7535. return true;
  7536. }
  7537. static void tg3_ints_init(struct tg3 *tp)
  7538. {
  7539. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7540. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7541. /* All MSI supporting chips should support tagged
  7542. * status. Assert that this is the case.
  7543. */
  7544. netdev_warn(tp->dev,
  7545. "MSI without TAGGED_STATUS? Not using MSI\n");
  7546. goto defcfg;
  7547. }
  7548. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7549. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7550. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7551. pci_enable_msi(tp->pdev) == 0)
  7552. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7553. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7554. u32 msi_mode = tr32(MSGINT_MODE);
  7555. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7556. tp->irq_cnt > 1)
  7557. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7558. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7559. }
  7560. defcfg:
  7561. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7562. tp->irq_cnt = 1;
  7563. tp->napi[0].irq_vec = tp->pdev->irq;
  7564. netif_set_real_num_tx_queues(tp->dev, 1);
  7565. netif_set_real_num_rx_queues(tp->dev, 1);
  7566. }
  7567. }
  7568. static void tg3_ints_fini(struct tg3 *tp)
  7569. {
  7570. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7571. pci_disable_msix(tp->pdev);
  7572. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7573. pci_disable_msi(tp->pdev);
  7574. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7575. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7576. }
  7577. static int tg3_open(struct net_device *dev)
  7578. {
  7579. struct tg3 *tp = netdev_priv(dev);
  7580. int i, err;
  7581. if (tp->fw_needed) {
  7582. err = tg3_request_firmware(tp);
  7583. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7584. if (err)
  7585. return err;
  7586. } else if (err) {
  7587. netdev_warn(tp->dev, "TSO capability disabled\n");
  7588. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7589. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7590. netdev_notice(tp->dev, "TSO capability restored\n");
  7591. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7592. }
  7593. }
  7594. netif_carrier_off(tp->dev);
  7595. err = tg3_power_up(tp);
  7596. if (err)
  7597. return err;
  7598. tg3_full_lock(tp, 0);
  7599. tg3_disable_ints(tp);
  7600. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7601. tg3_full_unlock(tp);
  7602. /*
  7603. * Setup interrupts first so we know how
  7604. * many NAPI resources to allocate
  7605. */
  7606. tg3_ints_init(tp);
  7607. /* The placement of this call is tied
  7608. * to the setup and use of Host TX descriptors.
  7609. */
  7610. err = tg3_alloc_consistent(tp);
  7611. if (err)
  7612. goto err_out1;
  7613. tg3_napi_init(tp);
  7614. tg3_napi_enable(tp);
  7615. for (i = 0; i < tp->irq_cnt; i++) {
  7616. struct tg3_napi *tnapi = &tp->napi[i];
  7617. err = tg3_request_irq(tp, i);
  7618. if (err) {
  7619. for (i--; i >= 0; i--)
  7620. free_irq(tnapi->irq_vec, tnapi);
  7621. break;
  7622. }
  7623. }
  7624. if (err)
  7625. goto err_out2;
  7626. tg3_full_lock(tp, 0);
  7627. err = tg3_init_hw(tp, 1);
  7628. if (err) {
  7629. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7630. tg3_free_rings(tp);
  7631. } else {
  7632. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7633. tp->timer_offset = HZ;
  7634. else
  7635. tp->timer_offset = HZ / 10;
  7636. BUG_ON(tp->timer_offset > HZ);
  7637. tp->timer_counter = tp->timer_multiplier =
  7638. (HZ / tp->timer_offset);
  7639. tp->asf_counter = tp->asf_multiplier =
  7640. ((HZ / tp->timer_offset) * 2);
  7641. init_timer(&tp->timer);
  7642. tp->timer.expires = jiffies + tp->timer_offset;
  7643. tp->timer.data = (unsigned long) tp;
  7644. tp->timer.function = tg3_timer;
  7645. }
  7646. tg3_full_unlock(tp);
  7647. if (err)
  7648. goto err_out3;
  7649. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7650. err = tg3_test_msi(tp);
  7651. if (err) {
  7652. tg3_full_lock(tp, 0);
  7653. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7654. tg3_free_rings(tp);
  7655. tg3_full_unlock(tp);
  7656. goto err_out2;
  7657. }
  7658. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7659. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7660. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7661. tw32(PCIE_TRANSACTION_CFG,
  7662. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7663. }
  7664. }
  7665. tg3_phy_start(tp);
  7666. tg3_full_lock(tp, 0);
  7667. add_timer(&tp->timer);
  7668. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7669. tg3_enable_ints(tp);
  7670. tg3_full_unlock(tp);
  7671. netif_tx_start_all_queues(dev);
  7672. return 0;
  7673. err_out3:
  7674. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7675. struct tg3_napi *tnapi = &tp->napi[i];
  7676. free_irq(tnapi->irq_vec, tnapi);
  7677. }
  7678. err_out2:
  7679. tg3_napi_disable(tp);
  7680. tg3_napi_fini(tp);
  7681. tg3_free_consistent(tp);
  7682. err_out1:
  7683. tg3_ints_fini(tp);
  7684. return err;
  7685. }
  7686. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7687. struct rtnl_link_stats64 *);
  7688. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7689. static int tg3_close(struct net_device *dev)
  7690. {
  7691. int i;
  7692. struct tg3 *tp = netdev_priv(dev);
  7693. tg3_napi_disable(tp);
  7694. cancel_work_sync(&tp->reset_task);
  7695. netif_tx_stop_all_queues(dev);
  7696. del_timer_sync(&tp->timer);
  7697. tg3_phy_stop(tp);
  7698. tg3_full_lock(tp, 1);
  7699. tg3_disable_ints(tp);
  7700. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7701. tg3_free_rings(tp);
  7702. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7703. tg3_full_unlock(tp);
  7704. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7705. struct tg3_napi *tnapi = &tp->napi[i];
  7706. free_irq(tnapi->irq_vec, tnapi);
  7707. }
  7708. tg3_ints_fini(tp);
  7709. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7710. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7711. sizeof(tp->estats_prev));
  7712. tg3_napi_fini(tp);
  7713. tg3_free_consistent(tp);
  7714. tg3_power_down(tp);
  7715. netif_carrier_off(tp->dev);
  7716. return 0;
  7717. }
  7718. static inline u64 get_stat64(tg3_stat64_t *val)
  7719. {
  7720. return ((u64)val->high << 32) | ((u64)val->low);
  7721. }
  7722. static u64 calc_crc_errors(struct tg3 *tp)
  7723. {
  7724. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7725. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7726. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7727. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7728. u32 val;
  7729. spin_lock_bh(&tp->lock);
  7730. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7731. tg3_writephy(tp, MII_TG3_TEST1,
  7732. val | MII_TG3_TEST1_CRC_EN);
  7733. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7734. } else
  7735. val = 0;
  7736. spin_unlock_bh(&tp->lock);
  7737. tp->phy_crc_errors += val;
  7738. return tp->phy_crc_errors;
  7739. }
  7740. return get_stat64(&hw_stats->rx_fcs_errors);
  7741. }
  7742. #define ESTAT_ADD(member) \
  7743. estats->member = old_estats->member + \
  7744. get_stat64(&hw_stats->member)
  7745. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7746. {
  7747. struct tg3_ethtool_stats *estats = &tp->estats;
  7748. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7749. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7750. if (!hw_stats)
  7751. return old_estats;
  7752. ESTAT_ADD(rx_octets);
  7753. ESTAT_ADD(rx_fragments);
  7754. ESTAT_ADD(rx_ucast_packets);
  7755. ESTAT_ADD(rx_mcast_packets);
  7756. ESTAT_ADD(rx_bcast_packets);
  7757. ESTAT_ADD(rx_fcs_errors);
  7758. ESTAT_ADD(rx_align_errors);
  7759. ESTAT_ADD(rx_xon_pause_rcvd);
  7760. ESTAT_ADD(rx_xoff_pause_rcvd);
  7761. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7762. ESTAT_ADD(rx_xoff_entered);
  7763. ESTAT_ADD(rx_frame_too_long_errors);
  7764. ESTAT_ADD(rx_jabbers);
  7765. ESTAT_ADD(rx_undersize_packets);
  7766. ESTAT_ADD(rx_in_length_errors);
  7767. ESTAT_ADD(rx_out_length_errors);
  7768. ESTAT_ADD(rx_64_or_less_octet_packets);
  7769. ESTAT_ADD(rx_65_to_127_octet_packets);
  7770. ESTAT_ADD(rx_128_to_255_octet_packets);
  7771. ESTAT_ADD(rx_256_to_511_octet_packets);
  7772. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7773. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7774. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7775. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7776. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7777. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7778. ESTAT_ADD(tx_octets);
  7779. ESTAT_ADD(tx_collisions);
  7780. ESTAT_ADD(tx_xon_sent);
  7781. ESTAT_ADD(tx_xoff_sent);
  7782. ESTAT_ADD(tx_flow_control);
  7783. ESTAT_ADD(tx_mac_errors);
  7784. ESTAT_ADD(tx_single_collisions);
  7785. ESTAT_ADD(tx_mult_collisions);
  7786. ESTAT_ADD(tx_deferred);
  7787. ESTAT_ADD(tx_excessive_collisions);
  7788. ESTAT_ADD(tx_late_collisions);
  7789. ESTAT_ADD(tx_collide_2times);
  7790. ESTAT_ADD(tx_collide_3times);
  7791. ESTAT_ADD(tx_collide_4times);
  7792. ESTAT_ADD(tx_collide_5times);
  7793. ESTAT_ADD(tx_collide_6times);
  7794. ESTAT_ADD(tx_collide_7times);
  7795. ESTAT_ADD(tx_collide_8times);
  7796. ESTAT_ADD(tx_collide_9times);
  7797. ESTAT_ADD(tx_collide_10times);
  7798. ESTAT_ADD(tx_collide_11times);
  7799. ESTAT_ADD(tx_collide_12times);
  7800. ESTAT_ADD(tx_collide_13times);
  7801. ESTAT_ADD(tx_collide_14times);
  7802. ESTAT_ADD(tx_collide_15times);
  7803. ESTAT_ADD(tx_ucast_packets);
  7804. ESTAT_ADD(tx_mcast_packets);
  7805. ESTAT_ADD(tx_bcast_packets);
  7806. ESTAT_ADD(tx_carrier_sense_errors);
  7807. ESTAT_ADD(tx_discards);
  7808. ESTAT_ADD(tx_errors);
  7809. ESTAT_ADD(dma_writeq_full);
  7810. ESTAT_ADD(dma_write_prioq_full);
  7811. ESTAT_ADD(rxbds_empty);
  7812. ESTAT_ADD(rx_discards);
  7813. ESTAT_ADD(rx_errors);
  7814. ESTAT_ADD(rx_threshold_hit);
  7815. ESTAT_ADD(dma_readq_full);
  7816. ESTAT_ADD(dma_read_prioq_full);
  7817. ESTAT_ADD(tx_comp_queue_full);
  7818. ESTAT_ADD(ring_set_send_prod_index);
  7819. ESTAT_ADD(ring_status_update);
  7820. ESTAT_ADD(nic_irqs);
  7821. ESTAT_ADD(nic_avoided_irqs);
  7822. ESTAT_ADD(nic_tx_threshold_hit);
  7823. return estats;
  7824. }
  7825. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7826. struct rtnl_link_stats64 *stats)
  7827. {
  7828. struct tg3 *tp = netdev_priv(dev);
  7829. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7830. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7831. if (!hw_stats)
  7832. return old_stats;
  7833. stats->rx_packets = old_stats->rx_packets +
  7834. get_stat64(&hw_stats->rx_ucast_packets) +
  7835. get_stat64(&hw_stats->rx_mcast_packets) +
  7836. get_stat64(&hw_stats->rx_bcast_packets);
  7837. stats->tx_packets = old_stats->tx_packets +
  7838. get_stat64(&hw_stats->tx_ucast_packets) +
  7839. get_stat64(&hw_stats->tx_mcast_packets) +
  7840. get_stat64(&hw_stats->tx_bcast_packets);
  7841. stats->rx_bytes = old_stats->rx_bytes +
  7842. get_stat64(&hw_stats->rx_octets);
  7843. stats->tx_bytes = old_stats->tx_bytes +
  7844. get_stat64(&hw_stats->tx_octets);
  7845. stats->rx_errors = old_stats->rx_errors +
  7846. get_stat64(&hw_stats->rx_errors);
  7847. stats->tx_errors = old_stats->tx_errors +
  7848. get_stat64(&hw_stats->tx_errors) +
  7849. get_stat64(&hw_stats->tx_mac_errors) +
  7850. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7851. get_stat64(&hw_stats->tx_discards);
  7852. stats->multicast = old_stats->multicast +
  7853. get_stat64(&hw_stats->rx_mcast_packets);
  7854. stats->collisions = old_stats->collisions +
  7855. get_stat64(&hw_stats->tx_collisions);
  7856. stats->rx_length_errors = old_stats->rx_length_errors +
  7857. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7858. get_stat64(&hw_stats->rx_undersize_packets);
  7859. stats->rx_over_errors = old_stats->rx_over_errors +
  7860. get_stat64(&hw_stats->rxbds_empty);
  7861. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7862. get_stat64(&hw_stats->rx_align_errors);
  7863. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7864. get_stat64(&hw_stats->tx_discards);
  7865. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7866. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7867. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7868. calc_crc_errors(tp);
  7869. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7870. get_stat64(&hw_stats->rx_discards);
  7871. stats->rx_dropped = tp->rx_dropped;
  7872. return stats;
  7873. }
  7874. static inline u32 calc_crc(unsigned char *buf, int len)
  7875. {
  7876. u32 reg;
  7877. u32 tmp;
  7878. int j, k;
  7879. reg = 0xffffffff;
  7880. for (j = 0; j < len; j++) {
  7881. reg ^= buf[j];
  7882. for (k = 0; k < 8; k++) {
  7883. tmp = reg & 0x01;
  7884. reg >>= 1;
  7885. if (tmp)
  7886. reg ^= 0xedb88320;
  7887. }
  7888. }
  7889. return ~reg;
  7890. }
  7891. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7892. {
  7893. /* accept or reject all multicast frames */
  7894. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7895. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7896. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7897. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7898. }
  7899. static void __tg3_set_rx_mode(struct net_device *dev)
  7900. {
  7901. struct tg3 *tp = netdev_priv(dev);
  7902. u32 rx_mode;
  7903. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7904. RX_MODE_KEEP_VLAN_TAG);
  7905. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7906. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7907. * flag clear.
  7908. */
  7909. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7910. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7911. #endif
  7912. if (dev->flags & IFF_PROMISC) {
  7913. /* Promiscuous mode. */
  7914. rx_mode |= RX_MODE_PROMISC;
  7915. } else if (dev->flags & IFF_ALLMULTI) {
  7916. /* Accept all multicast. */
  7917. tg3_set_multi(tp, 1);
  7918. } else if (netdev_mc_empty(dev)) {
  7919. /* Reject all multicast. */
  7920. tg3_set_multi(tp, 0);
  7921. } else {
  7922. /* Accept one or more multicast(s). */
  7923. struct netdev_hw_addr *ha;
  7924. u32 mc_filter[4] = { 0, };
  7925. u32 regidx;
  7926. u32 bit;
  7927. u32 crc;
  7928. netdev_for_each_mc_addr(ha, dev) {
  7929. crc = calc_crc(ha->addr, ETH_ALEN);
  7930. bit = ~crc & 0x7f;
  7931. regidx = (bit & 0x60) >> 5;
  7932. bit &= 0x1f;
  7933. mc_filter[regidx] |= (1 << bit);
  7934. }
  7935. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7936. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7937. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7938. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7939. }
  7940. if (rx_mode != tp->rx_mode) {
  7941. tp->rx_mode = rx_mode;
  7942. tw32_f(MAC_RX_MODE, rx_mode);
  7943. udelay(10);
  7944. }
  7945. }
  7946. static void tg3_set_rx_mode(struct net_device *dev)
  7947. {
  7948. struct tg3 *tp = netdev_priv(dev);
  7949. if (!netif_running(dev))
  7950. return;
  7951. tg3_full_lock(tp, 0);
  7952. __tg3_set_rx_mode(dev);
  7953. tg3_full_unlock(tp);
  7954. }
  7955. #define TG3_REGDUMP_LEN (32 * 1024)
  7956. static int tg3_get_regs_len(struct net_device *dev)
  7957. {
  7958. return TG3_REGDUMP_LEN;
  7959. }
  7960. static void tg3_get_regs(struct net_device *dev,
  7961. struct ethtool_regs *regs, void *_p)
  7962. {
  7963. u32 *p = _p;
  7964. struct tg3 *tp = netdev_priv(dev);
  7965. u8 *orig_p = _p;
  7966. int i;
  7967. regs->version = 0;
  7968. memset(p, 0, TG3_REGDUMP_LEN);
  7969. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7970. return;
  7971. tg3_full_lock(tp, 0);
  7972. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7973. #define GET_REG32_LOOP(base, len) \
  7974. do { p = (u32 *)(orig_p + (base)); \
  7975. for (i = 0; i < len; i += 4) \
  7976. __GET_REG32((base) + i); \
  7977. } while (0)
  7978. #define GET_REG32_1(reg) \
  7979. do { p = (u32 *)(orig_p + (reg)); \
  7980. __GET_REG32((reg)); \
  7981. } while (0)
  7982. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7983. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7984. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7985. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7986. GET_REG32_1(SNDDATAC_MODE);
  7987. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7988. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7989. GET_REG32_1(SNDBDC_MODE);
  7990. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7991. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7992. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7993. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7994. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7995. GET_REG32_1(RCVDCC_MODE);
  7996. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7997. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7998. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7999. GET_REG32_1(MBFREE_MODE);
  8000. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  8001. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  8002. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  8003. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  8004. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  8005. GET_REG32_1(RX_CPU_MODE);
  8006. GET_REG32_1(RX_CPU_STATE);
  8007. GET_REG32_1(RX_CPU_PGMCTR);
  8008. GET_REG32_1(RX_CPU_HWBKPT);
  8009. GET_REG32_1(TX_CPU_MODE);
  8010. GET_REG32_1(TX_CPU_STATE);
  8011. GET_REG32_1(TX_CPU_PGMCTR);
  8012. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  8013. GET_REG32_LOOP(FTQ_RESET, 0x120);
  8014. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  8015. GET_REG32_1(DMAC_MODE);
  8016. GET_REG32_LOOP(GRC_MODE, 0x4c);
  8017. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  8018. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  8019. #undef __GET_REG32
  8020. #undef GET_REG32_LOOP
  8021. #undef GET_REG32_1
  8022. tg3_full_unlock(tp);
  8023. }
  8024. static int tg3_get_eeprom_len(struct net_device *dev)
  8025. {
  8026. struct tg3 *tp = netdev_priv(dev);
  8027. return tp->nvram_size;
  8028. }
  8029. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8030. {
  8031. struct tg3 *tp = netdev_priv(dev);
  8032. int ret;
  8033. u8 *pd;
  8034. u32 i, offset, len, b_offset, b_count;
  8035. __be32 val;
  8036. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8037. return -EINVAL;
  8038. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8039. return -EAGAIN;
  8040. offset = eeprom->offset;
  8041. len = eeprom->len;
  8042. eeprom->len = 0;
  8043. eeprom->magic = TG3_EEPROM_MAGIC;
  8044. if (offset & 3) {
  8045. /* adjustments to start on required 4 byte boundary */
  8046. b_offset = offset & 3;
  8047. b_count = 4 - b_offset;
  8048. if (b_count > len) {
  8049. /* i.e. offset=1 len=2 */
  8050. b_count = len;
  8051. }
  8052. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8053. if (ret)
  8054. return ret;
  8055. memcpy(data, ((char *)&val) + b_offset, b_count);
  8056. len -= b_count;
  8057. offset += b_count;
  8058. eeprom->len += b_count;
  8059. }
  8060. /* read bytes upto the last 4 byte boundary */
  8061. pd = &data[eeprom->len];
  8062. for (i = 0; i < (len - (len & 3)); i += 4) {
  8063. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8064. if (ret) {
  8065. eeprom->len += i;
  8066. return ret;
  8067. }
  8068. memcpy(pd + i, &val, 4);
  8069. }
  8070. eeprom->len += i;
  8071. if (len & 3) {
  8072. /* read last bytes not ending on 4 byte boundary */
  8073. pd = &data[eeprom->len];
  8074. b_count = len & 3;
  8075. b_offset = offset + len - b_count;
  8076. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8077. if (ret)
  8078. return ret;
  8079. memcpy(pd, &val, b_count);
  8080. eeprom->len += b_count;
  8081. }
  8082. return 0;
  8083. }
  8084. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8085. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8086. {
  8087. struct tg3 *tp = netdev_priv(dev);
  8088. int ret;
  8089. u32 offset, len, b_offset, odd_len;
  8090. u8 *buf;
  8091. __be32 start, end;
  8092. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8093. return -EAGAIN;
  8094. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8095. eeprom->magic != TG3_EEPROM_MAGIC)
  8096. return -EINVAL;
  8097. offset = eeprom->offset;
  8098. len = eeprom->len;
  8099. if ((b_offset = (offset & 3))) {
  8100. /* adjustments to start on required 4 byte boundary */
  8101. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8102. if (ret)
  8103. return ret;
  8104. len += b_offset;
  8105. offset &= ~3;
  8106. if (len < 4)
  8107. len = 4;
  8108. }
  8109. odd_len = 0;
  8110. if (len & 3) {
  8111. /* adjustments to end on required 4 byte boundary */
  8112. odd_len = 1;
  8113. len = (len + 3) & ~3;
  8114. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8115. if (ret)
  8116. return ret;
  8117. }
  8118. buf = data;
  8119. if (b_offset || odd_len) {
  8120. buf = kmalloc(len, GFP_KERNEL);
  8121. if (!buf)
  8122. return -ENOMEM;
  8123. if (b_offset)
  8124. memcpy(buf, &start, 4);
  8125. if (odd_len)
  8126. memcpy(buf+len-4, &end, 4);
  8127. memcpy(buf + b_offset, data, eeprom->len);
  8128. }
  8129. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8130. if (buf != data)
  8131. kfree(buf);
  8132. return ret;
  8133. }
  8134. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8135. {
  8136. struct tg3 *tp = netdev_priv(dev);
  8137. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8138. struct phy_device *phydev;
  8139. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8140. return -EAGAIN;
  8141. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8142. return phy_ethtool_gset(phydev, cmd);
  8143. }
  8144. cmd->supported = (SUPPORTED_Autoneg);
  8145. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8146. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8147. SUPPORTED_1000baseT_Full);
  8148. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8149. cmd->supported |= (SUPPORTED_100baseT_Half |
  8150. SUPPORTED_100baseT_Full |
  8151. SUPPORTED_10baseT_Half |
  8152. SUPPORTED_10baseT_Full |
  8153. SUPPORTED_TP);
  8154. cmd->port = PORT_TP;
  8155. } else {
  8156. cmd->supported |= SUPPORTED_FIBRE;
  8157. cmd->port = PORT_FIBRE;
  8158. }
  8159. cmd->advertising = tp->link_config.advertising;
  8160. if (netif_running(dev)) {
  8161. cmd->speed = tp->link_config.active_speed;
  8162. cmd->duplex = tp->link_config.active_duplex;
  8163. } else {
  8164. cmd->speed = SPEED_INVALID;
  8165. cmd->duplex = DUPLEX_INVALID;
  8166. }
  8167. cmd->phy_address = tp->phy_addr;
  8168. cmd->transceiver = XCVR_INTERNAL;
  8169. cmd->autoneg = tp->link_config.autoneg;
  8170. cmd->maxtxpkt = 0;
  8171. cmd->maxrxpkt = 0;
  8172. return 0;
  8173. }
  8174. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8175. {
  8176. struct tg3 *tp = netdev_priv(dev);
  8177. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8178. struct phy_device *phydev;
  8179. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8180. return -EAGAIN;
  8181. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8182. return phy_ethtool_sset(phydev, cmd);
  8183. }
  8184. if (cmd->autoneg != AUTONEG_ENABLE &&
  8185. cmd->autoneg != AUTONEG_DISABLE)
  8186. return -EINVAL;
  8187. if (cmd->autoneg == AUTONEG_DISABLE &&
  8188. cmd->duplex != DUPLEX_FULL &&
  8189. cmd->duplex != DUPLEX_HALF)
  8190. return -EINVAL;
  8191. if (cmd->autoneg == AUTONEG_ENABLE) {
  8192. u32 mask = ADVERTISED_Autoneg |
  8193. ADVERTISED_Pause |
  8194. ADVERTISED_Asym_Pause;
  8195. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8196. mask |= ADVERTISED_1000baseT_Half |
  8197. ADVERTISED_1000baseT_Full;
  8198. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8199. mask |= ADVERTISED_100baseT_Half |
  8200. ADVERTISED_100baseT_Full |
  8201. ADVERTISED_10baseT_Half |
  8202. ADVERTISED_10baseT_Full |
  8203. ADVERTISED_TP;
  8204. else
  8205. mask |= ADVERTISED_FIBRE;
  8206. if (cmd->advertising & ~mask)
  8207. return -EINVAL;
  8208. mask &= (ADVERTISED_1000baseT_Half |
  8209. ADVERTISED_1000baseT_Full |
  8210. ADVERTISED_100baseT_Half |
  8211. ADVERTISED_100baseT_Full |
  8212. ADVERTISED_10baseT_Half |
  8213. ADVERTISED_10baseT_Full);
  8214. cmd->advertising &= mask;
  8215. } else {
  8216. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8217. if (cmd->speed != SPEED_1000)
  8218. return -EINVAL;
  8219. if (cmd->duplex != DUPLEX_FULL)
  8220. return -EINVAL;
  8221. } else {
  8222. if (cmd->speed != SPEED_100 &&
  8223. cmd->speed != SPEED_10)
  8224. return -EINVAL;
  8225. }
  8226. }
  8227. tg3_full_lock(tp, 0);
  8228. tp->link_config.autoneg = cmd->autoneg;
  8229. if (cmd->autoneg == AUTONEG_ENABLE) {
  8230. tp->link_config.advertising = (cmd->advertising |
  8231. ADVERTISED_Autoneg);
  8232. tp->link_config.speed = SPEED_INVALID;
  8233. tp->link_config.duplex = DUPLEX_INVALID;
  8234. } else {
  8235. tp->link_config.advertising = 0;
  8236. tp->link_config.speed = cmd->speed;
  8237. tp->link_config.duplex = cmd->duplex;
  8238. }
  8239. tp->link_config.orig_speed = tp->link_config.speed;
  8240. tp->link_config.orig_duplex = tp->link_config.duplex;
  8241. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8242. if (netif_running(dev))
  8243. tg3_setup_phy(tp, 1);
  8244. tg3_full_unlock(tp);
  8245. return 0;
  8246. }
  8247. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8248. {
  8249. struct tg3 *tp = netdev_priv(dev);
  8250. strcpy(info->driver, DRV_MODULE_NAME);
  8251. strcpy(info->version, DRV_MODULE_VERSION);
  8252. strcpy(info->fw_version, tp->fw_ver);
  8253. strcpy(info->bus_info, pci_name(tp->pdev));
  8254. }
  8255. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8256. {
  8257. struct tg3 *tp = netdev_priv(dev);
  8258. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8259. device_can_wakeup(&tp->pdev->dev))
  8260. wol->supported = WAKE_MAGIC;
  8261. else
  8262. wol->supported = 0;
  8263. wol->wolopts = 0;
  8264. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8265. device_can_wakeup(&tp->pdev->dev))
  8266. wol->wolopts = WAKE_MAGIC;
  8267. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8268. }
  8269. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8270. {
  8271. struct tg3 *tp = netdev_priv(dev);
  8272. struct device *dp = &tp->pdev->dev;
  8273. if (wol->wolopts & ~WAKE_MAGIC)
  8274. return -EINVAL;
  8275. if ((wol->wolopts & WAKE_MAGIC) &&
  8276. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8277. return -EINVAL;
  8278. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8279. spin_lock_bh(&tp->lock);
  8280. if (device_may_wakeup(dp))
  8281. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8282. else
  8283. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8284. spin_unlock_bh(&tp->lock);
  8285. return 0;
  8286. }
  8287. static u32 tg3_get_msglevel(struct net_device *dev)
  8288. {
  8289. struct tg3 *tp = netdev_priv(dev);
  8290. return tp->msg_enable;
  8291. }
  8292. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8293. {
  8294. struct tg3 *tp = netdev_priv(dev);
  8295. tp->msg_enable = value;
  8296. }
  8297. static int tg3_set_tso(struct net_device *dev, u32 value)
  8298. {
  8299. struct tg3 *tp = netdev_priv(dev);
  8300. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8301. if (value)
  8302. return -EINVAL;
  8303. return 0;
  8304. }
  8305. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8306. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8307. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8308. if (value) {
  8309. dev->features |= NETIF_F_TSO6;
  8310. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8312. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8313. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8316. dev->features |= NETIF_F_TSO_ECN;
  8317. } else
  8318. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8319. }
  8320. return ethtool_op_set_tso(dev, value);
  8321. }
  8322. static int tg3_nway_reset(struct net_device *dev)
  8323. {
  8324. struct tg3 *tp = netdev_priv(dev);
  8325. int r;
  8326. if (!netif_running(dev))
  8327. return -EAGAIN;
  8328. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8329. return -EINVAL;
  8330. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8331. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8332. return -EAGAIN;
  8333. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8334. } else {
  8335. u32 bmcr;
  8336. spin_lock_bh(&tp->lock);
  8337. r = -EINVAL;
  8338. tg3_readphy(tp, MII_BMCR, &bmcr);
  8339. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8340. ((bmcr & BMCR_ANENABLE) ||
  8341. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8342. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8343. BMCR_ANENABLE);
  8344. r = 0;
  8345. }
  8346. spin_unlock_bh(&tp->lock);
  8347. }
  8348. return r;
  8349. }
  8350. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8351. {
  8352. struct tg3 *tp = netdev_priv(dev);
  8353. ering->rx_max_pending = tp->rx_std_ring_mask;
  8354. ering->rx_mini_max_pending = 0;
  8355. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8356. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8357. else
  8358. ering->rx_jumbo_max_pending = 0;
  8359. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8360. ering->rx_pending = tp->rx_pending;
  8361. ering->rx_mini_pending = 0;
  8362. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8363. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8364. else
  8365. ering->rx_jumbo_pending = 0;
  8366. ering->tx_pending = tp->napi[0].tx_pending;
  8367. }
  8368. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8369. {
  8370. struct tg3 *tp = netdev_priv(dev);
  8371. int i, irq_sync = 0, err = 0;
  8372. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8373. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8374. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8375. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8376. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8377. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8378. return -EINVAL;
  8379. if (netif_running(dev)) {
  8380. tg3_phy_stop(tp);
  8381. tg3_netif_stop(tp);
  8382. irq_sync = 1;
  8383. }
  8384. tg3_full_lock(tp, irq_sync);
  8385. tp->rx_pending = ering->rx_pending;
  8386. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8387. tp->rx_pending > 63)
  8388. tp->rx_pending = 63;
  8389. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8390. for (i = 0; i < tp->irq_max; i++)
  8391. tp->napi[i].tx_pending = ering->tx_pending;
  8392. if (netif_running(dev)) {
  8393. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8394. err = tg3_restart_hw(tp, 1);
  8395. if (!err)
  8396. tg3_netif_start(tp);
  8397. }
  8398. tg3_full_unlock(tp);
  8399. if (irq_sync && !err)
  8400. tg3_phy_start(tp);
  8401. return err;
  8402. }
  8403. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8404. {
  8405. struct tg3 *tp = netdev_priv(dev);
  8406. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8407. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8408. epause->rx_pause = 1;
  8409. else
  8410. epause->rx_pause = 0;
  8411. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8412. epause->tx_pause = 1;
  8413. else
  8414. epause->tx_pause = 0;
  8415. }
  8416. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8417. {
  8418. struct tg3 *tp = netdev_priv(dev);
  8419. int err = 0;
  8420. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8421. u32 newadv;
  8422. struct phy_device *phydev;
  8423. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8424. if (!(phydev->supported & SUPPORTED_Pause) ||
  8425. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8426. (epause->rx_pause != epause->tx_pause)))
  8427. return -EINVAL;
  8428. tp->link_config.flowctrl = 0;
  8429. if (epause->rx_pause) {
  8430. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8431. if (epause->tx_pause) {
  8432. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8433. newadv = ADVERTISED_Pause;
  8434. } else
  8435. newadv = ADVERTISED_Pause |
  8436. ADVERTISED_Asym_Pause;
  8437. } else if (epause->tx_pause) {
  8438. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8439. newadv = ADVERTISED_Asym_Pause;
  8440. } else
  8441. newadv = 0;
  8442. if (epause->autoneg)
  8443. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8444. else
  8445. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8446. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8447. u32 oldadv = phydev->advertising &
  8448. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8449. if (oldadv != newadv) {
  8450. phydev->advertising &=
  8451. ~(ADVERTISED_Pause |
  8452. ADVERTISED_Asym_Pause);
  8453. phydev->advertising |= newadv;
  8454. if (phydev->autoneg) {
  8455. /*
  8456. * Always renegotiate the link to
  8457. * inform our link partner of our
  8458. * flow control settings, even if the
  8459. * flow control is forced. Let
  8460. * tg3_adjust_link() do the final
  8461. * flow control setup.
  8462. */
  8463. return phy_start_aneg(phydev);
  8464. }
  8465. }
  8466. if (!epause->autoneg)
  8467. tg3_setup_flow_control(tp, 0, 0);
  8468. } else {
  8469. tp->link_config.orig_advertising &=
  8470. ~(ADVERTISED_Pause |
  8471. ADVERTISED_Asym_Pause);
  8472. tp->link_config.orig_advertising |= newadv;
  8473. }
  8474. } else {
  8475. int irq_sync = 0;
  8476. if (netif_running(dev)) {
  8477. tg3_netif_stop(tp);
  8478. irq_sync = 1;
  8479. }
  8480. tg3_full_lock(tp, irq_sync);
  8481. if (epause->autoneg)
  8482. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8483. else
  8484. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8485. if (epause->rx_pause)
  8486. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8487. else
  8488. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8489. if (epause->tx_pause)
  8490. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8491. else
  8492. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8493. if (netif_running(dev)) {
  8494. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8495. err = tg3_restart_hw(tp, 1);
  8496. if (!err)
  8497. tg3_netif_start(tp);
  8498. }
  8499. tg3_full_unlock(tp);
  8500. }
  8501. return err;
  8502. }
  8503. static u32 tg3_get_rx_csum(struct net_device *dev)
  8504. {
  8505. struct tg3 *tp = netdev_priv(dev);
  8506. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8507. }
  8508. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8512. if (data != 0)
  8513. return -EINVAL;
  8514. return 0;
  8515. }
  8516. spin_lock_bh(&tp->lock);
  8517. if (data)
  8518. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8519. else
  8520. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8521. spin_unlock_bh(&tp->lock);
  8522. return 0;
  8523. }
  8524. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8525. {
  8526. struct tg3 *tp = netdev_priv(dev);
  8527. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8528. if (data != 0)
  8529. return -EINVAL;
  8530. return 0;
  8531. }
  8532. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8533. ethtool_op_set_tx_ipv6_csum(dev, data);
  8534. else
  8535. ethtool_op_set_tx_csum(dev, data);
  8536. return 0;
  8537. }
  8538. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8539. {
  8540. switch (sset) {
  8541. case ETH_SS_TEST:
  8542. return TG3_NUM_TEST;
  8543. case ETH_SS_STATS:
  8544. return TG3_NUM_STATS;
  8545. default:
  8546. return -EOPNOTSUPP;
  8547. }
  8548. }
  8549. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8550. {
  8551. switch (stringset) {
  8552. case ETH_SS_STATS:
  8553. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8554. break;
  8555. case ETH_SS_TEST:
  8556. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8557. break;
  8558. default:
  8559. WARN_ON(1); /* we need a WARN() */
  8560. break;
  8561. }
  8562. }
  8563. static int tg3_phys_id(struct net_device *dev, u32 data)
  8564. {
  8565. struct tg3 *tp = netdev_priv(dev);
  8566. int i;
  8567. if (!netif_running(tp->dev))
  8568. return -EAGAIN;
  8569. if (data == 0)
  8570. data = UINT_MAX / 2;
  8571. for (i = 0; i < (data * 2); i++) {
  8572. if ((i % 2) == 0)
  8573. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8574. LED_CTRL_1000MBPS_ON |
  8575. LED_CTRL_100MBPS_ON |
  8576. LED_CTRL_10MBPS_ON |
  8577. LED_CTRL_TRAFFIC_OVERRIDE |
  8578. LED_CTRL_TRAFFIC_BLINK |
  8579. LED_CTRL_TRAFFIC_LED);
  8580. else
  8581. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8582. LED_CTRL_TRAFFIC_OVERRIDE);
  8583. if (msleep_interruptible(500))
  8584. break;
  8585. }
  8586. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8587. return 0;
  8588. }
  8589. static void tg3_get_ethtool_stats(struct net_device *dev,
  8590. struct ethtool_stats *estats, u64 *tmp_stats)
  8591. {
  8592. struct tg3 *tp = netdev_priv(dev);
  8593. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8594. }
  8595. #define NVRAM_TEST_SIZE 0x100
  8596. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8597. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8598. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8599. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8600. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8601. static int tg3_test_nvram(struct tg3 *tp)
  8602. {
  8603. u32 csum, magic;
  8604. __be32 *buf;
  8605. int i, j, k, err = 0, size;
  8606. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8607. return 0;
  8608. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8609. return -EIO;
  8610. if (magic == TG3_EEPROM_MAGIC)
  8611. size = NVRAM_TEST_SIZE;
  8612. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8613. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8614. TG3_EEPROM_SB_FORMAT_1) {
  8615. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8616. case TG3_EEPROM_SB_REVISION_0:
  8617. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8618. break;
  8619. case TG3_EEPROM_SB_REVISION_2:
  8620. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8621. break;
  8622. case TG3_EEPROM_SB_REVISION_3:
  8623. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8624. break;
  8625. default:
  8626. return 0;
  8627. }
  8628. } else
  8629. return 0;
  8630. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8631. size = NVRAM_SELFBOOT_HW_SIZE;
  8632. else
  8633. return -EIO;
  8634. buf = kmalloc(size, GFP_KERNEL);
  8635. if (buf == NULL)
  8636. return -ENOMEM;
  8637. err = -EIO;
  8638. for (i = 0, j = 0; i < size; i += 4, j++) {
  8639. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8640. if (err)
  8641. break;
  8642. }
  8643. if (i < size)
  8644. goto out;
  8645. /* Selfboot format */
  8646. magic = be32_to_cpu(buf[0]);
  8647. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8648. TG3_EEPROM_MAGIC_FW) {
  8649. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8650. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8651. TG3_EEPROM_SB_REVISION_2) {
  8652. /* For rev 2, the csum doesn't include the MBA. */
  8653. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8654. csum8 += buf8[i];
  8655. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8656. csum8 += buf8[i];
  8657. } else {
  8658. for (i = 0; i < size; i++)
  8659. csum8 += buf8[i];
  8660. }
  8661. if (csum8 == 0) {
  8662. err = 0;
  8663. goto out;
  8664. }
  8665. err = -EIO;
  8666. goto out;
  8667. }
  8668. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8669. TG3_EEPROM_MAGIC_HW) {
  8670. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8671. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8672. u8 *buf8 = (u8 *) buf;
  8673. /* Separate the parity bits and the data bytes. */
  8674. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8675. if ((i == 0) || (i == 8)) {
  8676. int l;
  8677. u8 msk;
  8678. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8679. parity[k++] = buf8[i] & msk;
  8680. i++;
  8681. } else if (i == 16) {
  8682. int l;
  8683. u8 msk;
  8684. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8685. parity[k++] = buf8[i] & msk;
  8686. i++;
  8687. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8688. parity[k++] = buf8[i] & msk;
  8689. i++;
  8690. }
  8691. data[j++] = buf8[i];
  8692. }
  8693. err = -EIO;
  8694. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8695. u8 hw8 = hweight8(data[i]);
  8696. if ((hw8 & 0x1) && parity[i])
  8697. goto out;
  8698. else if (!(hw8 & 0x1) && !parity[i])
  8699. goto out;
  8700. }
  8701. err = 0;
  8702. goto out;
  8703. }
  8704. err = -EIO;
  8705. /* Bootstrap checksum at offset 0x10 */
  8706. csum = calc_crc((unsigned char *) buf, 0x10);
  8707. if (csum != le32_to_cpu(buf[0x10/4]))
  8708. goto out;
  8709. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8710. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8711. if (csum != le32_to_cpu(buf[0xfc/4]))
  8712. goto out;
  8713. err = 0;
  8714. out:
  8715. kfree(buf);
  8716. return err;
  8717. }
  8718. #define TG3_SERDES_TIMEOUT_SEC 2
  8719. #define TG3_COPPER_TIMEOUT_SEC 6
  8720. static int tg3_test_link(struct tg3 *tp)
  8721. {
  8722. int i, max;
  8723. if (!netif_running(tp->dev))
  8724. return -ENODEV;
  8725. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8726. max = TG3_SERDES_TIMEOUT_SEC;
  8727. else
  8728. max = TG3_COPPER_TIMEOUT_SEC;
  8729. for (i = 0; i < max; i++) {
  8730. if (netif_carrier_ok(tp->dev))
  8731. return 0;
  8732. if (msleep_interruptible(1000))
  8733. break;
  8734. }
  8735. return -EIO;
  8736. }
  8737. /* Only test the commonly used registers */
  8738. static int tg3_test_registers(struct tg3 *tp)
  8739. {
  8740. int i, is_5705, is_5750;
  8741. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8742. static struct {
  8743. u16 offset;
  8744. u16 flags;
  8745. #define TG3_FL_5705 0x1
  8746. #define TG3_FL_NOT_5705 0x2
  8747. #define TG3_FL_NOT_5788 0x4
  8748. #define TG3_FL_NOT_5750 0x8
  8749. u32 read_mask;
  8750. u32 write_mask;
  8751. } reg_tbl[] = {
  8752. /* MAC Control Registers */
  8753. { MAC_MODE, TG3_FL_NOT_5705,
  8754. 0x00000000, 0x00ef6f8c },
  8755. { MAC_MODE, TG3_FL_5705,
  8756. 0x00000000, 0x01ef6b8c },
  8757. { MAC_STATUS, TG3_FL_NOT_5705,
  8758. 0x03800107, 0x00000000 },
  8759. { MAC_STATUS, TG3_FL_5705,
  8760. 0x03800100, 0x00000000 },
  8761. { MAC_ADDR_0_HIGH, 0x0000,
  8762. 0x00000000, 0x0000ffff },
  8763. { MAC_ADDR_0_LOW, 0x0000,
  8764. 0x00000000, 0xffffffff },
  8765. { MAC_RX_MTU_SIZE, 0x0000,
  8766. 0x00000000, 0x0000ffff },
  8767. { MAC_TX_MODE, 0x0000,
  8768. 0x00000000, 0x00000070 },
  8769. { MAC_TX_LENGTHS, 0x0000,
  8770. 0x00000000, 0x00003fff },
  8771. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8772. 0x00000000, 0x000007fc },
  8773. { MAC_RX_MODE, TG3_FL_5705,
  8774. 0x00000000, 0x000007dc },
  8775. { MAC_HASH_REG_0, 0x0000,
  8776. 0x00000000, 0xffffffff },
  8777. { MAC_HASH_REG_1, 0x0000,
  8778. 0x00000000, 0xffffffff },
  8779. { MAC_HASH_REG_2, 0x0000,
  8780. 0x00000000, 0xffffffff },
  8781. { MAC_HASH_REG_3, 0x0000,
  8782. 0x00000000, 0xffffffff },
  8783. /* Receive Data and Receive BD Initiator Control Registers. */
  8784. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8785. 0x00000000, 0xffffffff },
  8786. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8787. 0x00000000, 0xffffffff },
  8788. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8789. 0x00000000, 0x00000003 },
  8790. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8791. 0x00000000, 0xffffffff },
  8792. { RCVDBDI_STD_BD+0, 0x0000,
  8793. 0x00000000, 0xffffffff },
  8794. { RCVDBDI_STD_BD+4, 0x0000,
  8795. 0x00000000, 0xffffffff },
  8796. { RCVDBDI_STD_BD+8, 0x0000,
  8797. 0x00000000, 0xffff0002 },
  8798. { RCVDBDI_STD_BD+0xc, 0x0000,
  8799. 0x00000000, 0xffffffff },
  8800. /* Receive BD Initiator Control Registers. */
  8801. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8802. 0x00000000, 0xffffffff },
  8803. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8804. 0x00000000, 0x000003ff },
  8805. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8806. 0x00000000, 0xffffffff },
  8807. /* Host Coalescing Control Registers. */
  8808. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8809. 0x00000000, 0x00000004 },
  8810. { HOSTCC_MODE, TG3_FL_5705,
  8811. 0x00000000, 0x000000f6 },
  8812. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8813. 0x00000000, 0xffffffff },
  8814. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8815. 0x00000000, 0x000003ff },
  8816. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8817. 0x00000000, 0xffffffff },
  8818. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8819. 0x00000000, 0x000003ff },
  8820. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8821. 0x00000000, 0xffffffff },
  8822. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8823. 0x00000000, 0x000000ff },
  8824. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8825. 0x00000000, 0xffffffff },
  8826. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8827. 0x00000000, 0x000000ff },
  8828. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8829. 0x00000000, 0xffffffff },
  8830. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8831. 0x00000000, 0xffffffff },
  8832. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8833. 0x00000000, 0xffffffff },
  8834. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8835. 0x00000000, 0x000000ff },
  8836. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8837. 0x00000000, 0xffffffff },
  8838. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8839. 0x00000000, 0x000000ff },
  8840. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8841. 0x00000000, 0xffffffff },
  8842. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8843. 0x00000000, 0xffffffff },
  8844. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8845. 0x00000000, 0xffffffff },
  8846. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8847. 0x00000000, 0xffffffff },
  8848. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8849. 0x00000000, 0xffffffff },
  8850. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8851. 0xffffffff, 0x00000000 },
  8852. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8853. 0xffffffff, 0x00000000 },
  8854. /* Buffer Manager Control Registers. */
  8855. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8856. 0x00000000, 0x007fff80 },
  8857. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8858. 0x00000000, 0x007fffff },
  8859. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8860. 0x00000000, 0x0000003f },
  8861. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8862. 0x00000000, 0x000001ff },
  8863. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8864. 0x00000000, 0x000001ff },
  8865. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8866. 0xffffffff, 0x00000000 },
  8867. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8868. 0xffffffff, 0x00000000 },
  8869. /* Mailbox Registers */
  8870. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8871. 0x00000000, 0x000001ff },
  8872. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8873. 0x00000000, 0x000001ff },
  8874. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8875. 0x00000000, 0x000007ff },
  8876. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8877. 0x00000000, 0x000001ff },
  8878. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8879. };
  8880. is_5705 = is_5750 = 0;
  8881. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8882. is_5705 = 1;
  8883. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8884. is_5750 = 1;
  8885. }
  8886. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8887. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8888. continue;
  8889. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8890. continue;
  8891. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8892. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8893. continue;
  8894. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8895. continue;
  8896. offset = (u32) reg_tbl[i].offset;
  8897. read_mask = reg_tbl[i].read_mask;
  8898. write_mask = reg_tbl[i].write_mask;
  8899. /* Save the original register content */
  8900. save_val = tr32(offset);
  8901. /* Determine the read-only value. */
  8902. read_val = save_val & read_mask;
  8903. /* Write zero to the register, then make sure the read-only bits
  8904. * are not changed and the read/write bits are all zeros.
  8905. */
  8906. tw32(offset, 0);
  8907. val = tr32(offset);
  8908. /* Test the read-only and read/write bits. */
  8909. if (((val & read_mask) != read_val) || (val & write_mask))
  8910. goto out;
  8911. /* Write ones to all the bits defined by RdMask and WrMask, then
  8912. * make sure the read-only bits are not changed and the
  8913. * read/write bits are all ones.
  8914. */
  8915. tw32(offset, read_mask | write_mask);
  8916. val = tr32(offset);
  8917. /* Test the read-only bits. */
  8918. if ((val & read_mask) != read_val)
  8919. goto out;
  8920. /* Test the read/write bits. */
  8921. if ((val & write_mask) != write_mask)
  8922. goto out;
  8923. tw32(offset, save_val);
  8924. }
  8925. return 0;
  8926. out:
  8927. if (netif_msg_hw(tp))
  8928. netdev_err(tp->dev,
  8929. "Register test failed at offset %x\n", offset);
  8930. tw32(offset, save_val);
  8931. return -EIO;
  8932. }
  8933. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8934. {
  8935. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8936. int i;
  8937. u32 j;
  8938. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8939. for (j = 0; j < len; j += 4) {
  8940. u32 val;
  8941. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8942. tg3_read_mem(tp, offset + j, &val);
  8943. if (val != test_pattern[i])
  8944. return -EIO;
  8945. }
  8946. }
  8947. return 0;
  8948. }
  8949. static int tg3_test_memory(struct tg3 *tp)
  8950. {
  8951. static struct mem_entry {
  8952. u32 offset;
  8953. u32 len;
  8954. } mem_tbl_570x[] = {
  8955. { 0x00000000, 0x00b50},
  8956. { 0x00002000, 0x1c000},
  8957. { 0xffffffff, 0x00000}
  8958. }, mem_tbl_5705[] = {
  8959. { 0x00000100, 0x0000c},
  8960. { 0x00000200, 0x00008},
  8961. { 0x00004000, 0x00800},
  8962. { 0x00006000, 0x01000},
  8963. { 0x00008000, 0x02000},
  8964. { 0x00010000, 0x0e000},
  8965. { 0xffffffff, 0x00000}
  8966. }, mem_tbl_5755[] = {
  8967. { 0x00000200, 0x00008},
  8968. { 0x00004000, 0x00800},
  8969. { 0x00006000, 0x00800},
  8970. { 0x00008000, 0x02000},
  8971. { 0x00010000, 0x0c000},
  8972. { 0xffffffff, 0x00000}
  8973. }, mem_tbl_5906[] = {
  8974. { 0x00000200, 0x00008},
  8975. { 0x00004000, 0x00400},
  8976. { 0x00006000, 0x00400},
  8977. { 0x00008000, 0x01000},
  8978. { 0x00010000, 0x01000},
  8979. { 0xffffffff, 0x00000}
  8980. }, mem_tbl_5717[] = {
  8981. { 0x00000200, 0x00008},
  8982. { 0x00010000, 0x0a000},
  8983. { 0x00020000, 0x13c00},
  8984. { 0xffffffff, 0x00000}
  8985. }, mem_tbl_57765[] = {
  8986. { 0x00000200, 0x00008},
  8987. { 0x00004000, 0x00800},
  8988. { 0x00006000, 0x09800},
  8989. { 0x00010000, 0x0a000},
  8990. { 0xffffffff, 0x00000}
  8991. };
  8992. struct mem_entry *mem_tbl;
  8993. int err = 0;
  8994. int i;
  8995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8997. mem_tbl = mem_tbl_5717;
  8998. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8999. mem_tbl = mem_tbl_57765;
  9000. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9001. mem_tbl = mem_tbl_5755;
  9002. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9003. mem_tbl = mem_tbl_5906;
  9004. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9005. mem_tbl = mem_tbl_5705;
  9006. else
  9007. mem_tbl = mem_tbl_570x;
  9008. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9009. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9010. if (err)
  9011. break;
  9012. }
  9013. return err;
  9014. }
  9015. #define TG3_MAC_LOOPBACK 0
  9016. #define TG3_PHY_LOOPBACK 1
  9017. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  9018. {
  9019. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9020. u32 desc_idx, coal_now;
  9021. struct sk_buff *skb, *rx_skb;
  9022. u8 *tx_data;
  9023. dma_addr_t map;
  9024. int num_pkts, tx_len, rx_len, i, err;
  9025. struct tg3_rx_buffer_desc *desc;
  9026. struct tg3_napi *tnapi, *rnapi;
  9027. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9028. tnapi = &tp->napi[0];
  9029. rnapi = &tp->napi[0];
  9030. if (tp->irq_cnt > 1) {
  9031. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9032. rnapi = &tp->napi[1];
  9033. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9034. tnapi = &tp->napi[1];
  9035. }
  9036. coal_now = tnapi->coal_now | rnapi->coal_now;
  9037. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9038. /* HW errata - mac loopback fails in some cases on 5780.
  9039. * Normal traffic and PHY loopback are not affected by
  9040. * errata. Also, the MAC loopback test is deprecated for
  9041. * all newer ASIC revisions.
  9042. */
  9043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9044. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9045. return 0;
  9046. mac_mode = tp->mac_mode &
  9047. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9048. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9049. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9050. mac_mode |= MAC_MODE_LINK_POLARITY;
  9051. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9052. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9053. else
  9054. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9055. tw32(MAC_MODE, mac_mode);
  9056. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9057. u32 val;
  9058. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9059. tg3_phy_fet_toggle_apd(tp, false);
  9060. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9061. } else
  9062. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9063. tg3_phy_toggle_automdix(tp, 0);
  9064. tg3_writephy(tp, MII_BMCR, val);
  9065. udelay(40);
  9066. mac_mode = tp->mac_mode &
  9067. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9068. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9069. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9070. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9071. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9072. /* The write needs to be flushed for the AC131 */
  9073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9074. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9075. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9076. } else
  9077. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9078. /* reset to prevent losing 1st rx packet intermittently */
  9079. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9080. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9081. udelay(10);
  9082. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9083. }
  9084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9085. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9086. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9087. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9088. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9089. mac_mode |= MAC_MODE_LINK_POLARITY;
  9090. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9091. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9092. }
  9093. tw32(MAC_MODE, mac_mode);
  9094. /* Wait for link */
  9095. for (i = 0; i < 100; i++) {
  9096. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9097. break;
  9098. mdelay(1);
  9099. }
  9100. } else {
  9101. return -EINVAL;
  9102. }
  9103. err = -EIO;
  9104. tx_len = 1514;
  9105. skb = netdev_alloc_skb(tp->dev, tx_len);
  9106. if (!skb)
  9107. return -ENOMEM;
  9108. tx_data = skb_put(skb, tx_len);
  9109. memcpy(tx_data, tp->dev->dev_addr, 6);
  9110. memset(tx_data + 6, 0x0, 8);
  9111. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9112. for (i = 14; i < tx_len; i++)
  9113. tx_data[i] = (u8) (i & 0xff);
  9114. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9115. if (pci_dma_mapping_error(tp->pdev, map)) {
  9116. dev_kfree_skb(skb);
  9117. return -EIO;
  9118. }
  9119. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9120. rnapi->coal_now);
  9121. udelay(10);
  9122. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9123. num_pkts = 0;
  9124. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9125. tnapi->tx_prod++;
  9126. num_pkts++;
  9127. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9128. tr32_mailbox(tnapi->prodmbox);
  9129. udelay(10);
  9130. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9131. for (i = 0; i < 35; i++) {
  9132. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9133. coal_now);
  9134. udelay(10);
  9135. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9136. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9137. if ((tx_idx == tnapi->tx_prod) &&
  9138. (rx_idx == (rx_start_idx + num_pkts)))
  9139. break;
  9140. }
  9141. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9142. dev_kfree_skb(skb);
  9143. if (tx_idx != tnapi->tx_prod)
  9144. goto out;
  9145. if (rx_idx != rx_start_idx + num_pkts)
  9146. goto out;
  9147. desc = &rnapi->rx_rcb[rx_start_idx];
  9148. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9149. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9150. if (opaque_key != RXD_OPAQUE_RING_STD)
  9151. goto out;
  9152. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9153. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9154. goto out;
  9155. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9156. if (rx_len != tx_len)
  9157. goto out;
  9158. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9159. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9160. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9161. for (i = 14; i < tx_len; i++) {
  9162. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9163. goto out;
  9164. }
  9165. err = 0;
  9166. /* tg3_free_rings will unmap and free the rx_skb */
  9167. out:
  9168. return err;
  9169. }
  9170. #define TG3_MAC_LOOPBACK_FAILED 1
  9171. #define TG3_PHY_LOOPBACK_FAILED 2
  9172. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9173. TG3_PHY_LOOPBACK_FAILED)
  9174. static int tg3_test_loopback(struct tg3 *tp)
  9175. {
  9176. int err = 0;
  9177. u32 eee_cap, cpmuctrl = 0;
  9178. if (!netif_running(tp->dev))
  9179. return TG3_LOOPBACK_FAILED;
  9180. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9181. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9182. err = tg3_reset_hw(tp, 1);
  9183. if (err) {
  9184. err = TG3_LOOPBACK_FAILED;
  9185. goto done;
  9186. }
  9187. /* Turn off gphy autopowerdown. */
  9188. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9189. tg3_phy_toggle_apd(tp, false);
  9190. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9191. int i;
  9192. u32 status;
  9193. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9194. /* Wait for up to 40 microseconds to acquire lock. */
  9195. for (i = 0; i < 4; i++) {
  9196. status = tr32(TG3_CPMU_MUTEX_GNT);
  9197. if (status == CPMU_MUTEX_GNT_DRIVER)
  9198. break;
  9199. udelay(10);
  9200. }
  9201. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9202. err = TG3_LOOPBACK_FAILED;
  9203. goto done;
  9204. }
  9205. /* Turn off link-based power management. */
  9206. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9207. tw32(TG3_CPMU_CTRL,
  9208. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9209. CPMU_CTRL_LINK_AWARE_MODE));
  9210. }
  9211. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9212. err |= TG3_MAC_LOOPBACK_FAILED;
  9213. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9214. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9215. /* Release the mutex */
  9216. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9217. }
  9218. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9219. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9220. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9221. err |= TG3_PHY_LOOPBACK_FAILED;
  9222. }
  9223. /* Re-enable gphy autopowerdown. */
  9224. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9225. tg3_phy_toggle_apd(tp, true);
  9226. done:
  9227. tp->phy_flags |= eee_cap;
  9228. return err;
  9229. }
  9230. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9231. u64 *data)
  9232. {
  9233. struct tg3 *tp = netdev_priv(dev);
  9234. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9235. tg3_power_up(tp);
  9236. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9237. if (tg3_test_nvram(tp) != 0) {
  9238. etest->flags |= ETH_TEST_FL_FAILED;
  9239. data[0] = 1;
  9240. }
  9241. if (tg3_test_link(tp) != 0) {
  9242. etest->flags |= ETH_TEST_FL_FAILED;
  9243. data[1] = 1;
  9244. }
  9245. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9246. int err, err2 = 0, irq_sync = 0;
  9247. if (netif_running(dev)) {
  9248. tg3_phy_stop(tp);
  9249. tg3_netif_stop(tp);
  9250. irq_sync = 1;
  9251. }
  9252. tg3_full_lock(tp, irq_sync);
  9253. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9254. err = tg3_nvram_lock(tp);
  9255. tg3_halt_cpu(tp, RX_CPU_BASE);
  9256. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9257. tg3_halt_cpu(tp, TX_CPU_BASE);
  9258. if (!err)
  9259. tg3_nvram_unlock(tp);
  9260. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9261. tg3_phy_reset(tp);
  9262. if (tg3_test_registers(tp) != 0) {
  9263. etest->flags |= ETH_TEST_FL_FAILED;
  9264. data[2] = 1;
  9265. }
  9266. if (tg3_test_memory(tp) != 0) {
  9267. etest->flags |= ETH_TEST_FL_FAILED;
  9268. data[3] = 1;
  9269. }
  9270. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9271. etest->flags |= ETH_TEST_FL_FAILED;
  9272. tg3_full_unlock(tp);
  9273. if (tg3_test_interrupt(tp) != 0) {
  9274. etest->flags |= ETH_TEST_FL_FAILED;
  9275. data[5] = 1;
  9276. }
  9277. tg3_full_lock(tp, 0);
  9278. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9279. if (netif_running(dev)) {
  9280. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9281. err2 = tg3_restart_hw(tp, 1);
  9282. if (!err2)
  9283. tg3_netif_start(tp);
  9284. }
  9285. tg3_full_unlock(tp);
  9286. if (irq_sync && !err2)
  9287. tg3_phy_start(tp);
  9288. }
  9289. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9290. tg3_power_down(tp);
  9291. }
  9292. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9293. {
  9294. struct mii_ioctl_data *data = if_mii(ifr);
  9295. struct tg3 *tp = netdev_priv(dev);
  9296. int err;
  9297. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9298. struct phy_device *phydev;
  9299. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9300. return -EAGAIN;
  9301. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9302. return phy_mii_ioctl(phydev, ifr, cmd);
  9303. }
  9304. switch (cmd) {
  9305. case SIOCGMIIPHY:
  9306. data->phy_id = tp->phy_addr;
  9307. /* fallthru */
  9308. case SIOCGMIIREG: {
  9309. u32 mii_regval;
  9310. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9311. break; /* We have no PHY */
  9312. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9313. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9314. !netif_running(dev)))
  9315. return -EAGAIN;
  9316. spin_lock_bh(&tp->lock);
  9317. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9318. spin_unlock_bh(&tp->lock);
  9319. data->val_out = mii_regval;
  9320. return err;
  9321. }
  9322. case SIOCSMIIREG:
  9323. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9324. break; /* We have no PHY */
  9325. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9326. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9327. !netif_running(dev)))
  9328. return -EAGAIN;
  9329. spin_lock_bh(&tp->lock);
  9330. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9331. spin_unlock_bh(&tp->lock);
  9332. return err;
  9333. default:
  9334. /* do nothing */
  9335. break;
  9336. }
  9337. return -EOPNOTSUPP;
  9338. }
  9339. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9340. {
  9341. struct tg3 *tp = netdev_priv(dev);
  9342. memcpy(ec, &tp->coal, sizeof(*ec));
  9343. return 0;
  9344. }
  9345. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9346. {
  9347. struct tg3 *tp = netdev_priv(dev);
  9348. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9349. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9350. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9351. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9352. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9353. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9354. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9355. }
  9356. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9357. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9358. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9359. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9360. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9361. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9362. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9363. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9364. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9365. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9366. return -EINVAL;
  9367. /* No rx interrupts will be generated if both are zero */
  9368. if ((ec->rx_coalesce_usecs == 0) &&
  9369. (ec->rx_max_coalesced_frames == 0))
  9370. return -EINVAL;
  9371. /* No tx interrupts will be generated if both are zero */
  9372. if ((ec->tx_coalesce_usecs == 0) &&
  9373. (ec->tx_max_coalesced_frames == 0))
  9374. return -EINVAL;
  9375. /* Only copy relevant parameters, ignore all others. */
  9376. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9377. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9378. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9379. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9380. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9381. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9382. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9383. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9384. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9385. if (netif_running(dev)) {
  9386. tg3_full_lock(tp, 0);
  9387. __tg3_set_coalesce(tp, &tp->coal);
  9388. tg3_full_unlock(tp);
  9389. }
  9390. return 0;
  9391. }
  9392. static const struct ethtool_ops tg3_ethtool_ops = {
  9393. .get_settings = tg3_get_settings,
  9394. .set_settings = tg3_set_settings,
  9395. .get_drvinfo = tg3_get_drvinfo,
  9396. .get_regs_len = tg3_get_regs_len,
  9397. .get_regs = tg3_get_regs,
  9398. .get_wol = tg3_get_wol,
  9399. .set_wol = tg3_set_wol,
  9400. .get_msglevel = tg3_get_msglevel,
  9401. .set_msglevel = tg3_set_msglevel,
  9402. .nway_reset = tg3_nway_reset,
  9403. .get_link = ethtool_op_get_link,
  9404. .get_eeprom_len = tg3_get_eeprom_len,
  9405. .get_eeprom = tg3_get_eeprom,
  9406. .set_eeprom = tg3_set_eeprom,
  9407. .get_ringparam = tg3_get_ringparam,
  9408. .set_ringparam = tg3_set_ringparam,
  9409. .get_pauseparam = tg3_get_pauseparam,
  9410. .set_pauseparam = tg3_set_pauseparam,
  9411. .get_rx_csum = tg3_get_rx_csum,
  9412. .set_rx_csum = tg3_set_rx_csum,
  9413. .set_tx_csum = tg3_set_tx_csum,
  9414. .set_sg = ethtool_op_set_sg,
  9415. .set_tso = tg3_set_tso,
  9416. .self_test = tg3_self_test,
  9417. .get_strings = tg3_get_strings,
  9418. .phys_id = tg3_phys_id,
  9419. .get_ethtool_stats = tg3_get_ethtool_stats,
  9420. .get_coalesce = tg3_get_coalesce,
  9421. .set_coalesce = tg3_set_coalesce,
  9422. .get_sset_count = tg3_get_sset_count,
  9423. };
  9424. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9425. {
  9426. u32 cursize, val, magic;
  9427. tp->nvram_size = EEPROM_CHIP_SIZE;
  9428. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9429. return;
  9430. if ((magic != TG3_EEPROM_MAGIC) &&
  9431. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9432. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9433. return;
  9434. /*
  9435. * Size the chip by reading offsets at increasing powers of two.
  9436. * When we encounter our validation signature, we know the addressing
  9437. * has wrapped around, and thus have our chip size.
  9438. */
  9439. cursize = 0x10;
  9440. while (cursize < tp->nvram_size) {
  9441. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9442. return;
  9443. if (val == magic)
  9444. break;
  9445. cursize <<= 1;
  9446. }
  9447. tp->nvram_size = cursize;
  9448. }
  9449. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9450. {
  9451. u32 val;
  9452. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9453. tg3_nvram_read(tp, 0, &val) != 0)
  9454. return;
  9455. /* Selfboot format */
  9456. if (val != TG3_EEPROM_MAGIC) {
  9457. tg3_get_eeprom_size(tp);
  9458. return;
  9459. }
  9460. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9461. if (val != 0) {
  9462. /* This is confusing. We want to operate on the
  9463. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9464. * call will read from NVRAM and byteswap the data
  9465. * according to the byteswapping settings for all
  9466. * other register accesses. This ensures the data we
  9467. * want will always reside in the lower 16-bits.
  9468. * However, the data in NVRAM is in LE format, which
  9469. * means the data from the NVRAM read will always be
  9470. * opposite the endianness of the CPU. The 16-bit
  9471. * byteswap then brings the data to CPU endianness.
  9472. */
  9473. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9474. return;
  9475. }
  9476. }
  9477. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9478. }
  9479. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9480. {
  9481. u32 nvcfg1;
  9482. nvcfg1 = tr32(NVRAM_CFG1);
  9483. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9484. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9485. } else {
  9486. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9487. tw32(NVRAM_CFG1, nvcfg1);
  9488. }
  9489. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9490. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9491. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9492. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9493. tp->nvram_jedecnum = JEDEC_ATMEL;
  9494. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9495. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9496. break;
  9497. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9498. tp->nvram_jedecnum = JEDEC_ATMEL;
  9499. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9500. break;
  9501. case FLASH_VENDOR_ATMEL_EEPROM:
  9502. tp->nvram_jedecnum = JEDEC_ATMEL;
  9503. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9504. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9505. break;
  9506. case FLASH_VENDOR_ST:
  9507. tp->nvram_jedecnum = JEDEC_ST;
  9508. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9509. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9510. break;
  9511. case FLASH_VENDOR_SAIFUN:
  9512. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9513. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9514. break;
  9515. case FLASH_VENDOR_SST_SMALL:
  9516. case FLASH_VENDOR_SST_LARGE:
  9517. tp->nvram_jedecnum = JEDEC_SST;
  9518. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9519. break;
  9520. }
  9521. } else {
  9522. tp->nvram_jedecnum = JEDEC_ATMEL;
  9523. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9524. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9525. }
  9526. }
  9527. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9528. {
  9529. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9530. case FLASH_5752PAGE_SIZE_256:
  9531. tp->nvram_pagesize = 256;
  9532. break;
  9533. case FLASH_5752PAGE_SIZE_512:
  9534. tp->nvram_pagesize = 512;
  9535. break;
  9536. case FLASH_5752PAGE_SIZE_1K:
  9537. tp->nvram_pagesize = 1024;
  9538. break;
  9539. case FLASH_5752PAGE_SIZE_2K:
  9540. tp->nvram_pagesize = 2048;
  9541. break;
  9542. case FLASH_5752PAGE_SIZE_4K:
  9543. tp->nvram_pagesize = 4096;
  9544. break;
  9545. case FLASH_5752PAGE_SIZE_264:
  9546. tp->nvram_pagesize = 264;
  9547. break;
  9548. case FLASH_5752PAGE_SIZE_528:
  9549. tp->nvram_pagesize = 528;
  9550. break;
  9551. }
  9552. }
  9553. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9554. {
  9555. u32 nvcfg1;
  9556. nvcfg1 = tr32(NVRAM_CFG1);
  9557. /* NVRAM protection for TPM */
  9558. if (nvcfg1 & (1 << 27))
  9559. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9560. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9561. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9562. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9563. tp->nvram_jedecnum = JEDEC_ATMEL;
  9564. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9565. break;
  9566. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9567. tp->nvram_jedecnum = JEDEC_ATMEL;
  9568. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9569. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9570. break;
  9571. case FLASH_5752VENDOR_ST_M45PE10:
  9572. case FLASH_5752VENDOR_ST_M45PE20:
  9573. case FLASH_5752VENDOR_ST_M45PE40:
  9574. tp->nvram_jedecnum = JEDEC_ST;
  9575. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9576. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9577. break;
  9578. }
  9579. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9580. tg3_nvram_get_pagesize(tp, nvcfg1);
  9581. } else {
  9582. /* For eeprom, set pagesize to maximum eeprom size */
  9583. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9584. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9585. tw32(NVRAM_CFG1, nvcfg1);
  9586. }
  9587. }
  9588. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9589. {
  9590. u32 nvcfg1, protect = 0;
  9591. nvcfg1 = tr32(NVRAM_CFG1);
  9592. /* NVRAM protection for TPM */
  9593. if (nvcfg1 & (1 << 27)) {
  9594. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9595. protect = 1;
  9596. }
  9597. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9598. switch (nvcfg1) {
  9599. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9600. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9601. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9602. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9603. tp->nvram_jedecnum = JEDEC_ATMEL;
  9604. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9605. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9606. tp->nvram_pagesize = 264;
  9607. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9608. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9609. tp->nvram_size = (protect ? 0x3e200 :
  9610. TG3_NVRAM_SIZE_512KB);
  9611. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9612. tp->nvram_size = (protect ? 0x1f200 :
  9613. TG3_NVRAM_SIZE_256KB);
  9614. else
  9615. tp->nvram_size = (protect ? 0x1f200 :
  9616. TG3_NVRAM_SIZE_128KB);
  9617. break;
  9618. case FLASH_5752VENDOR_ST_M45PE10:
  9619. case FLASH_5752VENDOR_ST_M45PE20:
  9620. case FLASH_5752VENDOR_ST_M45PE40:
  9621. tp->nvram_jedecnum = JEDEC_ST;
  9622. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9623. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9624. tp->nvram_pagesize = 256;
  9625. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9626. tp->nvram_size = (protect ?
  9627. TG3_NVRAM_SIZE_64KB :
  9628. TG3_NVRAM_SIZE_128KB);
  9629. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9630. tp->nvram_size = (protect ?
  9631. TG3_NVRAM_SIZE_64KB :
  9632. TG3_NVRAM_SIZE_256KB);
  9633. else
  9634. tp->nvram_size = (protect ?
  9635. TG3_NVRAM_SIZE_128KB :
  9636. TG3_NVRAM_SIZE_512KB);
  9637. break;
  9638. }
  9639. }
  9640. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9641. {
  9642. u32 nvcfg1;
  9643. nvcfg1 = tr32(NVRAM_CFG1);
  9644. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9645. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9646. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9647. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9648. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9649. tp->nvram_jedecnum = JEDEC_ATMEL;
  9650. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9651. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9652. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9653. tw32(NVRAM_CFG1, nvcfg1);
  9654. break;
  9655. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9656. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9657. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9658. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9659. tp->nvram_jedecnum = JEDEC_ATMEL;
  9660. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9661. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9662. tp->nvram_pagesize = 264;
  9663. break;
  9664. case FLASH_5752VENDOR_ST_M45PE10:
  9665. case FLASH_5752VENDOR_ST_M45PE20:
  9666. case FLASH_5752VENDOR_ST_M45PE40:
  9667. tp->nvram_jedecnum = JEDEC_ST;
  9668. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9669. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9670. tp->nvram_pagesize = 256;
  9671. break;
  9672. }
  9673. }
  9674. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9675. {
  9676. u32 nvcfg1, protect = 0;
  9677. nvcfg1 = tr32(NVRAM_CFG1);
  9678. /* NVRAM protection for TPM */
  9679. if (nvcfg1 & (1 << 27)) {
  9680. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9681. protect = 1;
  9682. }
  9683. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9684. switch (nvcfg1) {
  9685. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9686. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9687. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9688. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9689. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9690. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9691. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9692. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9693. tp->nvram_jedecnum = JEDEC_ATMEL;
  9694. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9695. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9696. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9697. tp->nvram_pagesize = 256;
  9698. break;
  9699. case FLASH_5761VENDOR_ST_A_M45PE20:
  9700. case FLASH_5761VENDOR_ST_A_M45PE40:
  9701. case FLASH_5761VENDOR_ST_A_M45PE80:
  9702. case FLASH_5761VENDOR_ST_A_M45PE16:
  9703. case FLASH_5761VENDOR_ST_M_M45PE20:
  9704. case FLASH_5761VENDOR_ST_M_M45PE40:
  9705. case FLASH_5761VENDOR_ST_M_M45PE80:
  9706. case FLASH_5761VENDOR_ST_M_M45PE16:
  9707. tp->nvram_jedecnum = JEDEC_ST;
  9708. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9709. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9710. tp->nvram_pagesize = 256;
  9711. break;
  9712. }
  9713. if (protect) {
  9714. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9715. } else {
  9716. switch (nvcfg1) {
  9717. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9718. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9719. case FLASH_5761VENDOR_ST_A_M45PE16:
  9720. case FLASH_5761VENDOR_ST_M_M45PE16:
  9721. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9722. break;
  9723. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9724. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9725. case FLASH_5761VENDOR_ST_A_M45PE80:
  9726. case FLASH_5761VENDOR_ST_M_M45PE80:
  9727. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9728. break;
  9729. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9730. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9731. case FLASH_5761VENDOR_ST_A_M45PE40:
  9732. case FLASH_5761VENDOR_ST_M_M45PE40:
  9733. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9734. break;
  9735. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9736. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9737. case FLASH_5761VENDOR_ST_A_M45PE20:
  9738. case FLASH_5761VENDOR_ST_M_M45PE20:
  9739. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9740. break;
  9741. }
  9742. }
  9743. }
  9744. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9745. {
  9746. tp->nvram_jedecnum = JEDEC_ATMEL;
  9747. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9748. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9749. }
  9750. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9751. {
  9752. u32 nvcfg1;
  9753. nvcfg1 = tr32(NVRAM_CFG1);
  9754. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9755. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9756. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9757. tp->nvram_jedecnum = JEDEC_ATMEL;
  9758. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9759. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9760. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9761. tw32(NVRAM_CFG1, nvcfg1);
  9762. return;
  9763. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9764. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9765. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9766. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9767. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9768. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9769. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9770. tp->nvram_jedecnum = JEDEC_ATMEL;
  9771. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9772. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9773. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9774. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9775. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9776. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9777. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9778. break;
  9779. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9780. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9781. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9782. break;
  9783. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9784. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9785. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9786. break;
  9787. }
  9788. break;
  9789. case FLASH_5752VENDOR_ST_M45PE10:
  9790. case FLASH_5752VENDOR_ST_M45PE20:
  9791. case FLASH_5752VENDOR_ST_M45PE40:
  9792. tp->nvram_jedecnum = JEDEC_ST;
  9793. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9794. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9795. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9796. case FLASH_5752VENDOR_ST_M45PE10:
  9797. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9798. break;
  9799. case FLASH_5752VENDOR_ST_M45PE20:
  9800. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9801. break;
  9802. case FLASH_5752VENDOR_ST_M45PE40:
  9803. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9804. break;
  9805. }
  9806. break;
  9807. default:
  9808. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9809. return;
  9810. }
  9811. tg3_nvram_get_pagesize(tp, nvcfg1);
  9812. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9813. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9814. }
  9815. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9816. {
  9817. u32 nvcfg1;
  9818. nvcfg1 = tr32(NVRAM_CFG1);
  9819. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9820. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9821. case FLASH_5717VENDOR_MICRO_EEPROM:
  9822. tp->nvram_jedecnum = JEDEC_ATMEL;
  9823. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9824. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9825. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9826. tw32(NVRAM_CFG1, nvcfg1);
  9827. return;
  9828. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9829. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9830. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9831. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9832. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9833. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9834. case FLASH_5717VENDOR_ATMEL_45USPT:
  9835. tp->nvram_jedecnum = JEDEC_ATMEL;
  9836. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9837. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9838. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9839. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9840. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9841. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9842. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9843. break;
  9844. default:
  9845. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9846. break;
  9847. }
  9848. break;
  9849. case FLASH_5717VENDOR_ST_M_M25PE10:
  9850. case FLASH_5717VENDOR_ST_A_M25PE10:
  9851. case FLASH_5717VENDOR_ST_M_M45PE10:
  9852. case FLASH_5717VENDOR_ST_A_M45PE10:
  9853. case FLASH_5717VENDOR_ST_M_M25PE20:
  9854. case FLASH_5717VENDOR_ST_A_M25PE20:
  9855. case FLASH_5717VENDOR_ST_M_M45PE20:
  9856. case FLASH_5717VENDOR_ST_A_M45PE20:
  9857. case FLASH_5717VENDOR_ST_25USPT:
  9858. case FLASH_5717VENDOR_ST_45USPT:
  9859. tp->nvram_jedecnum = JEDEC_ST;
  9860. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9861. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9862. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9863. case FLASH_5717VENDOR_ST_M_M25PE20:
  9864. case FLASH_5717VENDOR_ST_A_M25PE20:
  9865. case FLASH_5717VENDOR_ST_M_M45PE20:
  9866. case FLASH_5717VENDOR_ST_A_M45PE20:
  9867. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9868. break;
  9869. default:
  9870. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9871. break;
  9872. }
  9873. break;
  9874. default:
  9875. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9876. return;
  9877. }
  9878. tg3_nvram_get_pagesize(tp, nvcfg1);
  9879. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9880. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9881. }
  9882. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9883. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9884. {
  9885. tw32_f(GRC_EEPROM_ADDR,
  9886. (EEPROM_ADDR_FSM_RESET |
  9887. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9888. EEPROM_ADDR_CLKPERD_SHIFT)));
  9889. msleep(1);
  9890. /* Enable seeprom accesses. */
  9891. tw32_f(GRC_LOCAL_CTRL,
  9892. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9893. udelay(100);
  9894. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9895. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9896. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9897. if (tg3_nvram_lock(tp)) {
  9898. netdev_warn(tp->dev,
  9899. "Cannot get nvram lock, %s failed\n",
  9900. __func__);
  9901. return;
  9902. }
  9903. tg3_enable_nvram_access(tp);
  9904. tp->nvram_size = 0;
  9905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9906. tg3_get_5752_nvram_info(tp);
  9907. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9908. tg3_get_5755_nvram_info(tp);
  9909. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9912. tg3_get_5787_nvram_info(tp);
  9913. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9914. tg3_get_5761_nvram_info(tp);
  9915. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9916. tg3_get_5906_nvram_info(tp);
  9917. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9919. tg3_get_57780_nvram_info(tp);
  9920. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9922. tg3_get_5717_nvram_info(tp);
  9923. else
  9924. tg3_get_nvram_info(tp);
  9925. if (tp->nvram_size == 0)
  9926. tg3_get_nvram_size(tp);
  9927. tg3_disable_nvram_access(tp);
  9928. tg3_nvram_unlock(tp);
  9929. } else {
  9930. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9931. tg3_get_eeprom_size(tp);
  9932. }
  9933. }
  9934. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9935. u32 offset, u32 len, u8 *buf)
  9936. {
  9937. int i, j, rc = 0;
  9938. u32 val;
  9939. for (i = 0; i < len; i += 4) {
  9940. u32 addr;
  9941. __be32 data;
  9942. addr = offset + i;
  9943. memcpy(&data, buf + i, 4);
  9944. /*
  9945. * The SEEPROM interface expects the data to always be opposite
  9946. * the native endian format. We accomplish this by reversing
  9947. * all the operations that would have been performed on the
  9948. * data from a call to tg3_nvram_read_be32().
  9949. */
  9950. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9951. val = tr32(GRC_EEPROM_ADDR);
  9952. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9953. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9954. EEPROM_ADDR_READ);
  9955. tw32(GRC_EEPROM_ADDR, val |
  9956. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9957. (addr & EEPROM_ADDR_ADDR_MASK) |
  9958. EEPROM_ADDR_START |
  9959. EEPROM_ADDR_WRITE);
  9960. for (j = 0; j < 1000; j++) {
  9961. val = tr32(GRC_EEPROM_ADDR);
  9962. if (val & EEPROM_ADDR_COMPLETE)
  9963. break;
  9964. msleep(1);
  9965. }
  9966. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9967. rc = -EBUSY;
  9968. break;
  9969. }
  9970. }
  9971. return rc;
  9972. }
  9973. /* offset and length are dword aligned */
  9974. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9975. u8 *buf)
  9976. {
  9977. int ret = 0;
  9978. u32 pagesize = tp->nvram_pagesize;
  9979. u32 pagemask = pagesize - 1;
  9980. u32 nvram_cmd;
  9981. u8 *tmp;
  9982. tmp = kmalloc(pagesize, GFP_KERNEL);
  9983. if (tmp == NULL)
  9984. return -ENOMEM;
  9985. while (len) {
  9986. int j;
  9987. u32 phy_addr, page_off, size;
  9988. phy_addr = offset & ~pagemask;
  9989. for (j = 0; j < pagesize; j += 4) {
  9990. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9991. (__be32 *) (tmp + j));
  9992. if (ret)
  9993. break;
  9994. }
  9995. if (ret)
  9996. break;
  9997. page_off = offset & pagemask;
  9998. size = pagesize;
  9999. if (len < size)
  10000. size = len;
  10001. len -= size;
  10002. memcpy(tmp + page_off, buf, size);
  10003. offset = offset + (pagesize - page_off);
  10004. tg3_enable_nvram_access(tp);
  10005. /*
  10006. * Before we can erase the flash page, we need
  10007. * to issue a special "write enable" command.
  10008. */
  10009. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10010. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10011. break;
  10012. /* Erase the target page */
  10013. tw32(NVRAM_ADDR, phy_addr);
  10014. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10015. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10016. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10017. break;
  10018. /* Issue another write enable to start the write. */
  10019. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10020. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10021. break;
  10022. for (j = 0; j < pagesize; j += 4) {
  10023. __be32 data;
  10024. data = *((__be32 *) (tmp + j));
  10025. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10026. tw32(NVRAM_ADDR, phy_addr + j);
  10027. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10028. NVRAM_CMD_WR;
  10029. if (j == 0)
  10030. nvram_cmd |= NVRAM_CMD_FIRST;
  10031. else if (j == (pagesize - 4))
  10032. nvram_cmd |= NVRAM_CMD_LAST;
  10033. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10034. break;
  10035. }
  10036. if (ret)
  10037. break;
  10038. }
  10039. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10040. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10041. kfree(tmp);
  10042. return ret;
  10043. }
  10044. /* offset and length are dword aligned */
  10045. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10046. u8 *buf)
  10047. {
  10048. int i, ret = 0;
  10049. for (i = 0; i < len; i += 4, offset += 4) {
  10050. u32 page_off, phy_addr, nvram_cmd;
  10051. __be32 data;
  10052. memcpy(&data, buf + i, 4);
  10053. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10054. page_off = offset % tp->nvram_pagesize;
  10055. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10056. tw32(NVRAM_ADDR, phy_addr);
  10057. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10058. if (page_off == 0 || i == 0)
  10059. nvram_cmd |= NVRAM_CMD_FIRST;
  10060. if (page_off == (tp->nvram_pagesize - 4))
  10061. nvram_cmd |= NVRAM_CMD_LAST;
  10062. if (i == (len - 4))
  10063. nvram_cmd |= NVRAM_CMD_LAST;
  10064. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10065. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10066. (tp->nvram_jedecnum == JEDEC_ST) &&
  10067. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10068. if ((ret = tg3_nvram_exec_cmd(tp,
  10069. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10070. NVRAM_CMD_DONE)))
  10071. break;
  10072. }
  10073. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10074. /* We always do complete word writes to eeprom. */
  10075. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10076. }
  10077. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10078. break;
  10079. }
  10080. return ret;
  10081. }
  10082. /* offset and length are dword aligned */
  10083. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10084. {
  10085. int ret;
  10086. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10087. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10088. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10089. udelay(40);
  10090. }
  10091. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10092. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10093. } else {
  10094. u32 grc_mode;
  10095. ret = tg3_nvram_lock(tp);
  10096. if (ret)
  10097. return ret;
  10098. tg3_enable_nvram_access(tp);
  10099. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10100. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10101. tw32(NVRAM_WRITE1, 0x406);
  10102. grc_mode = tr32(GRC_MODE);
  10103. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10104. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10105. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10106. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10107. buf);
  10108. } else {
  10109. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10110. buf);
  10111. }
  10112. grc_mode = tr32(GRC_MODE);
  10113. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10114. tg3_disable_nvram_access(tp);
  10115. tg3_nvram_unlock(tp);
  10116. }
  10117. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10118. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10119. udelay(40);
  10120. }
  10121. return ret;
  10122. }
  10123. struct subsys_tbl_ent {
  10124. u16 subsys_vendor, subsys_devid;
  10125. u32 phy_id;
  10126. };
  10127. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10128. /* Broadcom boards. */
  10129. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10130. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10131. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10132. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10133. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10134. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10135. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10136. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10137. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10138. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10139. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10140. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10141. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10142. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10143. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10144. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10145. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10146. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10147. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10148. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10149. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10150. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10151. /* 3com boards. */
  10152. { TG3PCI_SUBVENDOR_ID_3COM,
  10153. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10154. { TG3PCI_SUBVENDOR_ID_3COM,
  10155. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10156. { TG3PCI_SUBVENDOR_ID_3COM,
  10157. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10158. { TG3PCI_SUBVENDOR_ID_3COM,
  10159. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10160. { TG3PCI_SUBVENDOR_ID_3COM,
  10161. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10162. /* DELL boards. */
  10163. { TG3PCI_SUBVENDOR_ID_DELL,
  10164. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10165. { TG3PCI_SUBVENDOR_ID_DELL,
  10166. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10167. { TG3PCI_SUBVENDOR_ID_DELL,
  10168. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10169. { TG3PCI_SUBVENDOR_ID_DELL,
  10170. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10171. /* Compaq boards. */
  10172. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10173. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10174. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10175. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10176. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10177. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10178. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10179. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10180. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10181. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10182. /* IBM boards. */
  10183. { TG3PCI_SUBVENDOR_ID_IBM,
  10184. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10185. };
  10186. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10187. {
  10188. int i;
  10189. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10190. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10191. tp->pdev->subsystem_vendor) &&
  10192. (subsys_id_to_phy_id[i].subsys_devid ==
  10193. tp->pdev->subsystem_device))
  10194. return &subsys_id_to_phy_id[i];
  10195. }
  10196. return NULL;
  10197. }
  10198. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10199. {
  10200. u32 val;
  10201. u16 pmcsr;
  10202. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10203. * so need make sure we're in D0.
  10204. */
  10205. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10206. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10207. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10208. msleep(1);
  10209. /* Make sure register accesses (indirect or otherwise)
  10210. * will function correctly.
  10211. */
  10212. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10213. tp->misc_host_ctrl);
  10214. /* The memory arbiter has to be enabled in order for SRAM accesses
  10215. * to succeed. Normally on powerup the tg3 chip firmware will make
  10216. * sure it is enabled, but other entities such as system netboot
  10217. * code might disable it.
  10218. */
  10219. val = tr32(MEMARB_MODE);
  10220. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10221. tp->phy_id = TG3_PHY_ID_INVALID;
  10222. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10223. /* Assume an onboard device and WOL capable by default. */
  10224. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10226. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10227. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10228. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10229. }
  10230. val = tr32(VCPU_CFGSHDW);
  10231. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10232. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10233. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10234. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10235. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10236. goto done;
  10237. }
  10238. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10239. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10240. u32 nic_cfg, led_cfg;
  10241. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10242. int eeprom_phy_serdes = 0;
  10243. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10244. tp->nic_sram_data_cfg = nic_cfg;
  10245. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10246. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10247. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10248. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10249. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10250. (ver > 0) && (ver < 0x100))
  10251. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10253. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10254. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10255. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10256. eeprom_phy_serdes = 1;
  10257. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10258. if (nic_phy_id != 0) {
  10259. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10260. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10261. eeprom_phy_id = (id1 >> 16) << 10;
  10262. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10263. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10264. } else
  10265. eeprom_phy_id = 0;
  10266. tp->phy_id = eeprom_phy_id;
  10267. if (eeprom_phy_serdes) {
  10268. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10269. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10270. else
  10271. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10272. }
  10273. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10274. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10275. SHASTA_EXT_LED_MODE_MASK);
  10276. else
  10277. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10278. switch (led_cfg) {
  10279. default:
  10280. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10281. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10282. break;
  10283. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10284. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10285. break;
  10286. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10287. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10288. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10289. * read on some older 5700/5701 bootcode.
  10290. */
  10291. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10292. ASIC_REV_5700 ||
  10293. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10294. ASIC_REV_5701)
  10295. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10296. break;
  10297. case SHASTA_EXT_LED_SHARED:
  10298. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10299. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10300. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10301. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10302. LED_CTRL_MODE_PHY_2);
  10303. break;
  10304. case SHASTA_EXT_LED_MAC:
  10305. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10306. break;
  10307. case SHASTA_EXT_LED_COMBO:
  10308. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10309. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10310. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10311. LED_CTRL_MODE_PHY_2);
  10312. break;
  10313. }
  10314. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10316. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10317. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10318. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10319. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10320. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10321. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10322. if ((tp->pdev->subsystem_vendor ==
  10323. PCI_VENDOR_ID_ARIMA) &&
  10324. (tp->pdev->subsystem_device == 0x205a ||
  10325. tp->pdev->subsystem_device == 0x2063))
  10326. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10327. } else {
  10328. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10329. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10330. }
  10331. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10332. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10333. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10334. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10335. }
  10336. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10337. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10338. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10339. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10340. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10341. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10342. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10343. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10344. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10345. if (cfg2 & (1 << 17))
  10346. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10347. /* serdes signal pre-emphasis in register 0x590 set by */
  10348. /* bootcode if bit 18 is set */
  10349. if (cfg2 & (1 << 18))
  10350. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10351. if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
  10352. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10353. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10354. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10355. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10356. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10357. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10358. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10359. u32 cfg3;
  10360. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10361. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10362. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10363. }
  10364. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10365. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10366. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10367. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10368. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10369. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10370. }
  10371. done:
  10372. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10373. device_set_wakeup_enable(&tp->pdev->dev,
  10374. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10375. else
  10376. device_set_wakeup_capable(&tp->pdev->dev, false);
  10377. }
  10378. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10379. {
  10380. int i;
  10381. u32 val;
  10382. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10383. tw32(OTP_CTRL, cmd);
  10384. /* Wait for up to 1 ms for command to execute. */
  10385. for (i = 0; i < 100; i++) {
  10386. val = tr32(OTP_STATUS);
  10387. if (val & OTP_STATUS_CMD_DONE)
  10388. break;
  10389. udelay(10);
  10390. }
  10391. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10392. }
  10393. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10394. * configuration is a 32-bit value that straddles the alignment boundary.
  10395. * We do two 32-bit reads and then shift and merge the results.
  10396. */
  10397. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10398. {
  10399. u32 bhalf_otp, thalf_otp;
  10400. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10401. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10402. return 0;
  10403. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10404. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10405. return 0;
  10406. thalf_otp = tr32(OTP_READ_DATA);
  10407. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10408. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10409. return 0;
  10410. bhalf_otp = tr32(OTP_READ_DATA);
  10411. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10412. }
  10413. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10414. {
  10415. u32 hw_phy_id_1, hw_phy_id_2;
  10416. u32 hw_phy_id, hw_phy_id_masked;
  10417. int err;
  10418. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10419. return tg3_phy_init(tp);
  10420. /* Reading the PHY ID register can conflict with ASF
  10421. * firmware access to the PHY hardware.
  10422. */
  10423. err = 0;
  10424. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10425. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10426. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10427. } else {
  10428. /* Now read the physical PHY_ID from the chip and verify
  10429. * that it is sane. If it doesn't look good, we fall back
  10430. * to either the hard-coded table based PHY_ID and failing
  10431. * that the value found in the eeprom area.
  10432. */
  10433. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10434. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10435. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10436. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10437. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10438. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10439. }
  10440. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10441. tp->phy_id = hw_phy_id;
  10442. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10443. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10444. else
  10445. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10446. } else {
  10447. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10448. /* Do nothing, phy ID already set up in
  10449. * tg3_get_eeprom_hw_cfg().
  10450. */
  10451. } else {
  10452. struct subsys_tbl_ent *p;
  10453. /* No eeprom signature? Try the hardcoded
  10454. * subsys device table.
  10455. */
  10456. p = tg3_lookup_by_subsys(tp);
  10457. if (!p)
  10458. return -ENODEV;
  10459. tp->phy_id = p->phy_id;
  10460. if (!tp->phy_id ||
  10461. tp->phy_id == TG3_PHY_ID_BCM8002)
  10462. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10463. }
  10464. }
  10465. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10466. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10467. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10468. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10469. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10470. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10471. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10472. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10473. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10474. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10475. tg3_readphy(tp, MII_BMSR, &bmsr);
  10476. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10477. (bmsr & BMSR_LSTATUS))
  10478. goto skip_phy_reset;
  10479. err = tg3_phy_reset(tp);
  10480. if (err)
  10481. return err;
  10482. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10483. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10484. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10485. tg3_ctrl = 0;
  10486. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10487. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10488. MII_TG3_CTRL_ADV_1000_FULL);
  10489. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10490. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10491. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10492. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10493. }
  10494. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10495. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10496. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10497. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10498. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10499. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10500. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10501. tg3_writephy(tp, MII_BMCR,
  10502. BMCR_ANENABLE | BMCR_ANRESTART);
  10503. }
  10504. tg3_phy_set_wirespeed(tp);
  10505. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10506. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10507. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10508. }
  10509. skip_phy_reset:
  10510. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10511. err = tg3_init_5401phy_dsp(tp);
  10512. if (err)
  10513. return err;
  10514. err = tg3_init_5401phy_dsp(tp);
  10515. }
  10516. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10517. tp->link_config.advertising =
  10518. (ADVERTISED_1000baseT_Half |
  10519. ADVERTISED_1000baseT_Full |
  10520. ADVERTISED_Autoneg |
  10521. ADVERTISED_FIBRE);
  10522. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10523. tp->link_config.advertising &=
  10524. ~(ADVERTISED_1000baseT_Half |
  10525. ADVERTISED_1000baseT_Full);
  10526. return err;
  10527. }
  10528. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10529. {
  10530. u8 *vpd_data;
  10531. unsigned int block_end, rosize, len;
  10532. int j, i = 0;
  10533. u32 magic;
  10534. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10535. tg3_nvram_read(tp, 0x0, &magic))
  10536. goto out_no_vpd;
  10537. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10538. if (!vpd_data)
  10539. goto out_no_vpd;
  10540. if (magic == TG3_EEPROM_MAGIC) {
  10541. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10542. u32 tmp;
  10543. /* The data is in little-endian format in NVRAM.
  10544. * Use the big-endian read routines to preserve
  10545. * the byte order as it exists in NVRAM.
  10546. */
  10547. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10548. goto out_not_found;
  10549. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10550. }
  10551. } else {
  10552. ssize_t cnt;
  10553. unsigned int pos = 0;
  10554. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10555. cnt = pci_read_vpd(tp->pdev, pos,
  10556. TG3_NVM_VPD_LEN - pos,
  10557. &vpd_data[pos]);
  10558. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10559. cnt = 0;
  10560. else if (cnt < 0)
  10561. goto out_not_found;
  10562. }
  10563. if (pos != TG3_NVM_VPD_LEN)
  10564. goto out_not_found;
  10565. }
  10566. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10567. PCI_VPD_LRDT_RO_DATA);
  10568. if (i < 0)
  10569. goto out_not_found;
  10570. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10571. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10572. i += PCI_VPD_LRDT_TAG_SIZE;
  10573. if (block_end > TG3_NVM_VPD_LEN)
  10574. goto out_not_found;
  10575. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10576. PCI_VPD_RO_KEYWORD_MFR_ID);
  10577. if (j > 0) {
  10578. len = pci_vpd_info_field_size(&vpd_data[j]);
  10579. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10580. if (j + len > block_end || len != 4 ||
  10581. memcmp(&vpd_data[j], "1028", 4))
  10582. goto partno;
  10583. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10584. PCI_VPD_RO_KEYWORD_VENDOR0);
  10585. if (j < 0)
  10586. goto partno;
  10587. len = pci_vpd_info_field_size(&vpd_data[j]);
  10588. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10589. if (j + len > block_end)
  10590. goto partno;
  10591. memcpy(tp->fw_ver, &vpd_data[j], len);
  10592. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10593. }
  10594. partno:
  10595. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10596. PCI_VPD_RO_KEYWORD_PARTNO);
  10597. if (i < 0)
  10598. goto out_not_found;
  10599. len = pci_vpd_info_field_size(&vpd_data[i]);
  10600. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10601. if (len > TG3_BPN_SIZE ||
  10602. (len + i) > TG3_NVM_VPD_LEN)
  10603. goto out_not_found;
  10604. memcpy(tp->board_part_number, &vpd_data[i], len);
  10605. out_not_found:
  10606. kfree(vpd_data);
  10607. if (tp->board_part_number[0])
  10608. return;
  10609. out_no_vpd:
  10610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10611. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10612. strcpy(tp->board_part_number, "BCM5717");
  10613. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10614. strcpy(tp->board_part_number, "BCM5718");
  10615. else
  10616. goto nomatch;
  10617. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10618. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10619. strcpy(tp->board_part_number, "BCM57780");
  10620. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10621. strcpy(tp->board_part_number, "BCM57760");
  10622. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10623. strcpy(tp->board_part_number, "BCM57790");
  10624. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10625. strcpy(tp->board_part_number, "BCM57788");
  10626. else
  10627. goto nomatch;
  10628. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10629. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10630. strcpy(tp->board_part_number, "BCM57761");
  10631. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10632. strcpy(tp->board_part_number, "BCM57765");
  10633. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10634. strcpy(tp->board_part_number, "BCM57781");
  10635. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10636. strcpy(tp->board_part_number, "BCM57785");
  10637. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10638. strcpy(tp->board_part_number, "BCM57791");
  10639. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10640. strcpy(tp->board_part_number, "BCM57795");
  10641. else
  10642. goto nomatch;
  10643. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10644. strcpy(tp->board_part_number, "BCM95906");
  10645. } else {
  10646. nomatch:
  10647. strcpy(tp->board_part_number, "none");
  10648. }
  10649. }
  10650. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10651. {
  10652. u32 val;
  10653. if (tg3_nvram_read(tp, offset, &val) ||
  10654. (val & 0xfc000000) != 0x0c000000 ||
  10655. tg3_nvram_read(tp, offset + 4, &val) ||
  10656. val != 0)
  10657. return 0;
  10658. return 1;
  10659. }
  10660. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10661. {
  10662. u32 val, offset, start, ver_offset;
  10663. int i, dst_off;
  10664. bool newver = false;
  10665. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10666. tg3_nvram_read(tp, 0x4, &start))
  10667. return;
  10668. offset = tg3_nvram_logical_addr(tp, offset);
  10669. if (tg3_nvram_read(tp, offset, &val))
  10670. return;
  10671. if ((val & 0xfc000000) == 0x0c000000) {
  10672. if (tg3_nvram_read(tp, offset + 4, &val))
  10673. return;
  10674. if (val == 0)
  10675. newver = true;
  10676. }
  10677. dst_off = strlen(tp->fw_ver);
  10678. if (newver) {
  10679. if (TG3_VER_SIZE - dst_off < 16 ||
  10680. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10681. return;
  10682. offset = offset + ver_offset - start;
  10683. for (i = 0; i < 16; i += 4) {
  10684. __be32 v;
  10685. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10686. return;
  10687. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10688. }
  10689. } else {
  10690. u32 major, minor;
  10691. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10692. return;
  10693. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10694. TG3_NVM_BCVER_MAJSFT;
  10695. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10696. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10697. "v%d.%02d", major, minor);
  10698. }
  10699. }
  10700. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10701. {
  10702. u32 val, major, minor;
  10703. /* Use native endian representation */
  10704. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10705. return;
  10706. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10707. TG3_NVM_HWSB_CFG1_MAJSFT;
  10708. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10709. TG3_NVM_HWSB_CFG1_MINSFT;
  10710. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10711. }
  10712. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10713. {
  10714. u32 offset, major, minor, build;
  10715. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10716. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10717. return;
  10718. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10719. case TG3_EEPROM_SB_REVISION_0:
  10720. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10721. break;
  10722. case TG3_EEPROM_SB_REVISION_2:
  10723. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10724. break;
  10725. case TG3_EEPROM_SB_REVISION_3:
  10726. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10727. break;
  10728. case TG3_EEPROM_SB_REVISION_4:
  10729. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10730. break;
  10731. case TG3_EEPROM_SB_REVISION_5:
  10732. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10733. break;
  10734. case TG3_EEPROM_SB_REVISION_6:
  10735. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10736. break;
  10737. default:
  10738. return;
  10739. }
  10740. if (tg3_nvram_read(tp, offset, &val))
  10741. return;
  10742. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10743. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10744. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10745. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10746. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10747. if (minor > 99 || build > 26)
  10748. return;
  10749. offset = strlen(tp->fw_ver);
  10750. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10751. " v%d.%02d", major, minor);
  10752. if (build > 0) {
  10753. offset = strlen(tp->fw_ver);
  10754. if (offset < TG3_VER_SIZE - 1)
  10755. tp->fw_ver[offset] = 'a' + build - 1;
  10756. }
  10757. }
  10758. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10759. {
  10760. u32 val, offset, start;
  10761. int i, vlen;
  10762. for (offset = TG3_NVM_DIR_START;
  10763. offset < TG3_NVM_DIR_END;
  10764. offset += TG3_NVM_DIRENT_SIZE) {
  10765. if (tg3_nvram_read(tp, offset, &val))
  10766. return;
  10767. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10768. break;
  10769. }
  10770. if (offset == TG3_NVM_DIR_END)
  10771. return;
  10772. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10773. start = 0x08000000;
  10774. else if (tg3_nvram_read(tp, offset - 4, &start))
  10775. return;
  10776. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10777. !tg3_fw_img_is_valid(tp, offset) ||
  10778. tg3_nvram_read(tp, offset + 8, &val))
  10779. return;
  10780. offset += val - start;
  10781. vlen = strlen(tp->fw_ver);
  10782. tp->fw_ver[vlen++] = ',';
  10783. tp->fw_ver[vlen++] = ' ';
  10784. for (i = 0; i < 4; i++) {
  10785. __be32 v;
  10786. if (tg3_nvram_read_be32(tp, offset, &v))
  10787. return;
  10788. offset += sizeof(v);
  10789. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10790. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10791. break;
  10792. }
  10793. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10794. vlen += sizeof(v);
  10795. }
  10796. }
  10797. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10798. {
  10799. int vlen;
  10800. u32 apedata;
  10801. char *fwtype;
  10802. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10803. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10804. return;
  10805. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10806. if (apedata != APE_SEG_SIG_MAGIC)
  10807. return;
  10808. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10809. if (!(apedata & APE_FW_STATUS_READY))
  10810. return;
  10811. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10812. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10813. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10814. fwtype = "NCSI";
  10815. } else {
  10816. fwtype = "DASH";
  10817. }
  10818. vlen = strlen(tp->fw_ver);
  10819. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10820. fwtype,
  10821. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10822. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10823. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10824. (apedata & APE_FW_VERSION_BLDMSK));
  10825. }
  10826. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10827. {
  10828. u32 val;
  10829. bool vpd_vers = false;
  10830. if (tp->fw_ver[0] != 0)
  10831. vpd_vers = true;
  10832. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10833. strcat(tp->fw_ver, "sb");
  10834. return;
  10835. }
  10836. if (tg3_nvram_read(tp, 0, &val))
  10837. return;
  10838. if (val == TG3_EEPROM_MAGIC)
  10839. tg3_read_bc_ver(tp);
  10840. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10841. tg3_read_sb_ver(tp, val);
  10842. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10843. tg3_read_hwsb_ver(tp);
  10844. else
  10845. return;
  10846. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10847. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10848. goto done;
  10849. tg3_read_mgmtfw_ver(tp);
  10850. done:
  10851. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10852. }
  10853. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10854. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10855. {
  10856. dev->vlan_features |= flags;
  10857. }
  10858. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10859. {
  10860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10861. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10862. return 4096;
  10863. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10864. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10865. return 1024;
  10866. else
  10867. return 512;
  10868. }
  10869. DEFINE_PCI_DEVICE_TABLE(write_reorder_chipsets) = {
  10870. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10871. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10872. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  10873. { },
  10874. };
  10875. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10876. {
  10877. u32 misc_ctrl_reg;
  10878. u32 pci_state_reg, grc_misc_cfg;
  10879. u32 val;
  10880. u16 pci_cmd;
  10881. int err;
  10882. /* Force memory write invalidate off. If we leave it on,
  10883. * then on 5700_BX chips we have to enable a workaround.
  10884. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10885. * to match the cacheline size. The Broadcom driver have this
  10886. * workaround but turns MWI off all the times so never uses
  10887. * it. This seems to suggest that the workaround is insufficient.
  10888. */
  10889. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10890. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10891. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10892. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10893. * has the register indirect write enable bit set before
  10894. * we try to access any of the MMIO registers. It is also
  10895. * critical that the PCI-X hw workaround situation is decided
  10896. * before that as well.
  10897. */
  10898. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10899. &misc_ctrl_reg);
  10900. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10901. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10903. u32 prod_id_asic_rev;
  10904. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10905. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10906. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10907. pci_read_config_dword(tp->pdev,
  10908. TG3PCI_GEN2_PRODID_ASICREV,
  10909. &prod_id_asic_rev);
  10910. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10911. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10912. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10913. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10914. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10915. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10916. pci_read_config_dword(tp->pdev,
  10917. TG3PCI_GEN15_PRODID_ASICREV,
  10918. &prod_id_asic_rev);
  10919. else
  10920. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10921. &prod_id_asic_rev);
  10922. tp->pci_chip_rev_id = prod_id_asic_rev;
  10923. }
  10924. /* Wrong chip ID in 5752 A0. This code can be removed later
  10925. * as A0 is not in production.
  10926. */
  10927. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10928. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10929. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10930. * we need to disable memory and use config. cycles
  10931. * only to access all registers. The 5702/03 chips
  10932. * can mistakenly decode the special cycles from the
  10933. * ICH chipsets as memory write cycles, causing corruption
  10934. * of register and memory space. Only certain ICH bridges
  10935. * will drive special cycles with non-zero data during the
  10936. * address phase which can fall within the 5703's address
  10937. * range. This is not an ICH bug as the PCI spec allows
  10938. * non-zero address during special cycles. However, only
  10939. * these ICH bridges are known to drive non-zero addresses
  10940. * during special cycles.
  10941. *
  10942. * Since special cycles do not cross PCI bridges, we only
  10943. * enable this workaround if the 5703 is on the secondary
  10944. * bus of these ICH bridges.
  10945. */
  10946. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10947. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10948. static struct tg3_dev_id {
  10949. u32 vendor;
  10950. u32 device;
  10951. u32 rev;
  10952. } ich_chipsets[] = {
  10953. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10954. PCI_ANY_ID },
  10955. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10956. PCI_ANY_ID },
  10957. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10958. 0xa },
  10959. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10960. PCI_ANY_ID },
  10961. { },
  10962. };
  10963. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10964. struct pci_dev *bridge = NULL;
  10965. while (pci_id->vendor != 0) {
  10966. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10967. bridge);
  10968. if (!bridge) {
  10969. pci_id++;
  10970. continue;
  10971. }
  10972. if (pci_id->rev != PCI_ANY_ID) {
  10973. if (bridge->revision > pci_id->rev)
  10974. continue;
  10975. }
  10976. if (bridge->subordinate &&
  10977. (bridge->subordinate->number ==
  10978. tp->pdev->bus->number)) {
  10979. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10980. pci_dev_put(bridge);
  10981. break;
  10982. }
  10983. }
  10984. }
  10985. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10986. static struct tg3_dev_id {
  10987. u32 vendor;
  10988. u32 device;
  10989. } bridge_chipsets[] = {
  10990. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10991. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10992. { },
  10993. };
  10994. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10995. struct pci_dev *bridge = NULL;
  10996. while (pci_id->vendor != 0) {
  10997. bridge = pci_get_device(pci_id->vendor,
  10998. pci_id->device,
  10999. bridge);
  11000. if (!bridge) {
  11001. pci_id++;
  11002. continue;
  11003. }
  11004. if (bridge->subordinate &&
  11005. (bridge->subordinate->number <=
  11006. tp->pdev->bus->number) &&
  11007. (bridge->subordinate->subordinate >=
  11008. tp->pdev->bus->number)) {
  11009. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11010. pci_dev_put(bridge);
  11011. break;
  11012. }
  11013. }
  11014. }
  11015. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11016. * DMA addresses > 40-bit. This bridge may have other additional
  11017. * 57xx devices behind it in some 4-port NIC designs for example.
  11018. * Any tg3 device found behind the bridge will also need the 40-bit
  11019. * DMA workaround.
  11020. */
  11021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11023. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11024. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11025. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11026. } else {
  11027. struct pci_dev *bridge = NULL;
  11028. do {
  11029. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11030. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11031. bridge);
  11032. if (bridge && bridge->subordinate &&
  11033. (bridge->subordinate->number <=
  11034. tp->pdev->bus->number) &&
  11035. (bridge->subordinate->subordinate >=
  11036. tp->pdev->bus->number)) {
  11037. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11038. pci_dev_put(bridge);
  11039. break;
  11040. }
  11041. } while (bridge);
  11042. }
  11043. /* Initialize misc host control in PCI block. */
  11044. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11045. MISC_HOST_CTRL_CHIPREV);
  11046. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11047. tp->misc_host_ctrl);
  11048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11051. tp->pdev_peer = tg3_find_peer(tp);
  11052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11055. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11056. /* Intentionally exclude ASIC_REV_5906 */
  11057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11059. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11063. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11064. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11068. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11069. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11070. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11071. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11072. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11073. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11074. /* 5700 B0 chips do not support checksumming correctly due
  11075. * to hardware bugs.
  11076. */
  11077. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11078. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11079. else {
  11080. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11081. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11082. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11083. features |= NETIF_F_IPV6_CSUM;
  11084. tp->dev->features |= features;
  11085. vlan_features_add(tp->dev, features);
  11086. }
  11087. /* Determine TSO capabilities */
  11088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11089. ; /* Do nothing. HW bug. */
  11090. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11091. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11092. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11094. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11095. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11096. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11097. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11098. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11099. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11100. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11102. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11103. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11105. tp->fw_needed = FIRMWARE_TG3TSO5;
  11106. else
  11107. tp->fw_needed = FIRMWARE_TG3TSO;
  11108. }
  11109. tp->irq_max = 1;
  11110. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11111. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11112. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11113. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11114. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11115. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11116. tp->pdev_peer == tp->pdev))
  11117. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11118. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11119. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11120. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11121. }
  11122. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11123. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11124. tp->irq_max = TG3_IRQ_MAX_VECS;
  11125. }
  11126. }
  11127. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11130. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11131. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11132. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11133. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11134. }
  11135. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  11136. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11137. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11138. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11139. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11140. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11141. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11142. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11143. &pci_state_reg);
  11144. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11145. if (tp->pcie_cap != 0) {
  11146. u16 lnkctl;
  11147. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11148. tp->pcie_readrq = 4096;
  11149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11150. tp->pcie_readrq = 2048;
  11151. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11152. pci_read_config_word(tp->pdev,
  11153. tp->pcie_cap + PCI_EXP_LNKCTL,
  11154. &lnkctl);
  11155. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11157. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11160. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11161. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11162. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11163. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11164. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11165. }
  11166. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11167. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11168. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11169. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11170. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11171. if (!tp->pcix_cap) {
  11172. dev_err(&tp->pdev->dev,
  11173. "Cannot find PCI-X capability, aborting\n");
  11174. return -EIO;
  11175. }
  11176. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11177. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11178. }
  11179. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11180. * reordering to the mailbox registers done by the host
  11181. * controller can cause major troubles. We read back from
  11182. * every mailbox register write to force the writes to be
  11183. * posted to the chip in order.
  11184. */
  11185. if (pci_dev_present(write_reorder_chipsets) &&
  11186. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11187. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11188. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11189. &tp->pci_cacheline_sz);
  11190. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11191. &tp->pci_lat_timer);
  11192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11193. tp->pci_lat_timer < 64) {
  11194. tp->pci_lat_timer = 64;
  11195. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11196. tp->pci_lat_timer);
  11197. }
  11198. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11199. /* 5700 BX chips need to have their TX producer index
  11200. * mailboxes written twice to workaround a bug.
  11201. */
  11202. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11203. /* If we are in PCI-X mode, enable register write workaround.
  11204. *
  11205. * The workaround is to use indirect register accesses
  11206. * for all chip writes not to mailbox registers.
  11207. */
  11208. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11209. u32 pm_reg;
  11210. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11211. /* The chip can have it's power management PCI config
  11212. * space registers clobbered due to this bug.
  11213. * So explicitly force the chip into D0 here.
  11214. */
  11215. pci_read_config_dword(tp->pdev,
  11216. tp->pm_cap + PCI_PM_CTRL,
  11217. &pm_reg);
  11218. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11219. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11220. pci_write_config_dword(tp->pdev,
  11221. tp->pm_cap + PCI_PM_CTRL,
  11222. pm_reg);
  11223. /* Also, force SERR#/PERR# in PCI command. */
  11224. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11225. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11226. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11227. }
  11228. }
  11229. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11230. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11231. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11232. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11233. /* Chip-specific fixup from Broadcom driver */
  11234. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11235. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11236. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11237. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11238. }
  11239. /* Default fast path register access methods */
  11240. tp->read32 = tg3_read32;
  11241. tp->write32 = tg3_write32;
  11242. tp->read32_mbox = tg3_read32;
  11243. tp->write32_mbox = tg3_write32;
  11244. tp->write32_tx_mbox = tg3_write32;
  11245. tp->write32_rx_mbox = tg3_write32;
  11246. /* Various workaround register access methods */
  11247. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11248. tp->write32 = tg3_write_indirect_reg32;
  11249. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11250. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11251. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11252. /*
  11253. * Back to back register writes can cause problems on these
  11254. * chips, the workaround is to read back all reg writes
  11255. * except those to mailbox regs.
  11256. *
  11257. * See tg3_write_indirect_reg32().
  11258. */
  11259. tp->write32 = tg3_write_flush_reg32;
  11260. }
  11261. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11262. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11263. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11264. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11265. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11266. }
  11267. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11268. tp->read32 = tg3_read_indirect_reg32;
  11269. tp->write32 = tg3_write_indirect_reg32;
  11270. tp->read32_mbox = tg3_read_indirect_mbox;
  11271. tp->write32_mbox = tg3_write_indirect_mbox;
  11272. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11273. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11274. iounmap(tp->regs);
  11275. tp->regs = NULL;
  11276. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11277. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11278. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11279. }
  11280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11281. tp->read32_mbox = tg3_read32_mbox_5906;
  11282. tp->write32_mbox = tg3_write32_mbox_5906;
  11283. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11284. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11285. }
  11286. if (tp->write32 == tg3_write_indirect_reg32 ||
  11287. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11288. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11290. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11291. /* Get eeprom hw config before calling tg3_set_power_state().
  11292. * In particular, the TG3_FLG2_IS_NIC flag must be
  11293. * determined before calling tg3_set_power_state() so that
  11294. * we know whether or not to switch out of Vaux power.
  11295. * When the flag is set, it means that GPIO1 is used for eeprom
  11296. * write protect and also implies that it is a LOM where GPIOs
  11297. * are not used to switch power.
  11298. */
  11299. tg3_get_eeprom_hw_cfg(tp);
  11300. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11301. /* Allow reads and writes to the
  11302. * APE register and memory space.
  11303. */
  11304. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11305. PCISTATE_ALLOW_APE_SHMEM_WR |
  11306. PCISTATE_ALLOW_APE_PSPACE_WR;
  11307. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11308. pci_state_reg);
  11309. }
  11310. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11314. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11315. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11316. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11317. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11318. * It is also used as eeprom write protect on LOMs.
  11319. */
  11320. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11321. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11322. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11323. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11324. GRC_LCLCTRL_GPIO_OUTPUT1);
  11325. /* Unused GPIO3 must be driven as output on 5752 because there
  11326. * are no pull-up resistors on unused GPIO pins.
  11327. */
  11328. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11329. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11333. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11334. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11335. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11336. /* Turn off the debug UART. */
  11337. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11338. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11339. /* Keep VMain power. */
  11340. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11341. GRC_LCLCTRL_GPIO_OUTPUT0;
  11342. }
  11343. /* Force the chip into D0. */
  11344. err = tg3_power_up(tp);
  11345. if (err) {
  11346. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11347. return err;
  11348. }
  11349. /* Derive initial jumbo mode from MTU assigned in
  11350. * ether_setup() via the alloc_etherdev() call
  11351. */
  11352. if (tp->dev->mtu > ETH_DATA_LEN &&
  11353. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11354. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11355. /* Determine WakeOnLan speed to use. */
  11356. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11357. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11358. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11359. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11360. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11361. } else {
  11362. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11363. }
  11364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11365. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11366. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11367. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11368. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11369. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11370. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11371. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11372. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11373. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11374. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11375. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11376. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11377. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11378. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11379. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11380. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11381. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11382. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11383. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11388. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11389. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11390. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11391. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11392. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11393. } else
  11394. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11395. }
  11396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11397. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11398. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11399. if (tp->phy_otp == 0)
  11400. tp->phy_otp = TG3_OTP_DEFAULT;
  11401. }
  11402. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11403. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11404. else
  11405. tp->mi_mode = MAC_MI_MODE_BASE;
  11406. tp->coalesce_mode = 0;
  11407. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11408. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11409. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11412. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11413. err = tg3_mdio_init(tp);
  11414. if (err)
  11415. return err;
  11416. /* Initialize data/descriptor byte/word swapping. */
  11417. val = tr32(GRC_MODE);
  11418. val &= GRC_MODE_HOST_STACKUP;
  11419. tw32(GRC_MODE, val | tp->grc_mode);
  11420. tg3_switch_clocks(tp);
  11421. /* Clear this out for sanity. */
  11422. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11423. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11424. &pci_state_reg);
  11425. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11426. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11427. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11428. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11429. chiprevid == CHIPREV_ID_5701_B0 ||
  11430. chiprevid == CHIPREV_ID_5701_B2 ||
  11431. chiprevid == CHIPREV_ID_5701_B5) {
  11432. void __iomem *sram_base;
  11433. /* Write some dummy words into the SRAM status block
  11434. * area, see if it reads back correctly. If the return
  11435. * value is bad, force enable the PCIX workaround.
  11436. */
  11437. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11438. writel(0x00000000, sram_base);
  11439. writel(0x00000000, sram_base + 4);
  11440. writel(0xffffffff, sram_base + 4);
  11441. if (readl(sram_base) != 0x00000000)
  11442. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11443. }
  11444. }
  11445. udelay(50);
  11446. tg3_nvram_init(tp);
  11447. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11448. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11450. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11451. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11452. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11453. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11454. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11455. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11456. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11457. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11458. HOSTCC_MODE_CLRTICK_TXBD);
  11459. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11460. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11461. tp->misc_host_ctrl);
  11462. }
  11463. /* Preserve the APE MAC_MODE bits */
  11464. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11465. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11466. else
  11467. tp->mac_mode = TG3_DEF_MAC_MODE;
  11468. /* these are limited to 10/100 only */
  11469. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11470. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11471. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11472. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11473. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11474. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11475. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11476. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11477. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11478. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11479. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11480. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11481. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11482. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11483. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11484. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11485. err = tg3_phy_probe(tp);
  11486. if (err) {
  11487. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11488. /* ... but do not return immediately ... */
  11489. tg3_mdio_fini(tp);
  11490. }
  11491. tg3_read_vpd(tp);
  11492. tg3_read_fw_ver(tp);
  11493. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11494. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11495. } else {
  11496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11497. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11498. else
  11499. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11500. }
  11501. /* 5700 {AX,BX} chips have a broken status block link
  11502. * change bit implementation, so we must use the
  11503. * status register in those cases.
  11504. */
  11505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11506. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11507. else
  11508. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11509. /* The led_ctrl is set during tg3_phy_probe, here we might
  11510. * have to force the link status polling mechanism based
  11511. * upon subsystem IDs.
  11512. */
  11513. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11515. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11516. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11517. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11518. }
  11519. /* For all SERDES we poll the MAC status register. */
  11520. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11521. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11522. else
  11523. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11524. tp->rx_offset = NET_IP_ALIGN;
  11525. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11527. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11528. tp->rx_offset = 0;
  11529. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11530. tp->rx_copy_thresh = ~(u16)0;
  11531. #endif
  11532. }
  11533. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11534. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11535. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11536. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11537. /* Increment the rx prod index on the rx std ring by at most
  11538. * 8 for these chips to workaround hw errata.
  11539. */
  11540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11543. tp->rx_std_max_post = 8;
  11544. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11545. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11546. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11547. return err;
  11548. }
  11549. #ifdef CONFIG_SPARC
  11550. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11551. {
  11552. struct net_device *dev = tp->dev;
  11553. struct pci_dev *pdev = tp->pdev;
  11554. struct device_node *dp = pci_device_to_OF_node(pdev);
  11555. const unsigned char *addr;
  11556. int len;
  11557. addr = of_get_property(dp, "local-mac-address", &len);
  11558. if (addr && len == 6) {
  11559. memcpy(dev->dev_addr, addr, 6);
  11560. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11561. return 0;
  11562. }
  11563. return -ENODEV;
  11564. }
  11565. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11566. {
  11567. struct net_device *dev = tp->dev;
  11568. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11569. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11570. return 0;
  11571. }
  11572. #endif
  11573. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11574. {
  11575. struct net_device *dev = tp->dev;
  11576. u32 hi, lo, mac_offset;
  11577. int addr_ok = 0;
  11578. #ifdef CONFIG_SPARC
  11579. if (!tg3_get_macaddr_sparc(tp))
  11580. return 0;
  11581. #endif
  11582. mac_offset = 0x7c;
  11583. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11584. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11585. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11586. mac_offset = 0xcc;
  11587. if (tg3_nvram_lock(tp))
  11588. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11589. else
  11590. tg3_nvram_unlock(tp);
  11591. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11593. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11594. mac_offset = 0xcc;
  11595. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11596. mac_offset += 0x18c;
  11597. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11598. mac_offset = 0x10;
  11599. /* First try to get it from MAC address mailbox. */
  11600. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11601. if ((hi >> 16) == 0x484b) {
  11602. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11603. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11604. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11605. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11606. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11607. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11608. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11609. /* Some old bootcode may report a 0 MAC address in SRAM */
  11610. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11611. }
  11612. if (!addr_ok) {
  11613. /* Next, try NVRAM. */
  11614. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11615. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11616. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11617. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11618. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11619. }
  11620. /* Finally just fetch it out of the MAC control regs. */
  11621. else {
  11622. hi = tr32(MAC_ADDR_0_HIGH);
  11623. lo = tr32(MAC_ADDR_0_LOW);
  11624. dev->dev_addr[5] = lo & 0xff;
  11625. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11626. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11627. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11628. dev->dev_addr[1] = hi & 0xff;
  11629. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11630. }
  11631. }
  11632. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11633. #ifdef CONFIG_SPARC
  11634. if (!tg3_get_default_macaddr_sparc(tp))
  11635. return 0;
  11636. #endif
  11637. return -EINVAL;
  11638. }
  11639. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11640. return 0;
  11641. }
  11642. #define BOUNDARY_SINGLE_CACHELINE 1
  11643. #define BOUNDARY_MULTI_CACHELINE 2
  11644. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11645. {
  11646. int cacheline_size;
  11647. u8 byte;
  11648. int goal;
  11649. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11650. if (byte == 0)
  11651. cacheline_size = 1024;
  11652. else
  11653. cacheline_size = (int) byte * 4;
  11654. /* On 5703 and later chips, the boundary bits have no
  11655. * effect.
  11656. */
  11657. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11658. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11659. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11660. goto out;
  11661. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11662. goal = BOUNDARY_MULTI_CACHELINE;
  11663. #else
  11664. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11665. goal = BOUNDARY_SINGLE_CACHELINE;
  11666. #else
  11667. goal = 0;
  11668. #endif
  11669. #endif
  11670. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11671. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11672. goto out;
  11673. }
  11674. if (!goal)
  11675. goto out;
  11676. /* PCI controllers on most RISC systems tend to disconnect
  11677. * when a device tries to burst across a cache-line boundary.
  11678. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11679. *
  11680. * Unfortunately, for PCI-E there are only limited
  11681. * write-side controls for this, and thus for reads
  11682. * we will still get the disconnects. We'll also waste
  11683. * these PCI cycles for both read and write for chips
  11684. * other than 5700 and 5701 which do not implement the
  11685. * boundary bits.
  11686. */
  11687. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11688. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11689. switch (cacheline_size) {
  11690. case 16:
  11691. case 32:
  11692. case 64:
  11693. case 128:
  11694. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11695. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11696. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11697. } else {
  11698. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11699. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11700. }
  11701. break;
  11702. case 256:
  11703. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11704. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11705. break;
  11706. default:
  11707. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11708. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11709. break;
  11710. }
  11711. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11712. switch (cacheline_size) {
  11713. case 16:
  11714. case 32:
  11715. case 64:
  11716. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11717. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11718. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11719. break;
  11720. }
  11721. /* fallthrough */
  11722. case 128:
  11723. default:
  11724. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11725. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11726. break;
  11727. }
  11728. } else {
  11729. switch (cacheline_size) {
  11730. case 16:
  11731. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11732. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11733. DMA_RWCTRL_WRITE_BNDRY_16);
  11734. break;
  11735. }
  11736. /* fallthrough */
  11737. case 32:
  11738. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11739. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11740. DMA_RWCTRL_WRITE_BNDRY_32);
  11741. break;
  11742. }
  11743. /* fallthrough */
  11744. case 64:
  11745. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11746. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11747. DMA_RWCTRL_WRITE_BNDRY_64);
  11748. break;
  11749. }
  11750. /* fallthrough */
  11751. case 128:
  11752. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11753. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11754. DMA_RWCTRL_WRITE_BNDRY_128);
  11755. break;
  11756. }
  11757. /* fallthrough */
  11758. case 256:
  11759. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11760. DMA_RWCTRL_WRITE_BNDRY_256);
  11761. break;
  11762. case 512:
  11763. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11764. DMA_RWCTRL_WRITE_BNDRY_512);
  11765. break;
  11766. case 1024:
  11767. default:
  11768. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11769. DMA_RWCTRL_WRITE_BNDRY_1024);
  11770. break;
  11771. }
  11772. }
  11773. out:
  11774. return val;
  11775. }
  11776. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11777. {
  11778. struct tg3_internal_buffer_desc test_desc;
  11779. u32 sram_dma_descs;
  11780. int i, ret;
  11781. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11782. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11783. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11784. tw32(RDMAC_STATUS, 0);
  11785. tw32(WDMAC_STATUS, 0);
  11786. tw32(BUFMGR_MODE, 0);
  11787. tw32(FTQ_RESET, 0);
  11788. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11789. test_desc.addr_lo = buf_dma & 0xffffffff;
  11790. test_desc.nic_mbuf = 0x00002100;
  11791. test_desc.len = size;
  11792. /*
  11793. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11794. * the *second* time the tg3 driver was getting loaded after an
  11795. * initial scan.
  11796. *
  11797. * Broadcom tells me:
  11798. * ...the DMA engine is connected to the GRC block and a DMA
  11799. * reset may affect the GRC block in some unpredictable way...
  11800. * The behavior of resets to individual blocks has not been tested.
  11801. *
  11802. * Broadcom noted the GRC reset will also reset all sub-components.
  11803. */
  11804. if (to_device) {
  11805. test_desc.cqid_sqid = (13 << 8) | 2;
  11806. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11807. udelay(40);
  11808. } else {
  11809. test_desc.cqid_sqid = (16 << 8) | 7;
  11810. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11811. udelay(40);
  11812. }
  11813. test_desc.flags = 0x00000005;
  11814. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11815. u32 val;
  11816. val = *(((u32 *)&test_desc) + i);
  11817. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11818. sram_dma_descs + (i * sizeof(u32)));
  11819. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11820. }
  11821. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11822. if (to_device)
  11823. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11824. else
  11825. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11826. ret = -ENODEV;
  11827. for (i = 0; i < 40; i++) {
  11828. u32 val;
  11829. if (to_device)
  11830. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11831. else
  11832. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11833. if ((val & 0xffff) == sram_dma_descs) {
  11834. ret = 0;
  11835. break;
  11836. }
  11837. udelay(100);
  11838. }
  11839. return ret;
  11840. }
  11841. #define TEST_BUFFER_SIZE 0x2000
  11842. DEFINE_PCI_DEVICE_TABLE(dma_wait_state_chipsets) = {
  11843. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11844. { },
  11845. };
  11846. static int __devinit tg3_test_dma(struct tg3 *tp)
  11847. {
  11848. dma_addr_t buf_dma;
  11849. u32 *buf, saved_dma_rwctrl;
  11850. int ret = 0;
  11851. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  11852. &buf_dma, GFP_KERNEL);
  11853. if (!buf) {
  11854. ret = -ENOMEM;
  11855. goto out_nofree;
  11856. }
  11857. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11858. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11859. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11860. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11861. goto out;
  11862. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11863. /* DMA read watermark not used on PCIE */
  11864. tp->dma_rwctrl |= 0x00180000;
  11865. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11868. tp->dma_rwctrl |= 0x003f0000;
  11869. else
  11870. tp->dma_rwctrl |= 0x003f000f;
  11871. } else {
  11872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11874. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11875. u32 read_water = 0x7;
  11876. /* If the 5704 is behind the EPB bridge, we can
  11877. * do the less restrictive ONE_DMA workaround for
  11878. * better performance.
  11879. */
  11880. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11882. tp->dma_rwctrl |= 0x8000;
  11883. else if (ccval == 0x6 || ccval == 0x7)
  11884. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11886. read_water = 4;
  11887. /* Set bit 23 to enable PCIX hw bug fix */
  11888. tp->dma_rwctrl |=
  11889. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11890. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11891. (1 << 23);
  11892. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11893. /* 5780 always in PCIX mode */
  11894. tp->dma_rwctrl |= 0x00144000;
  11895. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11896. /* 5714 always in PCIX mode */
  11897. tp->dma_rwctrl |= 0x00148000;
  11898. } else {
  11899. tp->dma_rwctrl |= 0x001b000f;
  11900. }
  11901. }
  11902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11903. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11904. tp->dma_rwctrl &= 0xfffffff0;
  11905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11907. /* Remove this if it causes problems for some boards. */
  11908. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11909. /* On 5700/5701 chips, we need to set this bit.
  11910. * Otherwise the chip will issue cacheline transactions
  11911. * to streamable DMA memory with not all the byte
  11912. * enables turned on. This is an error on several
  11913. * RISC PCI controllers, in particular sparc64.
  11914. *
  11915. * On 5703/5704 chips, this bit has been reassigned
  11916. * a different meaning. In particular, it is used
  11917. * on those chips to enable a PCI-X workaround.
  11918. */
  11919. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11920. }
  11921. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11922. #if 0
  11923. /* Unneeded, already done by tg3_get_invariants. */
  11924. tg3_switch_clocks(tp);
  11925. #endif
  11926. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11927. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11928. goto out;
  11929. /* It is best to perform DMA test with maximum write burst size
  11930. * to expose the 5700/5701 write DMA bug.
  11931. */
  11932. saved_dma_rwctrl = tp->dma_rwctrl;
  11933. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11934. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11935. while (1) {
  11936. u32 *p = buf, i;
  11937. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11938. p[i] = i;
  11939. /* Send the buffer to the chip. */
  11940. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11941. if (ret) {
  11942. dev_err(&tp->pdev->dev,
  11943. "%s: Buffer write failed. err = %d\n",
  11944. __func__, ret);
  11945. break;
  11946. }
  11947. #if 0
  11948. /* validate data reached card RAM correctly. */
  11949. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11950. u32 val;
  11951. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11952. if (le32_to_cpu(val) != p[i]) {
  11953. dev_err(&tp->pdev->dev,
  11954. "%s: Buffer corrupted on device! "
  11955. "(%d != %d)\n", __func__, val, i);
  11956. /* ret = -ENODEV here? */
  11957. }
  11958. p[i] = 0;
  11959. }
  11960. #endif
  11961. /* Now read it back. */
  11962. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11963. if (ret) {
  11964. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11965. "err = %d\n", __func__, ret);
  11966. break;
  11967. }
  11968. /* Verify it. */
  11969. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11970. if (p[i] == i)
  11971. continue;
  11972. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11973. DMA_RWCTRL_WRITE_BNDRY_16) {
  11974. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11975. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11976. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11977. break;
  11978. } else {
  11979. dev_err(&tp->pdev->dev,
  11980. "%s: Buffer corrupted on read back! "
  11981. "(%d != %d)\n", __func__, p[i], i);
  11982. ret = -ENODEV;
  11983. goto out;
  11984. }
  11985. }
  11986. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11987. /* Success. */
  11988. ret = 0;
  11989. break;
  11990. }
  11991. }
  11992. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11993. DMA_RWCTRL_WRITE_BNDRY_16) {
  11994. /* DMA test passed without adjusting DMA boundary,
  11995. * now look for chipsets that are known to expose the
  11996. * DMA bug without failing the test.
  11997. */
  11998. if (pci_dev_present(dma_wait_state_chipsets)) {
  11999. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12000. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12001. } else {
  12002. /* Safe to use the calculated DMA boundary. */
  12003. tp->dma_rwctrl = saved_dma_rwctrl;
  12004. }
  12005. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12006. }
  12007. out:
  12008. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12009. out_nofree:
  12010. return ret;
  12011. }
  12012. static void __devinit tg3_init_link_config(struct tg3 *tp)
  12013. {
  12014. tp->link_config.advertising =
  12015. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  12016. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  12017. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  12018. ADVERTISED_Autoneg | ADVERTISED_MII);
  12019. tp->link_config.speed = SPEED_INVALID;
  12020. tp->link_config.duplex = DUPLEX_INVALID;
  12021. tp->link_config.autoneg = AUTONEG_ENABLE;
  12022. tp->link_config.active_speed = SPEED_INVALID;
  12023. tp->link_config.active_duplex = DUPLEX_INVALID;
  12024. tp->link_config.orig_speed = SPEED_INVALID;
  12025. tp->link_config.orig_duplex = DUPLEX_INVALID;
  12026. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  12027. }
  12028. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12029. {
  12030. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12031. tp->bufmgr_config.mbuf_read_dma_low_water =
  12032. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12033. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12034. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12035. tp->bufmgr_config.mbuf_high_water =
  12036. DEFAULT_MB_HIGH_WATER_57765;
  12037. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12038. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12039. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12040. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12041. tp->bufmgr_config.mbuf_high_water_jumbo =
  12042. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12043. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12044. tp->bufmgr_config.mbuf_read_dma_low_water =
  12045. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12046. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12047. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12048. tp->bufmgr_config.mbuf_high_water =
  12049. DEFAULT_MB_HIGH_WATER_5705;
  12050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12051. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12052. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12053. tp->bufmgr_config.mbuf_high_water =
  12054. DEFAULT_MB_HIGH_WATER_5906;
  12055. }
  12056. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12057. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12058. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12059. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12060. tp->bufmgr_config.mbuf_high_water_jumbo =
  12061. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12062. } else {
  12063. tp->bufmgr_config.mbuf_read_dma_low_water =
  12064. DEFAULT_MB_RDMA_LOW_WATER;
  12065. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12066. DEFAULT_MB_MACRX_LOW_WATER;
  12067. tp->bufmgr_config.mbuf_high_water =
  12068. DEFAULT_MB_HIGH_WATER;
  12069. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12070. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12071. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12072. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12073. tp->bufmgr_config.mbuf_high_water_jumbo =
  12074. DEFAULT_MB_HIGH_WATER_JUMBO;
  12075. }
  12076. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12077. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12078. }
  12079. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12080. {
  12081. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12082. case TG3_PHY_ID_BCM5400: return "5400";
  12083. case TG3_PHY_ID_BCM5401: return "5401";
  12084. case TG3_PHY_ID_BCM5411: return "5411";
  12085. case TG3_PHY_ID_BCM5701: return "5701";
  12086. case TG3_PHY_ID_BCM5703: return "5703";
  12087. case TG3_PHY_ID_BCM5704: return "5704";
  12088. case TG3_PHY_ID_BCM5705: return "5705";
  12089. case TG3_PHY_ID_BCM5750: return "5750";
  12090. case TG3_PHY_ID_BCM5752: return "5752";
  12091. case TG3_PHY_ID_BCM5714: return "5714";
  12092. case TG3_PHY_ID_BCM5780: return "5780";
  12093. case TG3_PHY_ID_BCM5755: return "5755";
  12094. case TG3_PHY_ID_BCM5787: return "5787";
  12095. case TG3_PHY_ID_BCM5784: return "5784";
  12096. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12097. case TG3_PHY_ID_BCM5906: return "5906";
  12098. case TG3_PHY_ID_BCM5761: return "5761";
  12099. case TG3_PHY_ID_BCM5718C: return "5718C";
  12100. case TG3_PHY_ID_BCM5718S: return "5718S";
  12101. case TG3_PHY_ID_BCM57765: return "57765";
  12102. case TG3_PHY_ID_BCM5719C: return "5719C";
  12103. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12104. case 0: return "serdes";
  12105. default: return "unknown";
  12106. }
  12107. }
  12108. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12109. {
  12110. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12111. strcpy(str, "PCI Express");
  12112. return str;
  12113. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12114. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12115. strcpy(str, "PCIX:");
  12116. if ((clock_ctrl == 7) ||
  12117. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12118. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12119. strcat(str, "133MHz");
  12120. else if (clock_ctrl == 0)
  12121. strcat(str, "33MHz");
  12122. else if (clock_ctrl == 2)
  12123. strcat(str, "50MHz");
  12124. else if (clock_ctrl == 4)
  12125. strcat(str, "66MHz");
  12126. else if (clock_ctrl == 6)
  12127. strcat(str, "100MHz");
  12128. } else {
  12129. strcpy(str, "PCI:");
  12130. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12131. strcat(str, "66MHz");
  12132. else
  12133. strcat(str, "33MHz");
  12134. }
  12135. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12136. strcat(str, ":32-bit");
  12137. else
  12138. strcat(str, ":64-bit");
  12139. return str;
  12140. }
  12141. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12142. {
  12143. struct pci_dev *peer;
  12144. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12145. for (func = 0; func < 8; func++) {
  12146. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12147. if (peer && peer != tp->pdev)
  12148. break;
  12149. pci_dev_put(peer);
  12150. }
  12151. /* 5704 can be configured in single-port mode, set peer to
  12152. * tp->pdev in that case.
  12153. */
  12154. if (!peer) {
  12155. peer = tp->pdev;
  12156. return peer;
  12157. }
  12158. /*
  12159. * We don't need to keep the refcount elevated; there's no way
  12160. * to remove one half of this device without removing the other
  12161. */
  12162. pci_dev_put(peer);
  12163. return peer;
  12164. }
  12165. static void __devinit tg3_init_coal(struct tg3 *tp)
  12166. {
  12167. struct ethtool_coalesce *ec = &tp->coal;
  12168. memset(ec, 0, sizeof(*ec));
  12169. ec->cmd = ETHTOOL_GCOALESCE;
  12170. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12171. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12172. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12173. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12174. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12175. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12176. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12177. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12178. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12179. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12180. HOSTCC_MODE_CLRTICK_TXBD)) {
  12181. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12182. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12183. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12184. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12185. }
  12186. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12187. ec->rx_coalesce_usecs_irq = 0;
  12188. ec->tx_coalesce_usecs_irq = 0;
  12189. ec->stats_block_coalesce_usecs = 0;
  12190. }
  12191. }
  12192. static const struct net_device_ops tg3_netdev_ops = {
  12193. .ndo_open = tg3_open,
  12194. .ndo_stop = tg3_close,
  12195. .ndo_start_xmit = tg3_start_xmit,
  12196. .ndo_get_stats64 = tg3_get_stats64,
  12197. .ndo_validate_addr = eth_validate_addr,
  12198. .ndo_set_multicast_list = tg3_set_rx_mode,
  12199. .ndo_set_mac_address = tg3_set_mac_addr,
  12200. .ndo_do_ioctl = tg3_ioctl,
  12201. .ndo_tx_timeout = tg3_tx_timeout,
  12202. .ndo_change_mtu = tg3_change_mtu,
  12203. #ifdef CONFIG_NET_POLL_CONTROLLER
  12204. .ndo_poll_controller = tg3_poll_controller,
  12205. #endif
  12206. };
  12207. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12208. .ndo_open = tg3_open,
  12209. .ndo_stop = tg3_close,
  12210. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12211. .ndo_get_stats64 = tg3_get_stats64,
  12212. .ndo_validate_addr = eth_validate_addr,
  12213. .ndo_set_multicast_list = tg3_set_rx_mode,
  12214. .ndo_set_mac_address = tg3_set_mac_addr,
  12215. .ndo_do_ioctl = tg3_ioctl,
  12216. .ndo_tx_timeout = tg3_tx_timeout,
  12217. .ndo_change_mtu = tg3_change_mtu,
  12218. #ifdef CONFIG_NET_POLL_CONTROLLER
  12219. .ndo_poll_controller = tg3_poll_controller,
  12220. #endif
  12221. };
  12222. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12223. const struct pci_device_id *ent)
  12224. {
  12225. struct net_device *dev;
  12226. struct tg3 *tp;
  12227. int i, err, pm_cap;
  12228. u32 sndmbx, rcvmbx, intmbx;
  12229. char str[40];
  12230. u64 dma_mask, persist_dma_mask;
  12231. printk_once(KERN_INFO "%s\n", version);
  12232. err = pci_enable_device(pdev);
  12233. if (err) {
  12234. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12235. return err;
  12236. }
  12237. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12238. if (err) {
  12239. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12240. goto err_out_disable_pdev;
  12241. }
  12242. pci_set_master(pdev);
  12243. /* Find power-management capability. */
  12244. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12245. if (pm_cap == 0) {
  12246. dev_err(&pdev->dev,
  12247. "Cannot find Power Management capability, aborting\n");
  12248. err = -EIO;
  12249. goto err_out_free_res;
  12250. }
  12251. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12252. if (!dev) {
  12253. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12254. err = -ENOMEM;
  12255. goto err_out_free_res;
  12256. }
  12257. SET_NETDEV_DEV(dev, &pdev->dev);
  12258. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12259. tp = netdev_priv(dev);
  12260. tp->pdev = pdev;
  12261. tp->dev = dev;
  12262. tp->pm_cap = pm_cap;
  12263. tp->rx_mode = TG3_DEF_RX_MODE;
  12264. tp->tx_mode = TG3_DEF_TX_MODE;
  12265. if (tg3_debug > 0)
  12266. tp->msg_enable = tg3_debug;
  12267. else
  12268. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12269. /* The word/byte swap controls here control register access byte
  12270. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12271. * setting below.
  12272. */
  12273. tp->misc_host_ctrl =
  12274. MISC_HOST_CTRL_MASK_PCI_INT |
  12275. MISC_HOST_CTRL_WORD_SWAP |
  12276. MISC_HOST_CTRL_INDIR_ACCESS |
  12277. MISC_HOST_CTRL_PCISTATE_RW;
  12278. /* The NONFRM (non-frame) byte/word swap controls take effect
  12279. * on descriptor entries, anything which isn't packet data.
  12280. *
  12281. * The StrongARM chips on the board (one for tx, one for rx)
  12282. * are running in big-endian mode.
  12283. */
  12284. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12285. GRC_MODE_WSWAP_NONFRM_DATA);
  12286. #ifdef __BIG_ENDIAN
  12287. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12288. #endif
  12289. spin_lock_init(&tp->lock);
  12290. spin_lock_init(&tp->indirect_lock);
  12291. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12292. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12293. if (!tp->regs) {
  12294. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12295. err = -ENOMEM;
  12296. goto err_out_free_dev;
  12297. }
  12298. tg3_init_link_config(tp);
  12299. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12300. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12301. dev->ethtool_ops = &tg3_ethtool_ops;
  12302. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12303. dev->irq = pdev->irq;
  12304. err = tg3_get_invariants(tp);
  12305. if (err) {
  12306. dev_err(&pdev->dev,
  12307. "Problem fetching invariants of chip, aborting\n");
  12308. goto err_out_iounmap;
  12309. }
  12310. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12311. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12312. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12313. dev->netdev_ops = &tg3_netdev_ops;
  12314. else
  12315. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12316. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12317. * device behind the EPB cannot support DMA addresses > 40-bit.
  12318. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12319. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12320. * do DMA address check in tg3_start_xmit().
  12321. */
  12322. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12323. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12324. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12325. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12326. #ifdef CONFIG_HIGHMEM
  12327. dma_mask = DMA_BIT_MASK(64);
  12328. #endif
  12329. } else
  12330. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12331. /* Configure DMA attributes. */
  12332. if (dma_mask > DMA_BIT_MASK(32)) {
  12333. err = pci_set_dma_mask(pdev, dma_mask);
  12334. if (!err) {
  12335. dev->features |= NETIF_F_HIGHDMA;
  12336. err = pci_set_consistent_dma_mask(pdev,
  12337. persist_dma_mask);
  12338. if (err < 0) {
  12339. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12340. "DMA for consistent allocations\n");
  12341. goto err_out_iounmap;
  12342. }
  12343. }
  12344. }
  12345. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12346. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12347. if (err) {
  12348. dev_err(&pdev->dev,
  12349. "No usable DMA configuration, aborting\n");
  12350. goto err_out_iounmap;
  12351. }
  12352. }
  12353. tg3_init_bufmgr_config(tp);
  12354. /* Selectively allow TSO based on operating conditions */
  12355. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12356. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12357. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12358. else {
  12359. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12360. tp->fw_needed = NULL;
  12361. }
  12362. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12363. tp->fw_needed = FIRMWARE_TG3;
  12364. /* TSO is on by default on chips that support hardware TSO.
  12365. * Firmware TSO on older chips gives lower performance, so it
  12366. * is off by default, but can be enabled using ethtool.
  12367. */
  12368. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12369. (dev->features & NETIF_F_IP_CSUM)) {
  12370. dev->features |= NETIF_F_TSO;
  12371. vlan_features_add(dev, NETIF_F_TSO);
  12372. }
  12373. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12374. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12375. if (dev->features & NETIF_F_IPV6_CSUM) {
  12376. dev->features |= NETIF_F_TSO6;
  12377. vlan_features_add(dev, NETIF_F_TSO6);
  12378. }
  12379. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12381. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12382. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12385. dev->features |= NETIF_F_TSO_ECN;
  12386. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12387. }
  12388. }
  12389. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12390. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12391. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12392. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12393. tp->rx_pending = 63;
  12394. }
  12395. err = tg3_get_device_address(tp);
  12396. if (err) {
  12397. dev_err(&pdev->dev,
  12398. "Could not obtain valid ethernet address, aborting\n");
  12399. goto err_out_iounmap;
  12400. }
  12401. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12402. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12403. if (!tp->aperegs) {
  12404. dev_err(&pdev->dev,
  12405. "Cannot map APE registers, aborting\n");
  12406. err = -ENOMEM;
  12407. goto err_out_iounmap;
  12408. }
  12409. tg3_ape_lock_init(tp);
  12410. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12411. tg3_read_dash_ver(tp);
  12412. }
  12413. /*
  12414. * Reset chip in case UNDI or EFI driver did not shutdown
  12415. * DMA self test will enable WDMAC and we'll see (spurious)
  12416. * pending DMA on the PCI bus at that point.
  12417. */
  12418. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12419. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12420. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12421. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12422. }
  12423. err = tg3_test_dma(tp);
  12424. if (err) {
  12425. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12426. goto err_out_apeunmap;
  12427. }
  12428. /* flow control autonegotiation is default behavior */
  12429. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12430. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12431. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12432. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12433. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12434. for (i = 0; i < tp->irq_max; i++) {
  12435. struct tg3_napi *tnapi = &tp->napi[i];
  12436. tnapi->tp = tp;
  12437. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12438. tnapi->int_mbox = intmbx;
  12439. if (i < 4)
  12440. intmbx += 0x8;
  12441. else
  12442. intmbx += 0x4;
  12443. tnapi->consmbox = rcvmbx;
  12444. tnapi->prodmbox = sndmbx;
  12445. if (i)
  12446. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12447. else
  12448. tnapi->coal_now = HOSTCC_MODE_NOW;
  12449. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12450. break;
  12451. /*
  12452. * If we support MSIX, we'll be using RSS. If we're using
  12453. * RSS, the first vector only handles link interrupts and the
  12454. * remaining vectors handle rx and tx interrupts. Reuse the
  12455. * mailbox values for the next iteration. The values we setup
  12456. * above are still useful for the single vectored mode.
  12457. */
  12458. if (!i)
  12459. continue;
  12460. rcvmbx += 0x8;
  12461. if (sndmbx & 0x4)
  12462. sndmbx -= 0x4;
  12463. else
  12464. sndmbx += 0xc;
  12465. }
  12466. tg3_init_coal(tp);
  12467. pci_set_drvdata(pdev, dev);
  12468. err = register_netdev(dev);
  12469. if (err) {
  12470. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12471. goto err_out_apeunmap;
  12472. }
  12473. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12474. tp->board_part_number,
  12475. tp->pci_chip_rev_id,
  12476. tg3_bus_string(tp, str),
  12477. dev->dev_addr);
  12478. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12479. struct phy_device *phydev;
  12480. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12481. netdev_info(dev,
  12482. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12483. phydev->drv->name, dev_name(&phydev->dev));
  12484. } else {
  12485. char *ethtype;
  12486. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12487. ethtype = "10/100Base-TX";
  12488. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12489. ethtype = "1000Base-SX";
  12490. else
  12491. ethtype = "10/100/1000Base-T";
  12492. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12493. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12494. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12495. }
  12496. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12497. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12498. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12499. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12500. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12501. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12502. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12503. tp->dma_rwctrl,
  12504. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12505. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12506. return 0;
  12507. err_out_apeunmap:
  12508. if (tp->aperegs) {
  12509. iounmap(tp->aperegs);
  12510. tp->aperegs = NULL;
  12511. }
  12512. err_out_iounmap:
  12513. if (tp->regs) {
  12514. iounmap(tp->regs);
  12515. tp->regs = NULL;
  12516. }
  12517. err_out_free_dev:
  12518. free_netdev(dev);
  12519. err_out_free_res:
  12520. pci_release_regions(pdev);
  12521. err_out_disable_pdev:
  12522. pci_disable_device(pdev);
  12523. pci_set_drvdata(pdev, NULL);
  12524. return err;
  12525. }
  12526. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12527. {
  12528. struct net_device *dev = pci_get_drvdata(pdev);
  12529. if (dev) {
  12530. struct tg3 *tp = netdev_priv(dev);
  12531. if (tp->fw)
  12532. release_firmware(tp->fw);
  12533. cancel_work_sync(&tp->reset_task);
  12534. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12535. tg3_phy_fini(tp);
  12536. tg3_mdio_fini(tp);
  12537. }
  12538. unregister_netdev(dev);
  12539. if (tp->aperegs) {
  12540. iounmap(tp->aperegs);
  12541. tp->aperegs = NULL;
  12542. }
  12543. if (tp->regs) {
  12544. iounmap(tp->regs);
  12545. tp->regs = NULL;
  12546. }
  12547. free_netdev(dev);
  12548. pci_release_regions(pdev);
  12549. pci_disable_device(pdev);
  12550. pci_set_drvdata(pdev, NULL);
  12551. }
  12552. }
  12553. #ifdef CONFIG_PM_SLEEP
  12554. static int tg3_suspend(struct device *device)
  12555. {
  12556. struct pci_dev *pdev = to_pci_dev(device);
  12557. struct net_device *dev = pci_get_drvdata(pdev);
  12558. struct tg3 *tp = netdev_priv(dev);
  12559. int err;
  12560. if (!netif_running(dev))
  12561. return 0;
  12562. flush_work_sync(&tp->reset_task);
  12563. tg3_phy_stop(tp);
  12564. tg3_netif_stop(tp);
  12565. del_timer_sync(&tp->timer);
  12566. tg3_full_lock(tp, 1);
  12567. tg3_disable_ints(tp);
  12568. tg3_full_unlock(tp);
  12569. netif_device_detach(dev);
  12570. tg3_full_lock(tp, 0);
  12571. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12572. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12573. tg3_full_unlock(tp);
  12574. err = tg3_power_down_prepare(tp);
  12575. if (err) {
  12576. int err2;
  12577. tg3_full_lock(tp, 0);
  12578. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12579. err2 = tg3_restart_hw(tp, 1);
  12580. if (err2)
  12581. goto out;
  12582. tp->timer.expires = jiffies + tp->timer_offset;
  12583. add_timer(&tp->timer);
  12584. netif_device_attach(dev);
  12585. tg3_netif_start(tp);
  12586. out:
  12587. tg3_full_unlock(tp);
  12588. if (!err2)
  12589. tg3_phy_start(tp);
  12590. }
  12591. return err;
  12592. }
  12593. static int tg3_resume(struct device *device)
  12594. {
  12595. struct pci_dev *pdev = to_pci_dev(device);
  12596. struct net_device *dev = pci_get_drvdata(pdev);
  12597. struct tg3 *tp = netdev_priv(dev);
  12598. int err;
  12599. if (!netif_running(dev))
  12600. return 0;
  12601. netif_device_attach(dev);
  12602. tg3_full_lock(tp, 0);
  12603. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12604. err = tg3_restart_hw(tp, 1);
  12605. if (err)
  12606. goto out;
  12607. tp->timer.expires = jiffies + tp->timer_offset;
  12608. add_timer(&tp->timer);
  12609. tg3_netif_start(tp);
  12610. out:
  12611. tg3_full_unlock(tp);
  12612. if (!err)
  12613. tg3_phy_start(tp);
  12614. return err;
  12615. }
  12616. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12617. #define TG3_PM_OPS (&tg3_pm_ops)
  12618. #else
  12619. #define TG3_PM_OPS NULL
  12620. #endif /* CONFIG_PM_SLEEP */
  12621. static struct pci_driver tg3_driver = {
  12622. .name = DRV_MODULE_NAME,
  12623. .id_table = tg3_pci_tbl,
  12624. .probe = tg3_init_one,
  12625. .remove = __devexit_p(tg3_remove_one),
  12626. .driver.pm = TG3_PM_OPS,
  12627. };
  12628. static int __init tg3_init(void)
  12629. {
  12630. return pci_register_driver(&tg3_driver);
  12631. }
  12632. static void __exit tg3_cleanup(void)
  12633. {
  12634. pci_unregister_driver(&tg3_driver);
  12635. }
  12636. module_init(tg3_init);
  12637. module_exit(tg3_cleanup);