tridentfb.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617
  1. /*
  2. * Frame buffer driver for Trident TGUI, Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. */
  17. #include <linux/module.h>
  18. #include <linux/fb.h>
  19. #include <linux/init.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <video/vga.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.9-NEWAPI"
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. u32 pseudo_pal[16];
  28. int chip_id;
  29. int flatpanel;
  30. void (*init_accel) (struct tridentfb_par *, int, int);
  31. void (*wait_engine) (struct tridentfb_par *);
  32. void (*fill_rect)
  33. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  34. void (*copy_rect)
  35. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  36. };
  37. static unsigned char eng_oper; /* engine operation... */
  38. static struct fb_ops tridentfb_ops;
  39. static struct fb_fix_screeninfo tridentfb_fix = {
  40. .id = "Trident",
  41. .type = FB_TYPE_PACKED_PIXELS,
  42. .ypanstep = 1,
  43. .visual = FB_VISUAL_PSEUDOCOLOR,
  44. .accel = FB_ACCEL_NONE,
  45. };
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char *mode_option __devinitdata = "640x480";
  49. static int bpp __devinitdata = 8;
  50. static int noaccel __devinitdata;
  51. static int center;
  52. static int stretch;
  53. static int fp __devinitdata;
  54. static int crt __devinitdata;
  55. static int memsize __devinitdata;
  56. static int memdiff __devinitdata;
  57. static int nativex;
  58. module_param(mode_option, charp, 0);
  59. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  60. module_param_named(mode, mode_option, charp, 0);
  61. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  62. module_param(bpp, int, 0);
  63. module_param(center, int, 0);
  64. module_param(stretch, int, 0);
  65. module_param(noaccel, int, 0);
  66. module_param(memsize, int, 0);
  67. module_param(memdiff, int, 0);
  68. module_param(nativex, int, 0);
  69. module_param(fp, int, 0);
  70. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  71. module_param(crt, int, 0);
  72. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  73. static int is_oldclock(int id)
  74. {
  75. return (id == TGUI9440) ||
  76. (id == TGUI9660) ||
  77. (id == CYBER9320);
  78. }
  79. static int is_oldprotect(int id)
  80. {
  81. return (id == TGUI9440) ||
  82. (id == TGUI9660) ||
  83. (id == PROVIDIA9685) ||
  84. (id == CYBER9320) ||
  85. (id == CYBER9382) ||
  86. (id == CYBER9385);
  87. }
  88. static int is_blade(int id)
  89. {
  90. return (id == BLADE3D) ||
  91. (id == CYBERBLADEE4) ||
  92. (id == CYBERBLADEi7) ||
  93. (id == CYBERBLADEi7D) ||
  94. (id == CYBERBLADEi1) ||
  95. (id == CYBERBLADEi1D) ||
  96. (id == CYBERBLADEAi1) ||
  97. (id == CYBERBLADEAi1D);
  98. }
  99. static int is_xp(int id)
  100. {
  101. return (id == CYBERBLADEXPAi1) ||
  102. (id == CYBERBLADEXPm8) ||
  103. (id == CYBERBLADEXPm16);
  104. }
  105. static int is3Dchip(int id)
  106. {
  107. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  108. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  109. (id == CYBER9397) || (id == CYBER9397DVD) ||
  110. (id == CYBER9520) || (id == CYBER9525DVD) ||
  111. (id == IMAGE975) || (id == IMAGE985) ||
  112. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  113. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  114. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  115. (id == CYBERBLADEXPAi1));
  116. }
  117. static int iscyber(int id)
  118. {
  119. switch (id) {
  120. case CYBER9388:
  121. case CYBER9382:
  122. case CYBER9385:
  123. case CYBER9397:
  124. case CYBER9397DVD:
  125. case CYBER9520:
  126. case CYBER9525DVD:
  127. case CYBERBLADEE4:
  128. case CYBERBLADEi7D:
  129. case CYBERBLADEi1:
  130. case CYBERBLADEi1D:
  131. case CYBERBLADEAi1:
  132. case CYBERBLADEAi1D:
  133. case CYBERBLADEXPAi1:
  134. return 1;
  135. case CYBER9320:
  136. case TGUI9660:
  137. case PROVIDIA9685:
  138. case IMAGE975:
  139. case IMAGE985:
  140. case BLADE3D:
  141. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  142. default:
  143. /* case CYBERBLDAEXPm8: Strange */
  144. /* case CYBERBLDAEXPm16: Strange */
  145. return 0;
  146. }
  147. }
  148. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  149. {
  150. fb_writeb(val, p->io_virt + reg);
  151. }
  152. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  153. {
  154. return fb_readb(p->io_virt + reg);
  155. }
  156. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  157. {
  158. fb_writel(v, par->io_virt + r);
  159. }
  160. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  161. {
  162. return fb_readl(par->io_virt + r);
  163. }
  164. /*
  165. * Blade specific acceleration.
  166. */
  167. #define point(x, y) ((y) << 16 | (x))
  168. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  169. {
  170. int v1 = (pitch >> 3) << 20;
  171. int tmp = bpp == 24 ? 2 : (bpp >> 4);
  172. int v2 = v1 | (tmp << 29);
  173. writemmr(par, 0x21C0, v2);
  174. writemmr(par, 0x21C4, v2);
  175. writemmr(par, 0x21B8, v2);
  176. writemmr(par, 0x21BC, v2);
  177. writemmr(par, 0x21D0, v1);
  178. writemmr(par, 0x21D4, v1);
  179. writemmr(par, 0x21C8, v1);
  180. writemmr(par, 0x21CC, v1);
  181. writemmr(par, 0x216C, 0);
  182. }
  183. static void blade_wait_engine(struct tridentfb_par *par)
  184. {
  185. while (readmmr(par, STATUS) & 0xFA800000)
  186. cpu_relax();
  187. }
  188. static void blade_fill_rect(struct tridentfb_par *par,
  189. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  190. {
  191. writemmr(par, COLOR, c);
  192. writemmr(par, ROP, rop ? ROP_X : ROP_S);
  193. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  194. writemmr(par, DST1, point(x, y));
  195. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  196. }
  197. static void blade_copy_rect(struct tridentfb_par *par,
  198. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  199. {
  200. int direction = 2;
  201. u32 s1 = point(x1, y1);
  202. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  203. u32 d1 = point(x2, y2);
  204. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  205. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  206. direction = 0;
  207. writemmr(par, ROP, ROP_S);
  208. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  209. writemmr(par, SRC1, direction ? s2 : s1);
  210. writemmr(par, SRC2, direction ? s1 : s2);
  211. writemmr(par, DST1, direction ? d2 : d1);
  212. writemmr(par, DST2, direction ? d1 : d2);
  213. }
  214. /*
  215. * BladeXP specific acceleration functions
  216. */
  217. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  218. {
  219. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  220. int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
  221. switch (pitch << (bpp >> 3)) {
  222. case 8192:
  223. case 512:
  224. x |= 0x00;
  225. break;
  226. case 1024:
  227. x |= 0x04;
  228. break;
  229. case 2048:
  230. x |= 0x08;
  231. break;
  232. case 4096:
  233. x |= 0x0C;
  234. break;
  235. }
  236. t_outb(par, x, 0x2125);
  237. eng_oper = x | 0x40;
  238. writemmr(par, 0x2154, v1);
  239. writemmr(par, 0x2150, v1);
  240. t_outb(par, 3, 0x2126);
  241. }
  242. static void xp_wait_engine(struct tridentfb_par *par)
  243. {
  244. int count, timeout;
  245. count = 0;
  246. timeout = 0;
  247. while (t_inb(par, STATUS) & 0x80) {
  248. count++;
  249. if (count == 10000000) {
  250. /* Timeout */
  251. count = 9990000;
  252. timeout++;
  253. if (timeout == 8) {
  254. /* Reset engine */
  255. t_outb(par, 0x00, STATUS);
  256. return;
  257. }
  258. }
  259. cpu_relax();
  260. }
  261. }
  262. static void xp_fill_rect(struct tridentfb_par *par,
  263. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  264. {
  265. writemmr(par, 0x2127, ROP_P);
  266. writemmr(par, 0x2158, c);
  267. writemmr(par, DRAWFL, 0x4000);
  268. writemmr(par, OLDDIM, point(h, w));
  269. writemmr(par, OLDDST, point(y, x));
  270. t_outb(par, 0x01, OLDCMD);
  271. t_outb(par, eng_oper, 0x2125);
  272. }
  273. static void xp_copy_rect(struct tridentfb_par *par,
  274. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  275. {
  276. int direction;
  277. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  278. direction = 0x0004;
  279. if ((x1 < x2) && (y1 == y2)) {
  280. direction |= 0x0200;
  281. x1_tmp = x1 + w - 1;
  282. x2_tmp = x2 + w - 1;
  283. } else {
  284. x1_tmp = x1;
  285. x2_tmp = x2;
  286. }
  287. if (y1 < y2) {
  288. direction |= 0x0100;
  289. y1_tmp = y1 + h - 1;
  290. y2_tmp = y2 + h - 1;
  291. } else {
  292. y1_tmp = y1;
  293. y2_tmp = y2;
  294. }
  295. writemmr(par, DRAWFL, direction);
  296. t_outb(par, ROP_S, 0x2127);
  297. writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
  298. writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
  299. writemmr(par, OLDDIM, point(h, w));
  300. t_outb(par, 0x01, OLDCMD);
  301. }
  302. /*
  303. * Image specific acceleration functions
  304. */
  305. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  306. {
  307. int tmp = bpp == 24 ? 2: (bpp >> 4);
  308. writemmr(par, 0x2120, 0xF0000000);
  309. writemmr(par, 0x2120, 0x40000000 | tmp);
  310. writemmr(par, 0x2120, 0x80000000);
  311. writemmr(par, 0x2144, 0x00000000);
  312. writemmr(par, 0x2148, 0x00000000);
  313. writemmr(par, 0x2150, 0x00000000);
  314. writemmr(par, 0x2154, 0x00000000);
  315. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  316. writemmr(par, 0x216C, 0x00000000);
  317. writemmr(par, 0x2170, 0x00000000);
  318. writemmr(par, 0x217C, 0x00000000);
  319. writemmr(par, 0x2120, 0x10000000);
  320. writemmr(par, 0x2130, (2047 << 16) | 2047);
  321. }
  322. static void image_wait_engine(struct tridentfb_par *par)
  323. {
  324. while (readmmr(par, 0x2164) & 0xF0000000)
  325. cpu_relax();
  326. }
  327. static void image_fill_rect(struct tridentfb_par *par,
  328. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  329. {
  330. writemmr(par, 0x2120, 0x80000000);
  331. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  332. writemmr(par, 0x2144, c);
  333. writemmr(par, DST1, point(x, y));
  334. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  335. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  336. }
  337. static void image_copy_rect(struct tridentfb_par *par,
  338. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  339. {
  340. int direction = 0x4;
  341. u32 s1 = point(x1, y1);
  342. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  343. u32 d1 = point(x2, y2);
  344. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  345. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  346. direction = 0;
  347. writemmr(par, 0x2120, 0x80000000);
  348. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  349. writemmr(par, SRC1, direction ? s2 : s1);
  350. writemmr(par, SRC2, direction ? s1 : s2);
  351. writemmr(par, DST1, direction ? d2 : d1);
  352. writemmr(par, DST2, direction ? d1 : d2);
  353. writemmr(par, 0x2124,
  354. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  355. }
  356. /*
  357. * TGUI 9440/96XX acceleration
  358. */
  359. static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  360. {
  361. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  362. /* disable clipping */
  363. writemmr(par, 0x2148, 0);
  364. writemmr(par, 0x214C, point(4095, 2047));
  365. switch ((pitch * bpp) / 8) {
  366. case 8192:
  367. case 512:
  368. x |= 0x00;
  369. break;
  370. case 1024:
  371. x |= 0x04;
  372. break;
  373. case 2048:
  374. x |= 0x08;
  375. break;
  376. case 4096:
  377. x |= 0x0C;
  378. break;
  379. }
  380. fb_writew(x, par->io_virt + 0x2122);
  381. }
  382. static void tgui_fill_rect(struct tridentfb_par *par,
  383. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  384. {
  385. t_outb(par, ROP_P, 0x2127);
  386. writemmr(par, OLDCLR, c);
  387. writemmr(par, DRAWFL, 0x4020);
  388. writemmr(par, OLDDIM, point(w - 1, h - 1));
  389. writemmr(par, OLDDST, point(x, y));
  390. t_outb(par, 1, OLDCMD);
  391. }
  392. static void tgui_copy_rect(struct tridentfb_par *par,
  393. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  394. {
  395. int flags = 0;
  396. u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  397. if ((x1 < x2) && (y1 == y2)) {
  398. flags |= 0x0200;
  399. x1_tmp = x1 + w - 1;
  400. x2_tmp = x2 + w - 1;
  401. } else {
  402. x1_tmp = x1;
  403. x2_tmp = x2;
  404. }
  405. if (y1 < y2) {
  406. flags |= 0x0100;
  407. y1_tmp = y1 + h - 1;
  408. y2_tmp = y2 + h - 1;
  409. } else {
  410. y1_tmp = y1;
  411. y2_tmp = y2;
  412. }
  413. writemmr(par, DRAWFL, 0x4 | flags);
  414. t_outb(par, ROP_S, 0x2127);
  415. writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
  416. writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
  417. writemmr(par, OLDDIM, point(w - 1, h - 1));
  418. t_outb(par, 1, OLDCMD);
  419. }
  420. /*
  421. * Accel functions called by the upper layers
  422. */
  423. #ifdef CONFIG_FB_TRIDENT_ACCEL
  424. static void tridentfb_fillrect(struct fb_info *info,
  425. const struct fb_fillrect *fr)
  426. {
  427. struct tridentfb_par *par = info->par;
  428. int col;
  429. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  430. cfb_fillrect(info, fr);
  431. return;
  432. }
  433. if (info->var.bits_per_pixel == 8) {
  434. col = fr->color;
  435. col |= col << 8;
  436. col |= col << 16;
  437. } else
  438. col = ((u32 *)(info->pseudo_palette))[fr->color];
  439. par->wait_engine(par);
  440. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  441. fr->height, col, fr->rop);
  442. }
  443. static void tridentfb_copyarea(struct fb_info *info,
  444. const struct fb_copyarea *ca)
  445. {
  446. struct tridentfb_par *par = info->par;
  447. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  448. cfb_copyarea(info, ca);
  449. return;
  450. }
  451. par->wait_engine(par);
  452. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  453. ca->width, ca->height);
  454. }
  455. static int tridentfb_sync(struct fb_info *info)
  456. {
  457. struct tridentfb_par *par = info->par;
  458. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  459. par->wait_engine(par);
  460. return 0;
  461. }
  462. #else
  463. #define tridentfb_fillrect cfb_fillrect
  464. #define tridentfb_copyarea cfb_copyarea
  465. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  466. /*
  467. * Hardware access functions
  468. */
  469. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  470. {
  471. return vga_mm_rcrt(par->io_virt, reg);
  472. }
  473. static inline void write3X4(struct tridentfb_par *par, int reg,
  474. unsigned char val)
  475. {
  476. vga_mm_wcrt(par->io_virt, reg, val);
  477. }
  478. static inline unsigned char read3CE(struct tridentfb_par *par,
  479. unsigned char reg)
  480. {
  481. return vga_mm_rgfx(par->io_virt, reg);
  482. }
  483. static inline void writeAttr(struct tridentfb_par *par, int reg,
  484. unsigned char val)
  485. {
  486. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  487. vga_mm_wattr(par->io_virt, reg, val);
  488. }
  489. static inline void write3CE(struct tridentfb_par *par, int reg,
  490. unsigned char val)
  491. {
  492. vga_mm_wgfx(par->io_virt, reg, val);
  493. }
  494. static void enable_mmio(void)
  495. {
  496. /* Goto New Mode */
  497. vga_io_rseq(0x0B);
  498. /* Unprotect registers */
  499. vga_io_wseq(NewMode1, 0x80);
  500. /* Enable MMIO */
  501. outb(PCIReg, 0x3D4);
  502. outb(inb(0x3D5) | 0x01, 0x3D5);
  503. }
  504. static void disable_mmio(struct tridentfb_par *par)
  505. {
  506. /* Goto New Mode */
  507. vga_mm_rseq(par->io_virt, 0x0B);
  508. /* Unprotect registers */
  509. vga_mm_wseq(par->io_virt, NewMode1, 0x80);
  510. /* Disable MMIO */
  511. t_outb(par, PCIReg, 0x3D4);
  512. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  513. }
  514. static void crtc_unlock(struct tridentfb_par *par)
  515. {
  516. write3X4(par, VGA_CRTC_V_SYNC_END,
  517. read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
  518. }
  519. /* Return flat panel's maximum x resolution */
  520. static int __devinit get_nativex(struct tridentfb_par *par)
  521. {
  522. int x, y, tmp;
  523. if (nativex)
  524. return nativex;
  525. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  526. switch (tmp) {
  527. case 0:
  528. x = 1280; y = 1024;
  529. break;
  530. case 2:
  531. x = 1024; y = 768;
  532. break;
  533. case 3:
  534. x = 800; y = 600;
  535. break;
  536. case 4:
  537. x = 1400; y = 1050;
  538. break;
  539. case 1:
  540. default:
  541. x = 640; y = 480;
  542. break;
  543. }
  544. output("%dx%d flat panel found\n", x, y);
  545. return x;
  546. }
  547. /* Set pitch */
  548. static void set_lwidth(struct tridentfb_par *par, int width)
  549. {
  550. write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
  551. write3X4(par, AddColReg,
  552. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  553. }
  554. /* For resolutions smaller than FP resolution stretch */
  555. static void screen_stretch(struct tridentfb_par *par)
  556. {
  557. if (par->chip_id != CYBERBLADEXPAi1)
  558. write3CE(par, BiosReg, 0);
  559. else
  560. write3CE(par, BiosReg, 8);
  561. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  562. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  563. }
  564. /* For resolutions smaller than FP resolution center */
  565. static void screen_center(struct tridentfb_par *par)
  566. {
  567. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  568. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  569. }
  570. /* Address of first shown pixel in display memory */
  571. static void set_screen_start(struct tridentfb_par *par, int base)
  572. {
  573. u8 tmp;
  574. write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
  575. write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
  576. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  577. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  578. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  579. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  580. }
  581. /* Set dotclock frequency */
  582. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  583. {
  584. int m, n, k;
  585. unsigned long fi, d, di;
  586. unsigned char best_m = 0, best_n = 0, best_k = 0;
  587. unsigned char hi, lo;
  588. d = 20000;
  589. for (k = 1; k >= 0; k--)
  590. for (m = 0; m < 32; m++) {
  591. n = 2 * (m + 2) - 8;
  592. for (n = (n < 0 ? 0 : n); n < 122; n++) {
  593. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  594. di = abs(fi - freq);
  595. if (di <= d) {
  596. d = di;
  597. best_n = n;
  598. best_m = m;
  599. best_k = k;
  600. }
  601. if (fi > freq)
  602. break;
  603. }
  604. }
  605. if (is_oldclock(par->chip_id)) {
  606. lo = best_n | (best_m << 7);
  607. hi = (best_m >> 1) | (best_k << 4);
  608. } else {
  609. lo = best_n;
  610. hi = best_m | (best_k << 6);
  611. }
  612. if (is3Dchip(par->chip_id)) {
  613. vga_mm_wseq(par->io_virt, ClockHigh, hi);
  614. vga_mm_wseq(par->io_virt, ClockLow, lo);
  615. } else {
  616. t_outb(par, lo, 0x43C8);
  617. t_outb(par, hi, 0x43C9);
  618. }
  619. debug("VCLK = %X %X\n", hi, lo);
  620. }
  621. /* Set number of lines for flat panels*/
  622. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  623. {
  624. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  625. if (lines > 1024)
  626. tmp |= 0x50;
  627. else if (lines > 768)
  628. tmp |= 0x30;
  629. else if (lines > 600)
  630. tmp |= 0x20;
  631. else if (lines > 480)
  632. tmp |= 0x10;
  633. write3CE(par, CyberEnhance, tmp);
  634. }
  635. /*
  636. * If we see that FP is active we assume we have one.
  637. * Otherwise we have a CRT display. User can override.
  638. */
  639. static int __devinit is_flatpanel(struct tridentfb_par *par)
  640. {
  641. if (fp)
  642. return 1;
  643. if (crt || !iscyber(par->chip_id))
  644. return 0;
  645. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  646. }
  647. /* Try detecting the video memory size */
  648. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  649. {
  650. unsigned char tmp, tmp2;
  651. unsigned int k;
  652. /* If memory size provided by user */
  653. if (memsize)
  654. k = memsize * Kb;
  655. else
  656. switch (par->chip_id) {
  657. case CYBER9525DVD:
  658. k = 2560 * Kb;
  659. break;
  660. default:
  661. tmp = read3X4(par, SPR) & 0x0F;
  662. switch (tmp) {
  663. case 0x01:
  664. k = 512 * Kb;
  665. break;
  666. case 0x02:
  667. k = 6 * Mb; /* XP */
  668. break;
  669. case 0x03:
  670. k = 1 * Mb;
  671. break;
  672. case 0x04:
  673. k = 8 * Mb;
  674. break;
  675. case 0x06:
  676. k = 10 * Mb; /* XP */
  677. break;
  678. case 0x07:
  679. k = 2 * Mb;
  680. break;
  681. case 0x08:
  682. k = 12 * Mb; /* XP */
  683. break;
  684. case 0x0A:
  685. k = 14 * Mb; /* XP */
  686. break;
  687. case 0x0C:
  688. k = 16 * Mb; /* XP */
  689. break;
  690. case 0x0E: /* XP */
  691. tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
  692. switch (tmp2) {
  693. case 0x00:
  694. k = 20 * Mb;
  695. break;
  696. case 0x01:
  697. k = 24 * Mb;
  698. break;
  699. case 0x10:
  700. k = 28 * Mb;
  701. break;
  702. case 0x11:
  703. k = 32 * Mb;
  704. break;
  705. default:
  706. k = 1 * Mb;
  707. break;
  708. }
  709. break;
  710. case 0x0F:
  711. k = 4 * Mb;
  712. break;
  713. default:
  714. k = 1 * Mb;
  715. break;
  716. }
  717. }
  718. k -= memdiff * Kb;
  719. output("framebuffer size = %d Kb\n", k / Kb);
  720. return k;
  721. }
  722. /* See if we can handle the video mode described in var */
  723. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  724. struct fb_info *info)
  725. {
  726. struct tridentfb_par *par = info->par;
  727. int bpp = var->bits_per_pixel;
  728. int line_length;
  729. int ramdac = 230000; /* 230MHz for most 3D chips */
  730. debug("enter\n");
  731. /* check color depth */
  732. if (bpp == 24)
  733. bpp = var->bits_per_pixel = 32;
  734. if (bpp != 8 && bpp != 16 && bpp != 32)
  735. return -EINVAL;
  736. if (par->chip_id == TGUI9440 && bpp == 32)
  737. return -EINVAL;
  738. /* check whether resolution fits on panel and in memory */
  739. if (par->flatpanel && nativex && var->xres > nativex)
  740. return -EINVAL;
  741. /* various resolution checks */
  742. var->xres = (var->xres + 7) & ~0x7;
  743. if (var->xres > var->xres_virtual)
  744. var->xres_virtual = var->xres;
  745. if (var->yres > var->yres_virtual)
  746. var->yres_virtual = var->yres;
  747. if (var->xres_virtual > 4095 || var->yres > 2048)
  748. return -EINVAL;
  749. /* prevent from position overflow for acceleration */
  750. if (var->yres_virtual > 0xffff)
  751. return -EINVAL;
  752. line_length = var->xres_virtual * bpp / 8;
  753. if (!is3Dchip(par->chip_id) &&
  754. !(info->flags & FBINFO_HWACCEL_DISABLED)) {
  755. /* acceleration requires line length to be power of 2 */
  756. if (line_length <= 512)
  757. var->xres_virtual = 512 * 8 / bpp;
  758. else if (line_length <= 1024)
  759. var->xres_virtual = 1024 * 8 / bpp;
  760. else if (line_length <= 2048)
  761. var->xres_virtual = 2048 * 8 / bpp;
  762. else if (line_length <= 4096)
  763. var->xres_virtual = 4096 * 8 / bpp;
  764. else if (line_length <= 8192)
  765. var->xres_virtual = 8192 * 8 / bpp;
  766. else
  767. return -EINVAL;
  768. line_length = var->xres_virtual * bpp / 8;
  769. }
  770. if (var->yres > var->yres_virtual)
  771. var->yres_virtual = var->yres;
  772. if (line_length * var->yres_virtual > info->fix.smem_len)
  773. return -EINVAL;
  774. switch (bpp) {
  775. case 8:
  776. var->red.offset = 0;
  777. var->green.offset = 0;
  778. var->blue.offset = 0;
  779. var->red.length = 6;
  780. var->green.length = 6;
  781. var->blue.length = 6;
  782. break;
  783. case 16:
  784. var->red.offset = 11;
  785. var->green.offset = 5;
  786. var->blue.offset = 0;
  787. var->red.length = 5;
  788. var->green.length = 6;
  789. var->blue.length = 5;
  790. break;
  791. case 32:
  792. var->red.offset = 16;
  793. var->green.offset = 8;
  794. var->blue.offset = 0;
  795. var->red.length = 8;
  796. var->green.length = 8;
  797. var->blue.length = 8;
  798. break;
  799. default:
  800. return -EINVAL;
  801. }
  802. if (is_xp(par->chip_id))
  803. ramdac = 350000;
  804. switch (par->chip_id) {
  805. case TGUI9440:
  806. ramdac = (bpp >= 16) ? 45000 : 90000;
  807. break;
  808. case CYBER9320:
  809. case TGUI9660:
  810. ramdac = 135000;
  811. break;
  812. case PROVIDIA9685:
  813. case CYBER9388:
  814. case CYBER9382:
  815. case CYBER9385:
  816. ramdac = 170000;
  817. break;
  818. }
  819. /* The clock is doubled for 32 bpp */
  820. if (bpp == 32)
  821. ramdac /= 2;
  822. if (PICOS2KHZ(var->pixclock) > ramdac)
  823. return -EINVAL;
  824. debug("exit\n");
  825. return 0;
  826. }
  827. /* Pan the display */
  828. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  829. struct fb_info *info)
  830. {
  831. struct tridentfb_par *par = info->par;
  832. unsigned int offset;
  833. debug("enter\n");
  834. offset = (var->xoffset + (var->yoffset * var->xres_virtual))
  835. * var->bits_per_pixel / 32;
  836. info->var.xoffset = var->xoffset;
  837. info->var.yoffset = var->yoffset;
  838. set_screen_start(par, offset);
  839. debug("exit\n");
  840. return 0;
  841. }
  842. static void shadowmode_on(struct tridentfb_par *par)
  843. {
  844. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  845. }
  846. static void shadowmode_off(struct tridentfb_par *par)
  847. {
  848. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  849. }
  850. /* Set the hardware to the requested video mode */
  851. static int tridentfb_set_par(struct fb_info *info)
  852. {
  853. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  854. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  855. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  856. struct fb_var_screeninfo *var = &info->var;
  857. int bpp = var->bits_per_pixel;
  858. unsigned char tmp;
  859. unsigned long vclk;
  860. debug("enter\n");
  861. hdispend = var->xres / 8 - 1;
  862. hsyncstart = (var->xres + var->right_margin) / 8;
  863. hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
  864. htotal = (var->xres + var->left_margin + var->right_margin +
  865. var->hsync_len) / 8 - 5;
  866. hblankstart = hdispend + 1;
  867. hblankend = htotal + 3;
  868. vdispend = var->yres - 1;
  869. vsyncstart = var->yres + var->lower_margin;
  870. vsyncend = vsyncstart + var->vsync_len;
  871. vtotal = var->upper_margin + vsyncend - 2;
  872. vblankstart = vdispend + 1;
  873. vblankend = vtotal;
  874. if (info->var.vmode & FB_VMODE_INTERLACED) {
  875. vtotal /= 2;
  876. vdispend /= 2;
  877. vsyncstart /= 2;
  878. vsyncend /= 2;
  879. vblankstart /= 2;
  880. vblankend /= 2;
  881. }
  882. crtc_unlock(par);
  883. write3CE(par, CyberControl, 8);
  884. tmp = 0xEB;
  885. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  886. tmp &= ~0x40;
  887. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  888. tmp &= ~0x80;
  889. if (par->flatpanel && var->xres < nativex) {
  890. /*
  891. * on flat panels with native size larger
  892. * than requested resolution decide whether
  893. * we stretch or center
  894. */
  895. t_outb(par, tmp | 0xC0, VGA_MIS_W);
  896. shadowmode_on(par);
  897. if (center)
  898. screen_center(par);
  899. else if (stretch)
  900. screen_stretch(par);
  901. } else {
  902. t_outb(par, tmp, VGA_MIS_W);
  903. write3CE(par, CyberControl, 8);
  904. }
  905. /* vertical timing values */
  906. write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
  907. write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
  908. write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
  909. write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
  910. write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
  911. write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
  912. /* horizontal timing values */
  913. write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
  914. write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
  915. write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
  916. write3X4(par, VGA_CRTC_H_SYNC_END,
  917. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  918. write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
  919. write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
  920. /* higher bits of vertical timing values */
  921. tmp = 0x10;
  922. if (vtotal & 0x100) tmp |= 0x01;
  923. if (vdispend & 0x100) tmp |= 0x02;
  924. if (vsyncstart & 0x100) tmp |= 0x04;
  925. if (vblankstart & 0x100) tmp |= 0x08;
  926. if (vtotal & 0x200) tmp |= 0x20;
  927. if (vdispend & 0x200) tmp |= 0x40;
  928. if (vsyncstart & 0x200) tmp |= 0x80;
  929. write3X4(par, VGA_CRTC_OVERFLOW, tmp);
  930. tmp = read3X4(par, CRTHiOrd) & 0x07;
  931. tmp |= 0x08; /* line compare bit 10 */
  932. if (vtotal & 0x400) tmp |= 0x80;
  933. if (vblankstart & 0x400) tmp |= 0x40;
  934. if (vsyncstart & 0x400) tmp |= 0x20;
  935. if (vdispend & 0x400) tmp |= 0x10;
  936. write3X4(par, CRTHiOrd, tmp);
  937. tmp = (htotal >> 8) & 0x01;
  938. tmp |= (hdispend >> 7) & 0x02;
  939. tmp |= (hsyncstart >> 5) & 0x08;
  940. tmp |= (hblankstart >> 4) & 0x10;
  941. write3X4(par, HorizOverflow, tmp);
  942. tmp = 0x40;
  943. if (vblankstart & 0x200) tmp |= 0x20;
  944. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  945. write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
  946. write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
  947. write3X4(par, VGA_CRTC_PRESET_ROW, 0);
  948. write3X4(par, VGA_CRTC_MODE, 0xC3);
  949. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  950. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  951. /* enable access extended memory */
  952. write3X4(par, CRTCModuleTest, tmp);
  953. tmp = read3CE(par, MiscIntContReg) & ~0x4;
  954. if (info->var.vmode & FB_VMODE_INTERLACED)
  955. tmp |= 0x4;
  956. write3CE(par, MiscIntContReg, tmp);
  957. /* enable GE for text acceleration */
  958. write3X4(par, GraphEngReg, 0x80);
  959. switch (bpp) {
  960. case 8:
  961. tmp = 0x00;
  962. break;
  963. case 16:
  964. tmp = 0x05;
  965. break;
  966. case 24:
  967. tmp = 0x29;
  968. break;
  969. case 32:
  970. tmp = 0x09;
  971. break;
  972. }
  973. write3X4(par, PixelBusReg, tmp);
  974. tmp = read3X4(par, DRAMControl);
  975. if (!is_oldprotect(par->chip_id))
  976. tmp |= 0x10;
  977. if (iscyber(par->chip_id))
  978. tmp |= 0x20;
  979. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  980. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  981. if (!is_xp(par->chip_id))
  982. write3X4(par, Performance, read3X4(par, Performance) | 0x10);
  983. /* MMIO & PCI read and write burst enable */
  984. if (par->chip_id != TGUI9440)
  985. write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
  986. vga_mm_wseq(par->io_virt, 0, 3);
  987. vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
  988. /* enable 4 maps because needed in chain4 mode */
  989. vga_mm_wseq(par->io_virt, 2, 0x0F);
  990. vga_mm_wseq(par->io_virt, 3, 0);
  991. vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
  992. /* convert from picoseconds to kHz */
  993. vclk = PICOS2KHZ(info->var.pixclock);
  994. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  995. tmp = read3CE(par, MiscExtFunc) & 0xF0;
  996. if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
  997. tmp |= 8;
  998. vclk *= 2;
  999. }
  1000. set_vclk(par, vclk);
  1001. write3CE(par, MiscExtFunc, tmp | 0x12);
  1002. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  1003. write3CE(par, 0x6, 0x05); /* graphics mode */
  1004. write3CE(par, 0x7, 0x0F); /* planes? */
  1005. if (par->chip_id == CYBERBLADEXPAi1) {
  1006. /* This fixes snow-effect in 32 bpp */
  1007. write3X4(par, VGA_CRTC_H_SYNC_START, 0x84);
  1008. }
  1009. /* graphics mode and support 256 color modes */
  1010. writeAttr(par, 0x10, 0x41);
  1011. writeAttr(par, 0x12, 0x0F); /* planes */
  1012. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  1013. /* colors */
  1014. for (tmp = 0; tmp < 0x10; tmp++)
  1015. writeAttr(par, tmp, tmp);
  1016. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  1017. t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
  1018. switch (bpp) {
  1019. case 8:
  1020. tmp = 0;
  1021. break;
  1022. case 16:
  1023. tmp = 0x30;
  1024. break;
  1025. case 24:
  1026. case 32:
  1027. tmp = 0xD0;
  1028. break;
  1029. }
  1030. t_inb(par, VGA_PEL_IW);
  1031. t_inb(par, VGA_PEL_MSK);
  1032. t_inb(par, VGA_PEL_MSK);
  1033. t_inb(par, VGA_PEL_MSK);
  1034. t_inb(par, VGA_PEL_MSK);
  1035. t_outb(par, tmp, VGA_PEL_MSK);
  1036. t_inb(par, VGA_PEL_IW);
  1037. if (par->flatpanel)
  1038. set_number_of_lines(par, info->var.yres);
  1039. info->fix.line_length = info->var.xres_virtual * bpp / 8;
  1040. set_lwidth(par, info->fix.line_length / 8);
  1041. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  1042. par->init_accel(par, info->var.xres_virtual, bpp);
  1043. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1044. info->cmap.len = (bpp == 8) ? 256 : 16;
  1045. debug("exit\n");
  1046. return 0;
  1047. }
  1048. /* Set one color register */
  1049. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  1050. unsigned blue, unsigned transp,
  1051. struct fb_info *info)
  1052. {
  1053. int bpp = info->var.bits_per_pixel;
  1054. struct tridentfb_par *par = info->par;
  1055. if (regno >= info->cmap.len)
  1056. return 1;
  1057. if (bpp == 8) {
  1058. t_outb(par, 0xFF, VGA_PEL_MSK);
  1059. t_outb(par, regno, VGA_PEL_IW);
  1060. t_outb(par, red >> 10, VGA_PEL_D);
  1061. t_outb(par, green >> 10, VGA_PEL_D);
  1062. t_outb(par, blue >> 10, VGA_PEL_D);
  1063. } else if (regno < 16) {
  1064. if (bpp == 16) { /* RGB 565 */
  1065. u32 col;
  1066. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  1067. ((blue & 0xF800) >> 11);
  1068. col |= col << 16;
  1069. ((u32 *)(info->pseudo_palette))[regno] = col;
  1070. } else if (bpp == 32) /* ARGB 8888 */
  1071. ((u32*)info->pseudo_palette)[regno] =
  1072. ((transp & 0xFF00) << 16) |
  1073. ((red & 0xFF00) << 8) |
  1074. ((green & 0xFF00)) |
  1075. ((blue & 0xFF00) >> 8);
  1076. }
  1077. /* debug("exit\n"); */
  1078. return 0;
  1079. }
  1080. /* Try blanking the screen.For flat panels it does nothing */
  1081. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1082. {
  1083. unsigned char PMCont, DPMSCont;
  1084. struct tridentfb_par *par = info->par;
  1085. debug("enter\n");
  1086. if (par->flatpanel)
  1087. return 0;
  1088. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1089. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1090. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1091. switch (blank_mode) {
  1092. case FB_BLANK_UNBLANK:
  1093. /* Screen: On, HSync: On, VSync: On */
  1094. case FB_BLANK_NORMAL:
  1095. /* Screen: Off, HSync: On, VSync: On */
  1096. PMCont |= 0x03;
  1097. DPMSCont |= 0x00;
  1098. break;
  1099. case FB_BLANK_HSYNC_SUSPEND:
  1100. /* Screen: Off, HSync: Off, VSync: On */
  1101. PMCont |= 0x02;
  1102. DPMSCont |= 0x01;
  1103. break;
  1104. case FB_BLANK_VSYNC_SUSPEND:
  1105. /* Screen: Off, HSync: On, VSync: Off */
  1106. PMCont |= 0x02;
  1107. DPMSCont |= 0x02;
  1108. break;
  1109. case FB_BLANK_POWERDOWN:
  1110. /* Screen: Off, HSync: Off, VSync: Off */
  1111. PMCont |= 0x00;
  1112. DPMSCont |= 0x03;
  1113. break;
  1114. }
  1115. write3CE(par, PowerStatus, DPMSCont);
  1116. t_outb(par, 4, 0x83C8);
  1117. t_outb(par, PMCont, 0x83C6);
  1118. debug("exit\n");
  1119. /* let fbcon do a softblank for us */
  1120. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1121. }
  1122. static struct fb_ops tridentfb_ops = {
  1123. .owner = THIS_MODULE,
  1124. .fb_setcolreg = tridentfb_setcolreg,
  1125. .fb_pan_display = tridentfb_pan_display,
  1126. .fb_blank = tridentfb_blank,
  1127. .fb_check_var = tridentfb_check_var,
  1128. .fb_set_par = tridentfb_set_par,
  1129. .fb_fillrect = tridentfb_fillrect,
  1130. .fb_copyarea = tridentfb_copyarea,
  1131. .fb_imageblit = cfb_imageblit,
  1132. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1133. .fb_sync = tridentfb_sync,
  1134. #endif
  1135. };
  1136. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1137. const struct pci_device_id *id)
  1138. {
  1139. int err;
  1140. unsigned char revision;
  1141. struct fb_info *info;
  1142. struct tridentfb_par *default_par;
  1143. int chip3D;
  1144. int chip_id;
  1145. err = pci_enable_device(dev);
  1146. if (err)
  1147. return err;
  1148. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1149. if (!info)
  1150. return -ENOMEM;
  1151. default_par = info->par;
  1152. chip_id = id->device;
  1153. if (chip_id == CYBERBLADEi1)
  1154. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1155. "will soon be removed from tridentfb!\n");
  1156. #ifndef CONFIG_FB_TRIDENT_ACCEL
  1157. noaccel = 1;
  1158. #endif
  1159. /* If PCI id is 0x9660 then further detect chip type */
  1160. if (chip_id == TGUI9660) {
  1161. revision = vga_io_rseq(RevisionID);
  1162. switch (revision) {
  1163. case 0x21:
  1164. chip_id = PROVIDIA9685;
  1165. break;
  1166. case 0x22:
  1167. case 0x23:
  1168. chip_id = CYBER9397;
  1169. break;
  1170. case 0x2A:
  1171. chip_id = CYBER9397DVD;
  1172. break;
  1173. case 0x30:
  1174. case 0x33:
  1175. case 0x34:
  1176. case 0x35:
  1177. case 0x38:
  1178. case 0x3A:
  1179. case 0xB3:
  1180. chip_id = CYBER9385;
  1181. break;
  1182. case 0x40 ... 0x43:
  1183. chip_id = CYBER9382;
  1184. break;
  1185. case 0x4A:
  1186. chip_id = CYBER9388;
  1187. break;
  1188. default:
  1189. break;
  1190. }
  1191. }
  1192. chip3D = is3Dchip(chip_id);
  1193. if (is_xp(chip_id)) {
  1194. default_par->init_accel = xp_init_accel;
  1195. default_par->wait_engine = xp_wait_engine;
  1196. default_par->fill_rect = xp_fill_rect;
  1197. default_par->copy_rect = xp_copy_rect;
  1198. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
  1199. } else if (is_blade(chip_id)) {
  1200. default_par->init_accel = blade_init_accel;
  1201. default_par->wait_engine = blade_wait_engine;
  1202. default_par->fill_rect = blade_fill_rect;
  1203. default_par->copy_rect = blade_copy_rect;
  1204. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
  1205. } else if (chip3D) { /* 3DImage family left */
  1206. default_par->init_accel = image_init_accel;
  1207. default_par->wait_engine = image_wait_engine;
  1208. default_par->fill_rect = image_fill_rect;
  1209. default_par->copy_rect = image_copy_rect;
  1210. tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
  1211. } else { /* TGUI 9440/96XX family */
  1212. default_par->init_accel = tgui_init_accel;
  1213. default_par->wait_engine = xp_wait_engine;
  1214. default_par->fill_rect = tgui_fill_rect;
  1215. default_par->copy_rect = tgui_copy_rect;
  1216. tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
  1217. }
  1218. default_par->chip_id = chip_id;
  1219. /* setup MMIO region */
  1220. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1221. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1222. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1223. debug("request_region failed!\n");
  1224. framebuffer_release(info);
  1225. return -1;
  1226. }
  1227. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1228. tridentfb_fix.mmio_len);
  1229. if (!default_par->io_virt) {
  1230. debug("ioremap failed\n");
  1231. err = -1;
  1232. goto out_unmap1;
  1233. }
  1234. enable_mmio();
  1235. /* setup framebuffer memory */
  1236. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1237. tridentfb_fix.smem_len = get_memsize(default_par);
  1238. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1239. debug("request_mem_region failed!\n");
  1240. disable_mmio(info->par);
  1241. err = -1;
  1242. goto out_unmap1;
  1243. }
  1244. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1245. tridentfb_fix.smem_len);
  1246. if (!info->screen_base) {
  1247. debug("ioremap failed\n");
  1248. err = -1;
  1249. goto out_unmap2;
  1250. }
  1251. output("%s board found\n", pci_name(dev));
  1252. default_par->flatpanel = is_flatpanel(default_par);
  1253. if (default_par->flatpanel)
  1254. nativex = get_nativex(default_par);
  1255. info->fix = tridentfb_fix;
  1256. info->fbops = &tridentfb_ops;
  1257. info->pseudo_palette = default_par->pseudo_pal;
  1258. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1259. if (!noaccel && default_par->init_accel) {
  1260. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  1261. info->flags |= FBINFO_HWACCEL_COPYAREA;
  1262. info->flags |= FBINFO_HWACCEL_FILLRECT;
  1263. } else
  1264. info->flags |= FBINFO_HWACCEL_DISABLED;
  1265. if (!fb_find_mode(&info->var, info,
  1266. mode_option, NULL, 0, NULL, bpp)) {
  1267. err = -EINVAL;
  1268. goto out_unmap2;
  1269. }
  1270. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1271. if (err < 0)
  1272. goto out_unmap2;
  1273. info->var.activate |= FB_ACTIVATE_NOW;
  1274. info->device = &dev->dev;
  1275. if (register_framebuffer(info) < 0) {
  1276. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1277. fb_dealloc_cmap(&info->cmap);
  1278. err = -EINVAL;
  1279. goto out_unmap2;
  1280. }
  1281. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1282. info->node, info->fix.id, info->var.xres,
  1283. info->var.yres, info->var.bits_per_pixel);
  1284. pci_set_drvdata(dev, info);
  1285. return 0;
  1286. out_unmap2:
  1287. if (info->screen_base)
  1288. iounmap(info->screen_base);
  1289. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1290. disable_mmio(info->par);
  1291. out_unmap1:
  1292. if (default_par->io_virt)
  1293. iounmap(default_par->io_virt);
  1294. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1295. framebuffer_release(info);
  1296. return err;
  1297. }
  1298. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1299. {
  1300. struct fb_info *info = pci_get_drvdata(dev);
  1301. struct tridentfb_par *par = info->par;
  1302. unregister_framebuffer(info);
  1303. iounmap(par->io_virt);
  1304. iounmap(info->screen_base);
  1305. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1306. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1307. pci_set_drvdata(dev, NULL);
  1308. framebuffer_release(info);
  1309. }
  1310. /* List of boards that we are trying to support */
  1311. static struct pci_device_id trident_devices[] = {
  1312. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1313. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1314. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1315. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1316. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1317. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1318. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1319. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1320. {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1321. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1322. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1323. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1324. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1325. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1326. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1327. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1328. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1329. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1330. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1331. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1332. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1333. {0,}
  1334. };
  1335. MODULE_DEVICE_TABLE(pci, trident_devices);
  1336. static struct pci_driver tridentfb_pci_driver = {
  1337. .name = "tridentfb",
  1338. .id_table = trident_devices,
  1339. .probe = trident_pci_probe,
  1340. .remove = __devexit_p(trident_pci_remove)
  1341. };
  1342. /*
  1343. * Parse user specified options (`video=trident:')
  1344. * example:
  1345. * video=trident:800x600,bpp=16,noaccel
  1346. */
  1347. #ifndef MODULE
  1348. static int __init tridentfb_setup(char *options)
  1349. {
  1350. char *opt;
  1351. if (!options || !*options)
  1352. return 0;
  1353. while ((opt = strsep(&options, ",")) != NULL) {
  1354. if (!*opt)
  1355. continue;
  1356. if (!strncmp(opt, "noaccel", 7))
  1357. noaccel = 1;
  1358. else if (!strncmp(opt, "fp", 2))
  1359. fp = 1;
  1360. else if (!strncmp(opt, "crt", 3))
  1361. fp = 0;
  1362. else if (!strncmp(opt, "bpp=", 4))
  1363. bpp = simple_strtoul(opt + 4, NULL, 0);
  1364. else if (!strncmp(opt, "center", 6))
  1365. center = 1;
  1366. else if (!strncmp(opt, "stretch", 7))
  1367. stretch = 1;
  1368. else if (!strncmp(opt, "memsize=", 8))
  1369. memsize = simple_strtoul(opt + 8, NULL, 0);
  1370. else if (!strncmp(opt, "memdiff=", 8))
  1371. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1372. else if (!strncmp(opt, "nativex=", 8))
  1373. nativex = simple_strtoul(opt + 8, NULL, 0);
  1374. else
  1375. mode_option = opt;
  1376. }
  1377. return 0;
  1378. }
  1379. #endif
  1380. static int __init tridentfb_init(void)
  1381. {
  1382. #ifndef MODULE
  1383. char *option = NULL;
  1384. if (fb_get_options("tridentfb", &option))
  1385. return -ENODEV;
  1386. tridentfb_setup(option);
  1387. #endif
  1388. output("Trident framebuffer %s initializing\n", VERSION);
  1389. return pci_register_driver(&tridentfb_pci_driver);
  1390. }
  1391. static void __exit tridentfb_exit(void)
  1392. {
  1393. pci_unregister_driver(&tridentfb_pci_driver);
  1394. }
  1395. module_init(tridentfb_init);
  1396. module_exit(tridentfb_exit);
  1397. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1398. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1399. MODULE_LICENSE("GPL");