i915_drv.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. .has_pch_split = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. .has_pch_split = 1,
  196. };
  197. static const struct intel_device_info intel_sandybridge_d_info = {
  198. .gen = 6,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. .has_blt_ring = 1,
  202. .has_llc = 1,
  203. .has_pch_split = 1,
  204. .has_force_wake = 1,
  205. };
  206. static const struct intel_device_info intel_sandybridge_m_info = {
  207. .gen = 6, .is_mobile = 1,
  208. .need_gfx_hws = 1, .has_hotplug = 1,
  209. .has_fbc = 1,
  210. .has_bsd_ring = 1,
  211. .has_blt_ring = 1,
  212. .has_llc = 1,
  213. .has_pch_split = 1,
  214. .has_force_wake = 1,
  215. };
  216. static const struct intel_device_info intel_ivybridge_d_info = {
  217. .is_ivybridge = 1, .gen = 7,
  218. .need_gfx_hws = 1, .has_hotplug = 1,
  219. .has_bsd_ring = 1,
  220. .has_blt_ring = 1,
  221. .has_llc = 1,
  222. .has_pch_split = 1,
  223. .has_force_wake = 1,
  224. };
  225. static const struct intel_device_info intel_ivybridge_m_info = {
  226. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  227. .need_gfx_hws = 1, .has_hotplug = 1,
  228. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  229. .has_bsd_ring = 1,
  230. .has_blt_ring = 1,
  231. .has_llc = 1,
  232. .has_pch_split = 1,
  233. .has_force_wake = 1,
  234. };
  235. static const struct intel_device_info intel_valleyview_m_info = {
  236. .gen = 7, .is_mobile = 1,
  237. .need_gfx_hws = 1, .has_hotplug = 1,
  238. .has_fbc = 0,
  239. .has_bsd_ring = 1,
  240. .has_blt_ring = 1,
  241. .is_valleyview = 1,
  242. };
  243. static const struct intel_device_info intel_valleyview_d_info = {
  244. .gen = 7,
  245. .need_gfx_hws = 1, .has_hotplug = 1,
  246. .has_fbc = 0,
  247. .has_bsd_ring = 1,
  248. .has_blt_ring = 1,
  249. .is_valleyview = 1,
  250. };
  251. static const struct intel_device_info intel_haswell_d_info = {
  252. .is_haswell = 1, .gen = 7,
  253. .need_gfx_hws = 1, .has_hotplug = 1,
  254. .has_bsd_ring = 1,
  255. .has_blt_ring = 1,
  256. .has_llc = 1,
  257. .has_pch_split = 1,
  258. .has_force_wake = 1,
  259. };
  260. static const struct intel_device_info intel_haswell_m_info = {
  261. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  262. .need_gfx_hws = 1, .has_hotplug = 1,
  263. .has_bsd_ring = 1,
  264. .has_blt_ring = 1,
  265. .has_llc = 1,
  266. .has_pch_split = 1,
  267. .has_force_wake = 1,
  268. };
  269. static const struct pci_device_id pciidlist[] = { /* aka */
  270. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  271. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  272. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  273. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  274. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  275. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  276. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  277. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  278. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  279. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  280. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  281. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  282. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  283. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  284. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  285. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  286. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  287. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  288. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  289. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  290. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  291. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  292. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  293. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  294. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  295. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  296. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  297. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  298. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  299. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  300. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  301. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  303. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  304. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  306. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  307. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  308. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  309. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  310. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  311. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  312. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  313. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  314. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  315. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  316. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  317. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  318. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  319. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  320. INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
  321. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  322. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  323. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  324. {0, 0, 0}
  325. };
  326. #if defined(CONFIG_DRM_I915_KMS)
  327. MODULE_DEVICE_TABLE(pci, pciidlist);
  328. #endif
  329. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  330. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  331. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  332. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  333. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  334. void intel_detect_pch(struct drm_device *dev)
  335. {
  336. struct drm_i915_private *dev_priv = dev->dev_private;
  337. struct pci_dev *pch;
  338. /*
  339. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  340. * make graphics device passthrough work easy for VMM, that only
  341. * need to expose ISA bridge to let driver know the real hardware
  342. * underneath. This is a requirement from virtualization team.
  343. */
  344. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  345. if (pch) {
  346. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  347. int id;
  348. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  349. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  350. dev_priv->pch_type = PCH_IBX;
  351. dev_priv->num_pch_pll = 2;
  352. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  353. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  354. dev_priv->pch_type = PCH_CPT;
  355. dev_priv->num_pch_pll = 2;
  356. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  357. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  358. /* PantherPoint is CPT compatible */
  359. dev_priv->pch_type = PCH_CPT;
  360. dev_priv->num_pch_pll = 2;
  361. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  362. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  363. dev_priv->pch_type = PCH_LPT;
  364. dev_priv->num_pch_pll = 0;
  365. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  366. }
  367. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  368. }
  369. pci_dev_put(pch);
  370. }
  371. }
  372. bool i915_semaphore_is_enabled(struct drm_device *dev)
  373. {
  374. if (INTEL_INFO(dev)->gen < 6)
  375. return 0;
  376. if (i915_semaphores >= 0)
  377. return i915_semaphores;
  378. #ifdef CONFIG_INTEL_IOMMU
  379. /* Enable semaphores on SNB when IO remapping is off */
  380. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  381. return false;
  382. #endif
  383. return 1;
  384. }
  385. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  386. {
  387. int count;
  388. count = 0;
  389. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  390. udelay(10);
  391. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  392. POSTING_READ(FORCEWAKE);
  393. count = 0;
  394. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  395. udelay(10);
  396. }
  397. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  398. {
  399. int count;
  400. count = 0;
  401. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  402. udelay(10);
  403. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
  404. POSTING_READ(FORCEWAKE_MT);
  405. count = 0;
  406. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  407. udelay(10);
  408. }
  409. /*
  410. * Generally this is called implicitly by the register read function. However,
  411. * if some sequence requires the GT to not power down then this function should
  412. * be called at the beginning of the sequence followed by a call to
  413. * gen6_gt_force_wake_put() at the end of the sequence.
  414. */
  415. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  416. {
  417. unsigned long irqflags;
  418. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  419. if (dev_priv->forcewake_count++ == 0)
  420. dev_priv->display.force_wake_get(dev_priv);
  421. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  422. }
  423. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  424. {
  425. u32 gtfifodbg;
  426. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  427. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  428. "MMIO read or write has been dropped %x\n", gtfifodbg))
  429. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  430. }
  431. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  432. {
  433. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  434. /* The below doubles as a POSTING_READ */
  435. gen6_gt_check_fifodbg(dev_priv);
  436. }
  437. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  438. {
  439. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
  440. /* The below doubles as a POSTING_READ */
  441. gen6_gt_check_fifodbg(dev_priv);
  442. }
  443. /*
  444. * see gen6_gt_force_wake_get()
  445. */
  446. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  447. {
  448. unsigned long irqflags;
  449. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  450. if (--dev_priv->forcewake_count == 0)
  451. dev_priv->display.force_wake_put(dev_priv);
  452. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  453. }
  454. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  455. {
  456. int ret = 0;
  457. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  458. int loop = 500;
  459. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  460. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  461. udelay(10);
  462. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  463. }
  464. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  465. ++ret;
  466. dev_priv->gt_fifo_count = fifo;
  467. }
  468. dev_priv->gt_fifo_count--;
  469. return ret;
  470. }
  471. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  472. {
  473. int count;
  474. count = 0;
  475. /* Already awake? */
  476. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  477. return;
  478. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  479. POSTING_READ(FORCEWAKE_VLV);
  480. count = 0;
  481. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  482. udelay(10);
  483. }
  484. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  485. {
  486. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  487. /* FIXME: confirm VLV behavior with Punit folks */
  488. POSTING_READ(FORCEWAKE_VLV);
  489. }
  490. static int i915_drm_freeze(struct drm_device *dev)
  491. {
  492. struct drm_i915_private *dev_priv = dev->dev_private;
  493. drm_kms_helper_poll_disable(dev);
  494. pci_save_state(dev->pdev);
  495. /* If KMS is active, we do the leavevt stuff here */
  496. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  497. int error = i915_gem_idle(dev);
  498. if (error) {
  499. dev_err(&dev->pdev->dev,
  500. "GEM idle failed, resume might fail\n");
  501. return error;
  502. }
  503. drm_irq_uninstall(dev);
  504. }
  505. i915_save_state(dev);
  506. intel_opregion_fini(dev);
  507. /* Modeset on resume, not lid events */
  508. dev_priv->modeset_on_lid = 0;
  509. console_lock();
  510. intel_fbdev_set_suspend(dev, 1);
  511. console_unlock();
  512. return 0;
  513. }
  514. int i915_suspend(struct drm_device *dev, pm_message_t state)
  515. {
  516. int error;
  517. if (!dev || !dev->dev_private) {
  518. DRM_ERROR("dev: %p\n", dev);
  519. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  520. return -ENODEV;
  521. }
  522. if (state.event == PM_EVENT_PRETHAW)
  523. return 0;
  524. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  525. return 0;
  526. error = i915_drm_freeze(dev);
  527. if (error)
  528. return error;
  529. if (state.event == PM_EVENT_SUSPEND) {
  530. /* Shut down the device */
  531. pci_disable_device(dev->pdev);
  532. pci_set_power_state(dev->pdev, PCI_D3hot);
  533. }
  534. return 0;
  535. }
  536. static int i915_drm_thaw(struct drm_device *dev)
  537. {
  538. struct drm_i915_private *dev_priv = dev->dev_private;
  539. int error = 0;
  540. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  541. mutex_lock(&dev->struct_mutex);
  542. i915_gem_restore_gtt_mappings(dev);
  543. mutex_unlock(&dev->struct_mutex);
  544. }
  545. i915_restore_state(dev);
  546. intel_opregion_setup(dev);
  547. /* KMS EnterVT equivalent */
  548. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  549. if (HAS_PCH_SPLIT(dev))
  550. ironlake_init_pch_refclk(dev);
  551. mutex_lock(&dev->struct_mutex);
  552. dev_priv->mm.suspended = 0;
  553. error = i915_gem_init_hw(dev);
  554. mutex_unlock(&dev->struct_mutex);
  555. intel_modeset_init_hw(dev);
  556. drm_mode_config_reset(dev);
  557. drm_irq_install(dev);
  558. /* Resume the modeset for every activated CRTC */
  559. mutex_lock(&dev->mode_config.mutex);
  560. drm_helper_resume_force_mode(dev);
  561. mutex_unlock(&dev->mode_config.mutex);
  562. }
  563. intel_opregion_init(dev);
  564. dev_priv->modeset_on_lid = 0;
  565. console_lock();
  566. intel_fbdev_set_suspend(dev, 0);
  567. console_unlock();
  568. return error;
  569. }
  570. int i915_resume(struct drm_device *dev)
  571. {
  572. int ret;
  573. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  574. return 0;
  575. if (pci_enable_device(dev->pdev))
  576. return -EIO;
  577. pci_set_master(dev->pdev);
  578. ret = i915_drm_thaw(dev);
  579. if (ret)
  580. return ret;
  581. drm_kms_helper_poll_enable(dev);
  582. return 0;
  583. }
  584. static int i8xx_do_reset(struct drm_device *dev)
  585. {
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. if (IS_I85X(dev))
  588. return -ENODEV;
  589. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  590. POSTING_READ(D_STATE);
  591. if (IS_I830(dev) || IS_845G(dev)) {
  592. I915_WRITE(DEBUG_RESET_I830,
  593. DEBUG_RESET_DISPLAY |
  594. DEBUG_RESET_RENDER |
  595. DEBUG_RESET_FULL);
  596. POSTING_READ(DEBUG_RESET_I830);
  597. msleep(1);
  598. I915_WRITE(DEBUG_RESET_I830, 0);
  599. POSTING_READ(DEBUG_RESET_I830);
  600. }
  601. msleep(1);
  602. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  603. POSTING_READ(D_STATE);
  604. return 0;
  605. }
  606. static int i965_reset_complete(struct drm_device *dev)
  607. {
  608. u8 gdrst;
  609. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  610. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  611. }
  612. static int i965_do_reset(struct drm_device *dev)
  613. {
  614. int ret;
  615. u8 gdrst;
  616. /*
  617. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  618. * well as the reset bit (GR/bit 0). Setting the GR bit
  619. * triggers the reset; when done, the hardware will clear it.
  620. */
  621. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  622. pci_write_config_byte(dev->pdev, I965_GDRST,
  623. gdrst | GRDOM_RENDER |
  624. GRDOM_RESET_ENABLE);
  625. ret = wait_for(i965_reset_complete(dev), 500);
  626. if (ret)
  627. return ret;
  628. /* We can't reset render&media without also resetting display ... */
  629. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  630. pci_write_config_byte(dev->pdev, I965_GDRST,
  631. gdrst | GRDOM_MEDIA |
  632. GRDOM_RESET_ENABLE);
  633. return wait_for(i965_reset_complete(dev), 500);
  634. }
  635. static int ironlake_do_reset(struct drm_device *dev)
  636. {
  637. struct drm_i915_private *dev_priv = dev->dev_private;
  638. u32 gdrst;
  639. int ret;
  640. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  641. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  642. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  643. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  644. if (ret)
  645. return ret;
  646. /* We can't reset render&media without also resetting display ... */
  647. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  648. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  649. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  650. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  651. }
  652. static int gen6_do_reset(struct drm_device *dev)
  653. {
  654. struct drm_i915_private *dev_priv = dev->dev_private;
  655. int ret;
  656. unsigned long irqflags;
  657. /* Hold gt_lock across reset to prevent any register access
  658. * with forcewake not set correctly
  659. */
  660. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  661. /* Reset the chip */
  662. /* GEN6_GDRST is not in the gt power well, no need to check
  663. * for fifo space for the write or forcewake the chip for
  664. * the read
  665. */
  666. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  667. /* Spin waiting for the device to ack the reset request */
  668. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  669. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  670. if (dev_priv->forcewake_count)
  671. dev_priv->display.force_wake_get(dev_priv);
  672. else
  673. dev_priv->display.force_wake_put(dev_priv);
  674. /* Restore fifo count */
  675. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  676. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  677. return ret;
  678. }
  679. int intel_gpu_reset(struct drm_device *dev)
  680. {
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. int ret = -ENODEV;
  683. switch (INTEL_INFO(dev)->gen) {
  684. case 7:
  685. case 6:
  686. ret = gen6_do_reset(dev);
  687. break;
  688. case 5:
  689. ret = ironlake_do_reset(dev);
  690. break;
  691. case 4:
  692. ret = i965_do_reset(dev);
  693. break;
  694. case 2:
  695. ret = i8xx_do_reset(dev);
  696. break;
  697. }
  698. /* Also reset the gpu hangman. */
  699. if (dev_priv->stop_rings) {
  700. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  701. dev_priv->stop_rings = 0;
  702. if (ret == -ENODEV) {
  703. DRM_ERROR("Reset not implemented, but ignoring "
  704. "error for simulated gpu hangs\n");
  705. ret = 0;
  706. }
  707. }
  708. return ret;
  709. }
  710. /**
  711. * i915_reset - reset chip after a hang
  712. * @dev: drm device to reset
  713. *
  714. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  715. * reset or otherwise an error code.
  716. *
  717. * Procedure is fairly simple:
  718. * - reset the chip using the reset reg
  719. * - re-init context state
  720. * - re-init hardware status page
  721. * - re-init ring buffer
  722. * - re-init interrupt state
  723. * - re-init display
  724. */
  725. int i915_reset(struct drm_device *dev)
  726. {
  727. drm_i915_private_t *dev_priv = dev->dev_private;
  728. int ret;
  729. if (!i915_try_reset)
  730. return 0;
  731. if (!mutex_trylock(&dev->struct_mutex))
  732. return -EBUSY;
  733. i915_gem_reset(dev);
  734. ret = -ENODEV;
  735. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  736. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  737. else
  738. ret = intel_gpu_reset(dev);
  739. dev_priv->last_gpu_reset = get_seconds();
  740. if (ret) {
  741. DRM_ERROR("Failed to reset chip.\n");
  742. mutex_unlock(&dev->struct_mutex);
  743. return ret;
  744. }
  745. /* Ok, now get things going again... */
  746. /*
  747. * Everything depends on having the GTT running, so we need to start
  748. * there. Fortunately we don't need to do this unless we reset the
  749. * chip at a PCI level.
  750. *
  751. * Next we need to restore the context, but we don't use those
  752. * yet either...
  753. *
  754. * Ring buffer needs to be re-initialized in the KMS case, or if X
  755. * was running at the time of the reset (i.e. we weren't VT
  756. * switched away).
  757. */
  758. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  759. !dev_priv->mm.suspended) {
  760. struct intel_ring_buffer *ring;
  761. int i;
  762. dev_priv->mm.suspended = 0;
  763. i915_gem_init_swizzling(dev);
  764. for_each_ring(ring, dev_priv, i)
  765. ring->init(ring);
  766. i915_gem_context_init(dev);
  767. i915_gem_init_ppgtt(dev);
  768. /*
  769. * It would make sense to re-init all the other hw state, at
  770. * least the rps/rc6/emon init done within modeset_init_hw. For
  771. * some unknown reason, this blows up my ilk, so don't.
  772. */
  773. mutex_unlock(&dev->struct_mutex);
  774. drm_irq_uninstall(dev);
  775. drm_irq_install(dev);
  776. } else {
  777. mutex_unlock(&dev->struct_mutex);
  778. }
  779. return 0;
  780. }
  781. static int __devinit
  782. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  783. {
  784. struct intel_device_info *intel_info =
  785. (struct intel_device_info *) ent->driver_data;
  786. /* Only bind to function 0 of the device. Early generations
  787. * used function 1 as a placeholder for multi-head. This causes
  788. * us confusion instead, especially on the systems where both
  789. * functions have the same PCI-ID!
  790. */
  791. if (PCI_FUNC(pdev->devfn))
  792. return -ENODEV;
  793. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  794. * implementation for gen3 (and only gen3) that used legacy drm maps
  795. * (gasp!) to share buffers between X and the client. Hence we need to
  796. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  797. if (intel_info->gen != 3) {
  798. driver.driver_features &=
  799. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  800. } else if (!intel_agp_enabled) {
  801. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  802. return -ENODEV;
  803. }
  804. return drm_get_pci_dev(pdev, ent, &driver);
  805. }
  806. static void
  807. i915_pci_remove(struct pci_dev *pdev)
  808. {
  809. struct drm_device *dev = pci_get_drvdata(pdev);
  810. drm_put_dev(dev);
  811. }
  812. static int i915_pm_suspend(struct device *dev)
  813. {
  814. struct pci_dev *pdev = to_pci_dev(dev);
  815. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  816. int error;
  817. if (!drm_dev || !drm_dev->dev_private) {
  818. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  819. return -ENODEV;
  820. }
  821. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  822. return 0;
  823. error = i915_drm_freeze(drm_dev);
  824. if (error)
  825. return error;
  826. pci_disable_device(pdev);
  827. pci_set_power_state(pdev, PCI_D3hot);
  828. return 0;
  829. }
  830. static int i915_pm_resume(struct device *dev)
  831. {
  832. struct pci_dev *pdev = to_pci_dev(dev);
  833. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  834. return i915_resume(drm_dev);
  835. }
  836. static int i915_pm_freeze(struct device *dev)
  837. {
  838. struct pci_dev *pdev = to_pci_dev(dev);
  839. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  840. if (!drm_dev || !drm_dev->dev_private) {
  841. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  842. return -ENODEV;
  843. }
  844. return i915_drm_freeze(drm_dev);
  845. }
  846. static int i915_pm_thaw(struct device *dev)
  847. {
  848. struct pci_dev *pdev = to_pci_dev(dev);
  849. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  850. return i915_drm_thaw(drm_dev);
  851. }
  852. static int i915_pm_poweroff(struct device *dev)
  853. {
  854. struct pci_dev *pdev = to_pci_dev(dev);
  855. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  856. return i915_drm_freeze(drm_dev);
  857. }
  858. static const struct dev_pm_ops i915_pm_ops = {
  859. .suspend = i915_pm_suspend,
  860. .resume = i915_pm_resume,
  861. .freeze = i915_pm_freeze,
  862. .thaw = i915_pm_thaw,
  863. .poweroff = i915_pm_poweroff,
  864. .restore = i915_pm_resume,
  865. };
  866. static const struct vm_operations_struct i915_gem_vm_ops = {
  867. .fault = i915_gem_fault,
  868. .open = drm_gem_vm_open,
  869. .close = drm_gem_vm_close,
  870. };
  871. static const struct file_operations i915_driver_fops = {
  872. .owner = THIS_MODULE,
  873. .open = drm_open,
  874. .release = drm_release,
  875. .unlocked_ioctl = drm_ioctl,
  876. .mmap = drm_gem_mmap,
  877. .poll = drm_poll,
  878. .fasync = drm_fasync,
  879. .read = drm_read,
  880. #ifdef CONFIG_COMPAT
  881. .compat_ioctl = i915_compat_ioctl,
  882. #endif
  883. .llseek = noop_llseek,
  884. };
  885. static struct drm_driver driver = {
  886. /* Don't use MTRRs here; the Xserver or userspace app should
  887. * deal with them for Intel hardware.
  888. */
  889. .driver_features =
  890. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  891. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  892. .load = i915_driver_load,
  893. .unload = i915_driver_unload,
  894. .open = i915_driver_open,
  895. .lastclose = i915_driver_lastclose,
  896. .preclose = i915_driver_preclose,
  897. .postclose = i915_driver_postclose,
  898. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  899. .suspend = i915_suspend,
  900. .resume = i915_resume,
  901. .device_is_agp = i915_driver_device_is_agp,
  902. .reclaim_buffers = drm_core_reclaim_buffers,
  903. .master_create = i915_master_create,
  904. .master_destroy = i915_master_destroy,
  905. #if defined(CONFIG_DEBUG_FS)
  906. .debugfs_init = i915_debugfs_init,
  907. .debugfs_cleanup = i915_debugfs_cleanup,
  908. #endif
  909. .gem_init_object = i915_gem_init_object,
  910. .gem_free_object = i915_gem_free_object,
  911. .gem_vm_ops = &i915_gem_vm_ops,
  912. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  913. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  914. .gem_prime_export = i915_gem_prime_export,
  915. .gem_prime_import = i915_gem_prime_import,
  916. .dumb_create = i915_gem_dumb_create,
  917. .dumb_map_offset = i915_gem_mmap_gtt,
  918. .dumb_destroy = i915_gem_dumb_destroy,
  919. .ioctls = i915_ioctls,
  920. .fops = &i915_driver_fops,
  921. .name = DRIVER_NAME,
  922. .desc = DRIVER_DESC,
  923. .date = DRIVER_DATE,
  924. .major = DRIVER_MAJOR,
  925. .minor = DRIVER_MINOR,
  926. .patchlevel = DRIVER_PATCHLEVEL,
  927. };
  928. static struct pci_driver i915_pci_driver = {
  929. .name = DRIVER_NAME,
  930. .id_table = pciidlist,
  931. .probe = i915_pci_probe,
  932. .remove = i915_pci_remove,
  933. .driver.pm = &i915_pm_ops,
  934. };
  935. static int __init i915_init(void)
  936. {
  937. driver.num_ioctls = i915_max_ioctl;
  938. /*
  939. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  940. * explicitly disabled with the module pararmeter.
  941. *
  942. * Otherwise, just follow the parameter (defaulting to off).
  943. *
  944. * Allow optional vga_text_mode_force boot option to override
  945. * the default behavior.
  946. */
  947. #if defined(CONFIG_DRM_I915_KMS)
  948. if (i915_modeset != 0)
  949. driver.driver_features |= DRIVER_MODESET;
  950. #endif
  951. if (i915_modeset == 1)
  952. driver.driver_features |= DRIVER_MODESET;
  953. #ifdef CONFIG_VGA_CONSOLE
  954. if (vgacon_text_force() && i915_modeset == -1)
  955. driver.driver_features &= ~DRIVER_MODESET;
  956. #endif
  957. if (!(driver.driver_features & DRIVER_MODESET))
  958. driver.get_vblank_timestamp = NULL;
  959. return drm_pci_init(&driver, &i915_pci_driver);
  960. }
  961. static void __exit i915_exit(void)
  962. {
  963. drm_pci_exit(&driver, &i915_pci_driver);
  964. }
  965. module_init(i915_init);
  966. module_exit(i915_exit);
  967. MODULE_AUTHOR(DRIVER_AUTHOR);
  968. MODULE_DESCRIPTION(DRIVER_DESC);
  969. MODULE_LICENSE("GPL and additional rights");
  970. /* We give fast paths for the really cool registers */
  971. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  972. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  973. ((reg) < 0x40000) && \
  974. ((reg) != FORCEWAKE))
  975. static bool IS_DISPLAYREG(u32 reg)
  976. {
  977. /*
  978. * This should make it easier to transition modules over to the
  979. * new register block scheme, since we can do it incrementally.
  980. */
  981. if (reg >= 0x180000)
  982. return false;
  983. if (reg >= RENDER_RING_BASE &&
  984. reg < RENDER_RING_BASE + 0xff)
  985. return false;
  986. if (reg >= GEN6_BSD_RING_BASE &&
  987. reg < GEN6_BSD_RING_BASE + 0xff)
  988. return false;
  989. if (reg >= BLT_RING_BASE &&
  990. reg < BLT_RING_BASE + 0xff)
  991. return false;
  992. if (reg == PGTBL_ER)
  993. return false;
  994. if (reg >= IPEIR_I965 &&
  995. reg < HWSTAM)
  996. return false;
  997. if (reg == MI_MODE)
  998. return false;
  999. if (reg == GFX_MODE_GEN7)
  1000. return false;
  1001. if (reg == RENDER_HWS_PGA_GEN7 ||
  1002. reg == BSD_HWS_PGA_GEN7 ||
  1003. reg == BLT_HWS_PGA_GEN7)
  1004. return false;
  1005. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  1006. reg == GEN6_BSD_RNCID)
  1007. return false;
  1008. if (reg == GEN6_BLITTER_ECOSKPD)
  1009. return false;
  1010. if (reg >= 0x4000c &&
  1011. reg <= 0x4002c)
  1012. return false;
  1013. if (reg >= 0x4f000 &&
  1014. reg <= 0x4f08f)
  1015. return false;
  1016. if (reg >= 0x4f100 &&
  1017. reg <= 0x4f11f)
  1018. return false;
  1019. if (reg >= VLV_MASTER_IER &&
  1020. reg <= GEN6_PMIER)
  1021. return false;
  1022. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  1023. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  1024. return false;
  1025. if (reg >= VLV_IIR_RW &&
  1026. reg <= VLV_ISR)
  1027. return false;
  1028. if (reg == FORCEWAKE_VLV ||
  1029. reg == FORCEWAKE_ACK_VLV)
  1030. return false;
  1031. if (reg == GEN6_GDRST)
  1032. return false;
  1033. return true;
  1034. }
  1035. #define __i915_read(x, y) \
  1036. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1037. u##x val = 0; \
  1038. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1039. unsigned long irqflags; \
  1040. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1041. if (dev_priv->forcewake_count == 0) \
  1042. dev_priv->display.force_wake_get(dev_priv); \
  1043. val = read##y(dev_priv->regs + reg); \
  1044. if (dev_priv->forcewake_count == 0) \
  1045. dev_priv->display.force_wake_put(dev_priv); \
  1046. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1047. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1048. val = read##y(dev_priv->regs + reg + 0x180000); \
  1049. } else { \
  1050. val = read##y(dev_priv->regs + reg); \
  1051. } \
  1052. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1053. return val; \
  1054. }
  1055. __i915_read(8, b)
  1056. __i915_read(16, w)
  1057. __i915_read(32, l)
  1058. __i915_read(64, q)
  1059. #undef __i915_read
  1060. #define __i915_write(x, y) \
  1061. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1062. u32 __fifo_ret = 0; \
  1063. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1064. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1065. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1066. } \
  1067. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1068. write##y(val, dev_priv->regs + reg + 0x180000); \
  1069. } else { \
  1070. write##y(val, dev_priv->regs + reg); \
  1071. } \
  1072. if (unlikely(__fifo_ret)) { \
  1073. gen6_gt_check_fifodbg(dev_priv); \
  1074. } \
  1075. }
  1076. __i915_write(8, b)
  1077. __i915_write(16, w)
  1078. __i915_write(32, l)
  1079. __i915_write(64, q)
  1080. #undef __i915_write